arm64: place initial page tables above the kernel
[deliverable/linux.git] / arch / arm64 / kernel / head.S
CommitLineData
9703d9d7
CM
1/*
2 * Low-level CPU initialisation
3 * Based on arch/arm/kernel/head.S
4 *
5 * Copyright (C) 1994-2002 Russell King
6 * Copyright (C) 2003-2012 ARM Ltd.
7 * Authors: Catalin Marinas <catalin.marinas@arm.com>
8 * Will Deacon <will.deacon@arm.com>
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of the GNU General Public License version 2 as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful,
15 * but WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
17 * GNU General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program. If not, see <http://www.gnu.org/licenses/>.
21 */
22
23#include <linux/linkage.h>
24#include <linux/init.h>
25
26#include <asm/assembler.h>
27#include <asm/ptrace.h>
28#include <asm/asm-offsets.h>
c218bca7 29#include <asm/cache.h>
0359b0e2 30#include <asm/cputype.h>
9703d9d7
CM
31#include <asm/memory.h>
32#include <asm/thread_info.h>
33#include <asm/pgtable-hwdef.h>
34#include <asm/pgtable.h>
35#include <asm/page.h>
f35a9205 36#include <asm/virt.h>
9703d9d7 37
9703d9d7
CM
38#define KERNEL_RAM_VADDR (PAGE_OFFSET + TEXT_OFFSET)
39
40#if (KERNEL_RAM_VADDR & 0xfffff) != 0x80000
41#error KERNEL_RAM_VADDR must start at 0xXXX80000
42#endif
43
bd00cd5f
MR
44 .macro pgtbl, ttb0, ttb1, virt_to_phys
45 ldr \ttb1, =swapper_pg_dir
46 ldr \ttb0, =idmap_pg_dir
47 add \ttb1, \ttb1, \virt_to_phys
48 add \ttb0, \ttb0, \virt_to_phys
9703d9d7
CM
49 .endm
50
51#ifdef CONFIG_ARM64_64K_PAGES
52#define BLOCK_SHIFT PAGE_SHIFT
53#define BLOCK_SIZE PAGE_SIZE
54#else
55#define BLOCK_SHIFT SECTION_SHIFT
56#define BLOCK_SIZE SECTION_SIZE
57#endif
58
59#define KERNEL_START KERNEL_RAM_VADDR
60#define KERNEL_END _end
61
62/*
63 * Initial memory map attributes.
64 */
65#ifndef CONFIG_SMP
66#define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF
67#define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF
68#else
69#define PTE_FLAGS PTE_TYPE_PAGE | PTE_AF | PTE_SHARED
70#define PMD_FLAGS PMD_TYPE_SECT | PMD_SECT_AF | PMD_SECT_S
71#endif
72
73#ifdef CONFIG_ARM64_64K_PAGES
74#define MM_MMUFLAGS PTE_ATTRINDX(MT_NORMAL) | PTE_FLAGS
9703d9d7
CM
75#else
76#define MM_MMUFLAGS PMD_ATTRINDX(MT_NORMAL) | PMD_FLAGS
9703d9d7
CM
77#endif
78
79/*
80 * Kernel startup entry point.
81 * ---------------------------
82 *
83 * The requirements are:
84 * MMU = off, D-cache = off, I-cache = on or off,
85 * x0 = physical address to the FDT blob.
86 *
87 * This code is mostly position independent so you call this at
88 * __pa(PAGE_OFFSET + TEXT_OFFSET).
89 *
90 * Note that the callee-saved registers are used for storing variables
91 * that are useful before the MMU is enabled. The allocations are described
92 * in the entry routines.
93 */
94 __HEAD
95
96 /*
97 * DO NOT MODIFY. Image header expected by Linux boot-loaders.
98 */
3c7f2550
MS
99#ifdef CONFIG_EFI
100efi_head:
101 /*
102 * This add instruction has no meaningful effect except that
103 * its opcode forms the magic "MZ" signature required by UEFI.
104 */
105 add x13, x18, #0x16
106 b stext
107#else
9703d9d7
CM
108 b stext // branch to kernel start, magic
109 .long 0 // reserved
3c7f2550 110#endif
9703d9d7
CM
111 .quad TEXT_OFFSET // Image load offset from start of RAM
112 .quad 0 // reserved
113 .quad 0 // reserved
4370eec0
RF
114 .quad 0 // reserved
115 .quad 0 // reserved
116 .quad 0 // reserved
117 .byte 0x41 // Magic number, "ARM\x64"
118 .byte 0x52
119 .byte 0x4d
120 .byte 0x64
3c7f2550
MS
121#ifdef CONFIG_EFI
122 .long pe_header - efi_head // Offset to the PE header.
123#else
4370eec0 124 .word 0 // reserved
3c7f2550
MS
125#endif
126
127#ifdef CONFIG_EFI
128 .align 3
129pe_header:
130 .ascii "PE"
131 .short 0
132coff_header:
133 .short 0xaa64 // AArch64
134 .short 2 // nr_sections
135 .long 0 // TimeDateStamp
136 .long 0 // PointerToSymbolTable
137 .long 1 // NumberOfSymbols
138 .short section_table - optional_header // SizeOfOptionalHeader
139 .short 0x206 // Characteristics.
140 // IMAGE_FILE_DEBUG_STRIPPED |
141 // IMAGE_FILE_EXECUTABLE_IMAGE |
142 // IMAGE_FILE_LINE_NUMS_STRIPPED
143optional_header:
144 .short 0x20b // PE32+ format
145 .byte 0x02 // MajorLinkerVersion
146 .byte 0x14 // MinorLinkerVersion
147 .long _edata - stext // SizeOfCode
148 .long 0 // SizeOfInitializedData
149 .long 0 // SizeOfUninitializedData
150 .long efi_stub_entry - efi_head // AddressOfEntryPoint
151 .long stext - efi_head // BaseOfCode
152
153extra_header_fields:
154 .quad 0 // ImageBase
155 .long 0x20 // SectionAlignment
156 .long 0x8 // FileAlignment
157 .short 0 // MajorOperatingSystemVersion
158 .short 0 // MinorOperatingSystemVersion
159 .short 0 // MajorImageVersion
160 .short 0 // MinorImageVersion
161 .short 0 // MajorSubsystemVersion
162 .short 0 // MinorSubsystemVersion
163 .long 0 // Win32VersionValue
164
165 .long _edata - efi_head // SizeOfImage
166
167 // Everything before the kernel image is considered part of the header
168 .long stext - efi_head // SizeOfHeaders
169 .long 0 // CheckSum
170 .short 0xa // Subsystem (EFI application)
171 .short 0 // DllCharacteristics
172 .quad 0 // SizeOfStackReserve
173 .quad 0 // SizeOfStackCommit
174 .quad 0 // SizeOfHeapReserve
175 .quad 0 // SizeOfHeapCommit
176 .long 0 // LoaderFlags
177 .long 0x6 // NumberOfRvaAndSizes
178
179 .quad 0 // ExportTable
180 .quad 0 // ImportTable
181 .quad 0 // ResourceTable
182 .quad 0 // ExceptionTable
183 .quad 0 // CertificationTable
184 .quad 0 // BaseRelocationTable
185
186 // Section table
187section_table:
188
189 /*
190 * The EFI application loader requires a relocation section
191 * because EFI applications must be relocatable. This is a
192 * dummy section as far as we are concerned.
193 */
194 .ascii ".reloc"
195 .byte 0
196 .byte 0 // end of 0 padding of section name
197 .long 0
198 .long 0
199 .long 0 // SizeOfRawData
200 .long 0 // PointerToRawData
201 .long 0 // PointerToRelocations
202 .long 0 // PointerToLineNumbers
203 .short 0 // NumberOfRelocations
204 .short 0 // NumberOfLineNumbers
205 .long 0x42100040 // Characteristics (section flags)
206
207
208 .ascii ".text"
209 .byte 0
210 .byte 0
211 .byte 0 // end of 0 padding of section name
212 .long _edata - stext // VirtualSize
213 .long stext - efi_head // VirtualAddress
214 .long _edata - stext // SizeOfRawData
215 .long stext - efi_head // PointerToRawData
216
217 .long 0 // PointerToRelocations (0 for executables)
218 .long 0 // PointerToLineNumbers (0 for executables)
219 .short 0 // NumberOfRelocations (0 for executables)
220 .short 0 // NumberOfLineNumbers (0 for executables)
221 .long 0xe0500020 // Characteristics (section flags)
222 .align 5
223#endif
9703d9d7
CM
224
225ENTRY(stext)
226 mov x21, x0 // x21=FDT
828e9834 227 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
f35a9205 228 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
828e9834 229 bl set_cpu_boot_mode_flag
9703d9d7
CM
230 mrs x22, midr_el1 // x22=cpuid
231 mov x0, x22
232 bl lookup_processor_type
233 mov x23, x0 // x23=current cpu_table
234 cbz x23, __error_p // invalid processor (x23=0)?
9703d9d7
CM
235 bl __vet_fdt
236 bl __create_page_tables // x25=TTBR0, x26=TTBR1
237 /*
238 * The following calls CPU specific code in a position independent
239 * manner. See arch/arm64/mm/proc.S for details. x23 = base of
240 * cpu_info structure selected by lookup_processor_type above.
241 * On return, the CPU will be ready for the MMU to be turned on and
242 * the TCR will have been set.
243 */
244 ldr x27, __switch_data // address to jump to after
245 // MMU has been enabled
246 adr lr, __enable_mmu // return (PIC) address
247 ldr x12, [x23, #CPU_INFO_SETUP]
248 add x12, x12, x28 // __virt_to_phys
249 br x12 // initialise processor
250ENDPROC(stext)
251
252/*
253 * If we're fortunate enough to boot at EL2, ensure that the world is
254 * sane before dropping to EL1.
828e9834
ML
255 *
256 * Returns either BOOT_CPU_MODE_EL1 or BOOT_CPU_MODE_EL2 in x20 if
257 * booted in EL1 or EL2 respectively.
9703d9d7
CM
258 */
259ENTRY(el2_setup)
260 mrs x0, CurrentEL
974c8e45 261 cmp x0, #CurrentEL_EL2
9cf71728
ML
262 b.ne 1f
263 mrs x0, sctlr_el2
264CPU_BE( orr x0, x0, #(1 << 25) ) // Set the EE bit for EL2
265CPU_LE( bic x0, x0, #(1 << 25) ) // Clear the EE bit for EL2
266 msr sctlr_el2, x0
267 b 2f
2681: mrs x0, sctlr_el1
269CPU_BE( orr x0, x0, #(3 << 24) ) // Set the EE and E0E bits for EL1
270CPU_LE( bic x0, x0, #(3 << 24) ) // Clear the EE and E0E bits for EL1
271 msr sctlr_el1, x0
828e9834 272 mov w20, #BOOT_CPU_MODE_EL1 // This cpu booted in EL1
9cf71728 273 isb
9703d9d7
CM
274 ret
275
276 /* Hyp configuration. */
9cf71728 2772: mov x0, #(1 << 31) // 64-bit EL1
9703d9d7
CM
278 msr hcr_el2, x0
279
280 /* Generic timers. */
281 mrs x0, cnthctl_el2
282 orr x0, x0, #3 // Enable EL1 physical timers
283 msr cnthctl_el2, x0
1f75ff0a 284 msr cntvoff_el2, xzr // Clear virtual offset
9703d9d7
CM
285
286 /* Populate ID registers. */
287 mrs x0, midr_el1
288 mrs x1, mpidr_el1
289 msr vpidr_el2, x0
290 msr vmpidr_el2, x1
291
292 /* sctlr_el1 */
293 mov x0, #0x0800 // Set/clear RES{1,0} bits
9cf71728
ML
294CPU_BE( movk x0, #0x33d0, lsl #16 ) // Set EE and E0E on BE systems
295CPU_LE( movk x0, #0x30d0, lsl #16 ) // Clear EE and E0E on LE systems
9703d9d7
CM
296 msr sctlr_el1, x0
297
298 /* Coprocessor traps. */
299 mov x0, #0x33ff
300 msr cptr_el2, x0 // Disable copro. traps to EL2
301
302#ifdef CONFIG_COMPAT
303 msr hstr_el2, xzr // Disable CP15 traps to EL2
304#endif
305
7dbfbe5b
MZ
306 /* Stage-2 translation */
307 msr vttbr_el2, xzr
308
712c6ff4
MZ
309 /* Hypervisor stub */
310 adr x0, __hyp_stub_vectors
311 msr vbar_el2, x0
312
9703d9d7
CM
313 /* spsr */
314 mov x0, #(PSR_F_BIT | PSR_I_BIT | PSR_A_BIT | PSR_D_BIT |\
315 PSR_MODE_EL1h)
316 msr spsr_el2, x0
317 msr elr_el2, lr
828e9834 318 mov w20, #BOOT_CPU_MODE_EL2 // This CPU booted in EL2
9703d9d7
CM
319 eret
320ENDPROC(el2_setup)
321
828e9834
ML
322/*
323 * Sets the __boot_cpu_mode flag depending on the CPU boot mode passed
324 * in x20. See arch/arm64/include/asm/virt.h for more info.
325 */
326ENTRY(set_cpu_boot_mode_flag)
327 ldr x1, =__boot_cpu_mode // Compute __boot_cpu_mode
328 add x1, x1, x28
329 cmp w20, #BOOT_CPU_MODE_EL2
330 b.ne 1f
331 add x1, x1, #4
d0488597
WD
3321: str w20, [x1] // This CPU has booted in EL1
333 dmb sy
334 dc ivac, x1 // Invalidate potentially stale cache line
828e9834
ML
335 ret
336ENDPROC(set_cpu_boot_mode_flag)
337
f35a9205
MZ
338/*
339 * We need to find out the CPU boot mode long after boot, so we need to
340 * store it in a writable variable.
341 *
342 * This is not in .bss, because we set it sufficiently early that the boot-time
343 * zeroing of .bss would clobber it.
344 */
c218bca7 345 .pushsection .data..cacheline_aligned
f35a9205 346ENTRY(__boot_cpu_mode)
c218bca7 347 .align L1_CACHE_SHIFT
f35a9205
MZ
348 .long BOOT_CPU_MODE_EL2
349 .long 0
350 .popsection
351
9703d9d7
CM
352 .align 3
3532: .quad .
354 .quad PAGE_OFFSET
355
356#ifdef CONFIG_SMP
9703d9d7
CM
357 .align 3
3581: .quad .
359 .quad secondary_holding_pen_release
360
361 /*
362 * This provides a "holding pen" for platforms to hold all secondary
363 * cores are held until we're ready for them to initialise.
364 */
365ENTRY(secondary_holding_pen)
828e9834
ML
366 bl el2_setup // Drop to EL1, w20=cpu_boot_mode
367 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
368 bl set_cpu_boot_mode_flag
9703d9d7 369 mrs x0, mpidr_el1
0359b0e2
JM
370 ldr x1, =MPIDR_HWID_BITMASK
371 and x0, x0, x1
9703d9d7
CM
372 adr x1, 1b
373 ldp x2, x3, [x1]
374 sub x1, x1, x2
375 add x3, x3, x1
376pen: ldr x4, [x3]
377 cmp x4, x0
378 b.eq secondary_startup
379 wfe
380 b pen
381ENDPROC(secondary_holding_pen)
652af899
MR
382
383 /*
384 * Secondary entry point that jumps straight into the kernel. Only to
385 * be used where CPUs are brought online dynamically by the kernel.
386 */
387ENTRY(secondary_entry)
652af899 388 bl el2_setup // Drop to EL1
85cc00ea
LP
389 bl __calc_phys_offset // x24=PHYS_OFFSET, x28=PHYS_OFFSET-PAGE_OFFSET
390 bl set_cpu_boot_mode_flag
652af899
MR
391 b secondary_startup
392ENDPROC(secondary_entry)
9703d9d7
CM
393
394ENTRY(secondary_startup)
395 /*
396 * Common entry point for secondary CPUs.
397 */
398 mrs x22, midr_el1 // x22=cpuid
399 mov x0, x22
400 bl lookup_processor_type
401 mov x23, x0 // x23=current cpu_table
402 cbz x23, __error_p // invalid processor (x23=0)?
403
bd00cd5f 404 pgtbl x25, x26, x28 // x25=TTBR0, x26=TTBR1
9703d9d7
CM
405 ldr x12, [x23, #CPU_INFO_SETUP]
406 add x12, x12, x28 // __virt_to_phys
407 blr x12 // initialise processor
408
409 ldr x21, =secondary_data
410 ldr x27, =__secondary_switched // address to jump to after enabling the MMU
411 b __enable_mmu
412ENDPROC(secondary_startup)
413
414ENTRY(__secondary_switched)
415 ldr x0, [x21] // get secondary_data.stack
416 mov sp, x0
417 mov x29, #0
418 b secondary_start_kernel
419ENDPROC(__secondary_switched)
420#endif /* CONFIG_SMP */
421
422/*
423 * Setup common bits before finally enabling the MMU. Essentially this is just
424 * loading the page table pointer and vector base registers.
425 *
426 * On entry to this code, x0 must contain the SCTLR_EL1 value for turning on
427 * the MMU.
428 */
429__enable_mmu:
430 ldr x5, =vectors
431 msr vbar_el1, x5
432 msr ttbr0_el1, x25 // load TTBR0
433 msr ttbr1_el1, x26 // load TTBR1
434 isb
435 b __turn_mmu_on
436ENDPROC(__enable_mmu)
437
438/*
439 * Enable the MMU. This completely changes the structure of the visible memory
440 * space. You will not be able to trace execution through this.
441 *
442 * x0 = system control register
443 * x27 = *virtual* address to jump to upon completion
444 *
445 * other registers depend on the function called upon completion
909a4069
MR
446 *
447 * We align the entire function to the smallest power of two larger than it to
448 * ensure it fits within a single block map entry. Otherwise were PHYS_OFFSET
449 * close to the end of a 512MB or 1GB block we might require an additional
450 * table to map the entire function.
9703d9d7 451 */
909a4069 452 .align 4
9703d9d7
CM
453__turn_mmu_on:
454 msr sctlr_el1, x0
455 isb
456 br x27
457ENDPROC(__turn_mmu_on)
458
459/*
460 * Calculate the start of physical memory.
461 */
462__calc_phys_offset:
463 adr x0, 1f
464 ldp x1, x2, [x0]
465 sub x28, x0, x1 // x28 = PHYS_OFFSET - PAGE_OFFSET
466 add x24, x2, x28 // x24 = PHYS_OFFSET
467 ret
468ENDPROC(__calc_phys_offset)
469
470 .align 3
4711: .quad .
472 .quad PAGE_OFFSET
473
474/*
475 * Macro to populate the PGD for the corresponding block entry in the next
476 * level (tbl) for the given virtual address.
477 *
478 * Preserves: pgd, tbl, virt
479 * Corrupts: tmp1, tmp2
480 */
481 .macro create_pgd_entry, pgd, tbl, virt, tmp1, tmp2
482 lsr \tmp1, \virt, #PGDIR_SHIFT
483 and \tmp1, \tmp1, #PTRS_PER_PGD - 1 // PGD index
484 orr \tmp2, \tbl, #3 // PGD entry table type
485 str \tmp2, [\pgd, \tmp1, lsl #3]
486 .endm
487
488/*
489 * Macro to populate block entries in the page table for the start..end
490 * virtual range (inclusive).
491 *
492 * Preserves: tbl, flags
493 * Corrupts: phys, start, end, pstate
494 */
ea8c2e11 495 .macro create_block_map, tbl, flags, phys, start, end
9703d9d7 496 lsr \phys, \phys, #BLOCK_SHIFT
9703d9d7
CM
497 lsr \start, \start, #BLOCK_SHIFT
498 and \start, \start, #PTRS_PER_PTE - 1 // table index
9703d9d7 499 orr \phys, \flags, \phys, lsl #BLOCK_SHIFT // table entry
9703d9d7
CM
500 lsr \end, \end, #BLOCK_SHIFT
501 and \end, \end, #PTRS_PER_PTE - 1 // table end index
9703d9d7 5029999: str \phys, [\tbl, \start, lsl #3] // store the entry
9703d9d7
CM
503 add \start, \start, #1 // next entry
504 add \phys, \phys, #BLOCK_SIZE // next block
505 cmp \start, \end
506 b.ls 9999b
9703d9d7
CM
507 .endm
508
509/*
510 * Setup the initial page tables. We only setup the barest amount which is
511 * required to get the kernel running. The following sections are required:
512 * - identity mapping to enable the MMU (low address, TTBR0)
513 * - first few MB of the kernel linear mapping to jump to once the MMU has
514 * been enabled, including the FDT blob (TTBR1)
bf4b558e 515 * - pgd entry for fixed mappings (TTBR1)
9703d9d7
CM
516 */
517__create_page_tables:
bd00cd5f 518 pgtbl x25, x26, x28 // idmap_pg_dir and swapper_pg_dir addresses
c218bca7
CM
519 mov x27, lr
520
521 /*
522 * Invalidate the idmap and swapper page tables to avoid potential
523 * dirty cache lines being evicted.
524 */
525 mov x0, x25
526 add x1, x26, #SWAPPER_DIR_SIZE
527 bl __inval_cache_range
9703d9d7
CM
528
529 /*
530 * Clear the idmap and swapper page tables.
531 */
532 mov x0, x25
533 add x6, x26, #SWAPPER_DIR_SIZE
5341: stp xzr, xzr, [x0], #16
535 stp xzr, xzr, [x0], #16
536 stp xzr, xzr, [x0], #16
537 stp xzr, xzr, [x0], #16
538 cmp x0, x6
539 b.lo 1b
540
541 ldr x7, =MM_MMUFLAGS
542
543 /*
544 * Create the identity mapping.
545 */
546 add x0, x25, #PAGE_SIZE // section table address
ea8c2e11
CM
547 ldr x3, =KERNEL_START
548 add x3, x3, x28 // __pa(KERNEL_START)
9703d9d7 549 create_pgd_entry x25, x0, x3, x5, x6
ea8c2e11
CM
550 ldr x6, =KERNEL_END
551 mov x5, x3 // __pa(KERNEL_START)
552 add x6, x6, x28 // __pa(KERNEL_END)
553 create_block_map x0, x7, x3, x5, x6
9703d9d7
CM
554
555 /*
556 * Map the kernel image (starting with PHYS_OFFSET).
557 */
558 add x0, x26, #PAGE_SIZE // section table address
559 mov x5, #PAGE_OFFSET
560 create_pgd_entry x26, x0, x5, x3, x6
ea8c2e11 561 ldr x6, =KERNEL_END
9703d9d7
CM
562 mov x3, x24 // phys offset
563 create_block_map x0, x7, x3, x5, x6
564
565 /*
566 * Map the FDT blob (maximum 2MB; must be within 512MB of
567 * PHYS_OFFSET).
568 */
569 mov x3, x21 // FDT phys address
570 and x3, x3, #~((1 << 21) - 1) // 2MB aligned
571 mov x6, #PAGE_OFFSET
572 sub x5, x3, x24 // subtract PHYS_OFFSET
573 tst x5, #~((1 << 29) - 1) // within 512MB?
574 csel x21, xzr, x21, ne // zero the FDT pointer
575 b.ne 1f
576 add x5, x5, x6 // __va(FDT blob)
577 add x6, x5, #1 << 21 // 2MB for the FDT blob
578 sub x6, x6, #1 // inclusive range
579 create_block_map x0, x7, x3, x5, x6
5801:
2475ff9d 581 /*
bf4b558e 582 * Create the pgd entry for the fixed mappings.
2475ff9d 583 */
bf4b558e 584 ldr x5, =FIXADDR_TOP // Fixed mapping virtual address
2475ff9d
CM
585 add x0, x26, #2 * PAGE_SIZE // section table address
586 create_pgd_entry x26, x0, x5, x6, x7
c218bca7
CM
587
588 /*
589 * Since the page tables have been populated with non-cacheable
590 * accesses (MMU disabled), invalidate the idmap and swapper page
591 * tables again to remove any speculatively loaded cache lines.
592 */
593 mov x0, x25
594 add x1, x26, #SWAPPER_DIR_SIZE
595 bl __inval_cache_range
596
597 mov lr, x27
9703d9d7
CM
598 ret
599ENDPROC(__create_page_tables)
600 .ltorg
601
602 .align 3
603 .type __switch_data, %object
604__switch_data:
605 .quad __mmap_switched
9703d9d7 606 .quad __bss_start // x6
bd00cd5f 607 .quad __bss_stop // x7
9703d9d7
CM
608 .quad processor_id // x4
609 .quad __fdt_pointer // x5
610 .quad memstart_addr // x6
611 .quad init_thread_union + THREAD_START_SP // sp
612
613/*
614 * The following fragment of code is executed with the MMU on in MMU mode, and
615 * uses absolute addresses; this is not position independent.
616 */
617__mmap_switched:
618 adr x3, __switch_data + 8
619
9703d9d7 620 ldp x6, x7, [x3], #16
9703d9d7
CM
6211: cmp x6, x7
622 b.hs 2f
623 str xzr, [x6], #8 // Clear BSS
624 b 1b
6252:
626 ldp x4, x5, [x3], #16
627 ldr x6, [x3], #8
628 ldr x16, [x3]
629 mov sp, x16
630 str x22, [x4] // Save processor ID
631 str x21, [x5] // Save FDT pointer
632 str x24, [x6] // Save PHYS_OFFSET
633 mov x29, #0
634 b start_kernel
635ENDPROC(__mmap_switched)
636
637/*
638 * Exception handling. Something went wrong and we can't proceed. We ought to
639 * tell the user, but since we don't have any guarantee that we're even
640 * running on the right architecture, we do virtually nothing.
641 */
642__error_p:
643ENDPROC(__error_p)
644
645__error:
6461: nop
647 b 1b
648ENDPROC(__error)
649
650/*
651 * This function gets the processor ID in w0 and searches the cpu_table[] for
652 * a match. It returns a pointer to the struct cpu_info it found. The
653 * cpu_table[] must end with an empty (all zeros) structure.
654 *
655 * This routine can be called via C code and it needs to work with the MMU
656 * both disabled and enabled (the offset is calculated automatically).
657 */
658ENTRY(lookup_processor_type)
659 adr x1, __lookup_processor_type_data
660 ldp x2, x3, [x1]
661 sub x1, x1, x2 // get offset between VA and PA
662 add x3, x3, x1 // convert VA to PA
6631:
664 ldp w5, w6, [x3] // load cpu_id_val and cpu_id_mask
665 cbz w5, 2f // end of list?
666 and w6, w6, w0
667 cmp w5, w6
668 b.eq 3f
669 add x3, x3, #CPU_INFO_SZ
670 b 1b
6712:
672 mov x3, #0 // unknown processor
6733:
674 mov x0, x3
675 ret
676ENDPROC(lookup_processor_type)
677
678 .align 3
679 .type __lookup_processor_type_data, %object
680__lookup_processor_type_data:
681 .quad .
682 .quad cpu_table
683 .size __lookup_processor_type_data, . - __lookup_processor_type_data
684
685/*
686 * Determine validity of the x21 FDT pointer.
687 * The dtb must be 8-byte aligned and live in the first 512M of memory.
688 */
689__vet_fdt:
690 tst x21, #0x7
691 b.ne 1f
692 cmp x21, x24
693 b.lt 1f
694 mov x0, #(1 << 29)
695 add x0, x0, x24
696 cmp x21, x0
697 b.ge 1f
698 ret
6991:
700 mov x21, #0
701 ret
702ENDPROC(__vet_fdt)
This page took 0.133409 seconds and 5 git commands to generate.