Blackfin: bf533-ezkit: convert to physmap/jedec_probe
[deliverable/linux.git] / arch / blackfin / Kconfig
CommitLineData
1394f032
BW
1#
2# For a description of the syntax of this configuration file,
3# see Documentation/kbuild/kconfig-language.txt.
4#
5
53f8a252 6mainmenu "Blackfin Kernel Configuration"
1394f032
BW
7
8config MMU
bac7d89e 9 def_bool n
1394f032
BW
10
11config FPU
bac7d89e 12 def_bool n
1394f032
BW
13
14config RWSEM_GENERIC_SPINLOCK
bac7d89e 15 def_bool y
1394f032
BW
16
17config RWSEM_XCHGADD_ALGORITHM
bac7d89e 18 def_bool n
1394f032
BW
19
20config BLACKFIN
bac7d89e 21 def_bool y
1ee76d7e 22 select HAVE_FUNCTION_GRAPH_TRACER
1c873be7 23 select HAVE_FUNCTION_TRACER
ec7748b5 24 select HAVE_IDE
538067c8
MF
25 select HAVE_KERNEL_GZIP
26 select HAVE_KERNEL_BZIP2
27 select HAVE_KERNEL_LZMA
42d4b839 28 select HAVE_OPROFILE
a4f0b32c 29 select ARCH_WANT_OPTIONAL_GPIOLIB
1394f032 30
70f12567
MF
31config GENERIC_BUG
32 def_bool y
33 depends on BUG
34
e3defffe 35config ZONE_DMA
bac7d89e 36 def_bool y
e3defffe 37
1394f032 38config GENERIC_FIND_NEXT_BIT
bac7d89e 39 def_bool y
1394f032
BW
40
41config GENERIC_HWEIGHT
bac7d89e 42 def_bool y
1394f032
BW
43
44config GENERIC_HARDIRQS
bac7d89e 45 def_bool y
1394f032
BW
46
47config GENERIC_IRQ_PROBE
bac7d89e 48 def_bool y
1394f032 49
b2d1583f 50config GENERIC_GPIO
bac7d89e 51 def_bool y
1394f032
BW
52
53config FORCE_MAX_ZONEORDER
54 int
55 default "14"
56
57config GENERIC_CALIBRATE_DELAY
bac7d89e 58 def_bool y
1394f032 59
6fa68e7a
MF
60config LOCKDEP_SUPPORT
61 def_bool y
62
c7b412f4
MF
63config STACKTRACE_SUPPORT
64 def_bool y
65
8f86001f
MF
66config TRACE_IRQFLAGS_SUPPORT
67 def_bool y
1394f032 68
1394f032 69source "init/Kconfig"
dc52ddc0 70
1394f032
BW
71source "kernel/Kconfig.preempt"
72
dc52ddc0
MH
73source "kernel/Kconfig.freezer"
74
1394f032
BW
75menu "Blackfin Processor Options"
76
77comment "Processor and Board Settings"
78
79choice
80 prompt "CPU"
81 default BF533
82
2f6f4bcd
BW
83config BF512
84 bool "BF512"
85 help
86 BF512 Processor Support.
87
88config BF514
89 bool "BF514"
90 help
91 BF514 Processor Support.
92
93config BF516
94 bool "BF516"
95 help
96 BF516 Processor Support.
97
98config BF518
99 bool "BF518"
100 help
101 BF518 Processor Support.
102
59003145
MH
103config BF522
104 bool "BF522"
105 help
106 BF522 Processor Support.
107
1545a111
MF
108config BF523
109 bool "BF523"
110 help
111 BF523 Processor Support.
112
113config BF524
114 bool "BF524"
115 help
116 BF524 Processor Support.
117
59003145
MH
118config BF525
119 bool "BF525"
120 help
121 BF525 Processor Support.
122
1545a111
MF
123config BF526
124 bool "BF526"
125 help
126 BF526 Processor Support.
127
59003145
MH
128config BF527
129 bool "BF527"
130 help
131 BF527 Processor Support.
132
1394f032
BW
133config BF531
134 bool "BF531"
135 help
136 BF531 Processor Support.
137
138config BF532
139 bool "BF532"
140 help
141 BF532 Processor Support.
142
143config BF533
144 bool "BF533"
145 help
146 BF533 Processor Support.
147
148config BF534
149 bool "BF534"
150 help
151 BF534 Processor Support.
152
153config BF536
154 bool "BF536"
155 help
156 BF536 Processor Support.
157
158config BF537
159 bool "BF537"
160 help
161 BF537 Processor Support.
162
dc26aec2
MH
163config BF538
164 bool "BF538"
165 help
166 BF538 Processor Support.
167
168config BF539
169 bool "BF539"
170 help
171 BF539 Processor Support.
172
24a07a12
RH
173config BF542
174 bool "BF542"
175 help
176 BF542 Processor Support.
177
2f89c063
MF
178config BF542M
179 bool "BF542m"
180 help
181 BF542 Processor Support.
182
24a07a12
RH
183config BF544
184 bool "BF544"
185 help
186 BF544 Processor Support.
187
2f89c063
MF
188config BF544M
189 bool "BF544m"
190 help
191 BF544 Processor Support.
192
7c7fd170
MF
193config BF547
194 bool "BF547"
195 help
196 BF547 Processor Support.
197
2f89c063
MF
198config BF547M
199 bool "BF547m"
200 help
201 BF547 Processor Support.
202
24a07a12
RH
203config BF548
204 bool "BF548"
205 help
206 BF548 Processor Support.
207
2f89c063
MF
208config BF548M
209 bool "BF548m"
210 help
211 BF548 Processor Support.
212
24a07a12
RH
213config BF549
214 bool "BF549"
215 help
216 BF549 Processor Support.
217
2f89c063
MF
218config BF549M
219 bool "BF549m"
220 help
221 BF549 Processor Support.
222
1394f032
BW
223config BF561
224 bool "BF561"
225 help
cd88b4dc 226 BF561 Processor Support.
1394f032
BW
227
228endchoice
229
46fa5eec
GY
230config SMP
231 depends on BF561
10f03f1a 232 select GENERIC_CLOCKEVENTS
46fa5eec
GY
233 bool "Symmetric multi-processing support"
234 ---help---
235 This enables support for systems with more than one CPU,
236 like the dual core BF561. If you have a system with only one
237 CPU, say N. If you have a system with more than one CPU, say Y.
238
239 If you don't know what to do here, say N.
240
241config NR_CPUS
242 int
243 depends on SMP
244 default 2 if BF561
245
246config IRQ_PER_CPU
247 bool
248 depends on SMP
249 default y
250
0c0497c2
MF
251config BF_REV_MIN
252 int
2f89c063 253 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
0c0497c2 254 default 2 if (BF537 || BF536 || BF534)
2f89c063 255 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
2f6f4bcd 256 default 4 if (BF538 || BF539)
0c0497c2
MF
257
258config BF_REV_MAX
259 int
2f89c063
MF
260 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
261 default 3 if (BF537 || BF536 || BF534 || BF54xM)
2f6f4bcd 262 default 5 if (BF561 || BF538 || BF539)
0c0497c2
MF
263 default 6 if (BF533 || BF532 || BF531)
264
1394f032
BW
265choice
266 prompt "Silicon Rev"
f8b55651
MF
267 default BF_REV_0_0 if (BF51x || BF52x)
268 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
2f89c063 269 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
24a07a12
RH
270
271config BF_REV_0_0
272 bool "0.0"
2f89c063 273 depends on (BF51x || BF52x || (BF54x && !BF54xM))
59003145
MH
274
275config BF_REV_0_1
d07f4380 276 bool "0.1"
3d15f302 277 depends on (BF51x || BF52x || (BF54x && !BF54xM))
1394f032
BW
278
279config BF_REV_0_2
280 bool "0.2"
2f89c063 281 depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
1394f032
BW
282
283config BF_REV_0_3
284 bool "0.3"
2f89c063 285 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
1394f032
BW
286
287config BF_REV_0_4
288 bool "0.4"
dc26aec2 289 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032
BW
290
291config BF_REV_0_5
292 bool "0.5"
dc26aec2 293 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032 294
49f7253c
MF
295config BF_REV_0_6
296 bool "0.6"
297 depends on (BF533 || BF532 || BF531)
298
de3025f4
JZ
299config BF_REV_ANY
300 bool "any"
301
302config BF_REV_NONE
303 bool "none"
304
1394f032
BW
305endchoice
306
2f6f4bcd
BW
307config BF51x
308 bool
309 depends on (BF512 || BF514 || BF516 || BF518)
310 default y
311
59003145
MH
312config BF52x
313 bool
1545a111 314 depends on (BF522 || BF523 || BF524 || BF525 || BF526 || BF527)
59003145
MH
315 default y
316
24a07a12
RH
317config BF53x
318 bool
319 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
320 default y
321
2f89c063
MF
322config BF54xM
323 bool
324 depends on (BF542M || BF544M || BF547M || BF548M || BF549M)
325 default y
326
24a07a12
RH
327config BF54x
328 bool
2f89c063 329 depends on (BF542 || BF544 || BF547 || BF548 || BF549 || BF54xM)
24a07a12
RH
330 default y
331
1394f032
BW
332config MEM_GENERIC_BOARD
333 bool
334 depends on GENERIC_BOARD
335 default y
336
337config MEM_MT48LC64M4A2FB_7E
338 bool
339 depends on (BFIN533_STAMP)
340 default y
341
342config MEM_MT48LC16M16A2TG_75
343 bool
344 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
60584344
HK
345 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
346 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
347 || BFIN527_BLUETECHNIX_CM)
1394f032
BW
348 default y
349
350config MEM_MT48LC32M8A2_75
351 bool
dc26aec2 352 depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
1394f032
BW
353 default y
354
355config MEM_MT48LC8M32B2B5_7
356 bool
357 depends on (BFIN561_BLUETECHNIX_CM)
358 default y
359
59003145
MH
360config MEM_MT48LC32M16A2TG_75
361 bool
ee48efb5 362 depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP)
59003145
MH
363 default y
364
4934540d
SZ
365config MEM_MT48LC32M8A2_75
366 bool
367 depends on (BFIN518F_EZBRD)
368 default y
369
ee48efb5
GY
370config MEM_MT48H32M16LFCJ_75
371 bool
372 depends on (BFIN526_EZBRD)
373 default y
374
2f6f4bcd 375source "arch/blackfin/mach-bf518/Kconfig"
59003145 376source "arch/blackfin/mach-bf527/Kconfig"
1394f032
BW
377source "arch/blackfin/mach-bf533/Kconfig"
378source "arch/blackfin/mach-bf561/Kconfig"
379source "arch/blackfin/mach-bf537/Kconfig"
dc26aec2 380source "arch/blackfin/mach-bf538/Kconfig"
24a07a12 381source "arch/blackfin/mach-bf548/Kconfig"
1394f032
BW
382
383menu "Board customizations"
384
385config CMDLINE_BOOL
386 bool "Default bootloader kernel arguments"
387
388config CMDLINE
389 string "Initial kernel command string"
390 depends on CMDLINE_BOOL
391 default "console=ttyBF0,57600"
392 help
393 If you don't have a boot loader capable of passing a command line string
394 to the kernel, you may specify one here. As a minimum, you should specify
395 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
396
5f004c20
MF
397config BOOT_LOAD
398 hex "Kernel load address for booting"
399 default "0x1000"
400 range 0x1000 0x20000000
401 help
402 This option allows you to set the load address of the kernel.
403 This can be useful if you are on a board which has a small amount
404 of memory or you wish to reserve some memory at the beginning of
405 the address space.
406
407 Note that you need to keep this value above 4k (0x1000) as this
408 memory region is used to capture NULL pointer references as well
409 as some core kernel functions.
410
8cc7117e
MH
411config ROM_BASE
412 hex "Kernel ROM Base"
86249911 413 depends on ROMKERNEL
8cc7117e
MH
414 default "0x20040000"
415 range 0x20000000 0x20400000 if !(BF54x || BF561)
416 range 0x20000000 0x30000000 if (BF54x || BF561)
417 help
418
f16295e7 419comment "Clock/PLL Setup"
1394f032
BW
420
421config CLKIN_HZ
2fb6cb41 422 int "Frequency of the crystal on the board in Hz"
d0cb9b4e 423 default "10000000" if BFIN532_IP0X
1394f032 424 default "11059200" if BFIN533_STAMP
d0cb9b4e
MF
425 default "24576000" if PNAV10
426 default "25000000" # most people use this
1394f032 427 default "27000000" if BFIN533_EZKIT
1394f032 428 default "30000000" if BFIN561_EZKIT
1394f032
BW
429 help
430 The frequency of CLKIN crystal oscillator on the board in Hz.
2fb6cb41
SZ
431 Warning: This value should match the crystal on the board. Otherwise,
432 peripherals won't work properly.
1394f032 433
f16295e7
RG
434config BFIN_KERNEL_CLOCK
435 bool "Re-program Clocks while Kernel boots?"
436 default n
437 help
438 This option decides if kernel clocks are re-programed from the
439 bootloader settings. If the clocks are not set, the SDRAM settings
440 are also not changed, and the Bootloader does 100% of the hardware
441 configuration.
442
443config PLL_BYPASS
e4e9a7ad
MF
444 bool "Bypass PLL"
445 depends on BFIN_KERNEL_CLOCK
446 default n
f16295e7
RG
447
448config CLKIN_HALF
449 bool "Half Clock In"
450 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
451 default n
452 help
453 If this is set the clock will be divided by 2, before it goes to the PLL.
454
455config VCO_MULT
456 int "VCO Multiplier"
457 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
458 range 1 64
459 default "22" if BFIN533_EZKIT
460 default "45" if BFIN533_STAMP
dc26aec2 461 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
f16295e7 462 default "22" if BFIN533_BLUETECHNIX_CM
60584344 463 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
f16295e7 464 default "20" if BFIN561_EZKIT
2f6f4bcd 465 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
f16295e7
RG
466 help
467 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
468 PLL Frequency = (Crystal Frequency) * (this setting)
469
470choice
471 prompt "Core Clock Divider"
472 depends on BFIN_KERNEL_CLOCK
473 default CCLK_DIV_1
474 help
475 This sets the frequency of the core. It can be 1, 2, 4 or 8
476 Core Frequency = (PLL frequency) / (this setting)
477
478config CCLK_DIV_1
479 bool "1"
480
481config CCLK_DIV_2
482 bool "2"
483
484config CCLK_DIV_4
485 bool "4"
486
487config CCLK_DIV_8
488 bool "8"
489endchoice
490
491config SCLK_DIV
492 int "System Clock Divider"
493 depends on BFIN_KERNEL_CLOCK
494 range 1 15
5f004c20 495 default 5
f16295e7
RG
496 help
497 This sets the frequency of the system clock (including SDRAM or DDR).
498 This can be between 1 and 15
499 System Clock = (PLL frequency) / (this setting)
500
5f004c20
MF
501choice
502 prompt "DDR SDRAM Chip Type"
503 depends on BFIN_KERNEL_CLOCK
504 depends on BF54x
505 default MEM_MT46V32M16_5B
506
507config MEM_MT46V32M16_6T
508 bool "MT46V32M16_6T"
509
510config MEM_MT46V32M16_5B
511 bool "MT46V32M16_5B"
512endchoice
513
73feb5c0
MH
514choice
515 prompt "DDR/SDRAM Timing"
516 depends on BFIN_KERNEL_CLOCK
517 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
518 help
519 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
520 The calculated SDRAM timing parameters may not be 100%
521 accurate - This option is therefore marked experimental.
522
523config BFIN_KERNEL_CLOCK_MEMINIT_CALC
524 bool "Calculate Timings (EXPERIMENTAL)"
525 depends on EXPERIMENTAL
526
527config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
528 bool "Provide accurate Timings based on target SCLK"
529 help
530 Please consult the Blackfin Hardware Reference Manuals as well
531 as the memory device datasheet.
532 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
533endchoice
534
535menu "Memory Init Control"
536 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
537
538config MEM_DDRCTL0
539 depends on BF54x
540 hex "DDRCTL0"
541 default 0x0
542
543config MEM_DDRCTL1
544 depends on BF54x
545 hex "DDRCTL1"
546 default 0x0
547
548config MEM_DDRCTL2
549 depends on BF54x
550 hex "DDRCTL2"
551 default 0x0
552
553config MEM_EBIU_DDRQUE
554 depends on BF54x
555 hex "DDRQUE"
556 default 0x0
557
558config MEM_SDRRC
559 depends on !BF54x
560 hex "SDRRC"
561 default 0x0
562
563config MEM_SDGCTL
564 depends on !BF54x
565 hex "SDGCTL"
566 default 0x0
567endmenu
568
f16295e7
RG
569#
570# Max & Min Speeds for various Chips
571#
572config MAX_VCO_HZ
573 int
2f6f4bcd
BW
574 default 400000000 if BF512
575 default 400000000 if BF514
576 default 400000000 if BF516
577 default 400000000 if BF518
7b06263b
MF
578 default 400000000 if BF522
579 default 600000000 if BF523
1545a111 580 default 400000000 if BF524
f16295e7 581 default 600000000 if BF525
1545a111 582 default 400000000 if BF526
f16295e7
RG
583 default 600000000 if BF527
584 default 400000000 if BF531
585 default 400000000 if BF532
586 default 750000000 if BF533
587 default 500000000 if BF534
588 default 400000000 if BF536
589 default 600000000 if BF537
f72eecb9
RG
590 default 533333333 if BF538
591 default 533333333 if BF539
f16295e7 592 default 600000000 if BF542
f72eecb9 593 default 533333333 if BF544
1545a111
MF
594 default 600000000 if BF547
595 default 600000000 if BF548
f72eecb9 596 default 533333333 if BF549
f16295e7
RG
597 default 600000000 if BF561
598
599config MIN_VCO_HZ
600 int
601 default 50000000
602
603config MAX_SCLK_HZ
604 int
f72eecb9 605 default 133333333
f16295e7
RG
606
607config MIN_SCLK_HZ
608 int
609 default 27000000
610
611comment "Kernel Timer/Scheduler"
612
613source kernel/Kconfig.hz
614
8b5f79f9 615config GENERIC_TIME
10f03f1a 616 def_bool y
8b5f79f9
VM
617
618config GENERIC_CLOCKEVENTS
619 bool "Generic clock events"
8b5f79f9
VM
620 default y
621
1fa9be72
GY
622choice
623 prompt "Kernel Tick Source"
624 depends on GENERIC_CLOCKEVENTS
625 default TICKSOURCE_CORETMR
626
627config TICKSOURCE_GPTMR0
628 bool "Gptimer0 (SCLK domain)"
629 select BFIN_GPTIMERS
1fa9be72
GY
630
631config TICKSOURCE_CORETMR
632 bool "Core timer (CCLK domain)"
633
634endchoice
635
8b5f79f9 636config CYCLES_CLOCKSOURCE
1fa9be72 637 bool "Use 'CYCLES' as a clocksource"
8b5f79f9
VM
638 depends on GENERIC_CLOCKEVENTS
639 depends on !BFIN_SCRATCH_REG_CYCLES
1fa9be72 640 depends on !SMP
8b5f79f9
VM
641 help
642 If you say Y here, you will enable support for using the 'cycles'
643 registers as a clock source. Doing so means you will be unable to
644 safely write to the 'cycles' register during runtime. You will
645 still be able to read it (such as for performance monitoring), but
646 writing the registers will most likely crash the kernel.
647
1fa9be72 648config GPTMR0_CLOCKSOURCE
e78feaae 649 bool "Use GPTimer0 as a clocksource"
3aca47c0 650 select BFIN_GPTIMERS
1fa9be72
GY
651 depends on GENERIC_CLOCKEVENTS
652 depends on !TICKSOURCE_GPTMR0
653
10f03f1a 654config ARCH_USES_GETTIMEOFFSET
655 depends on !GENERIC_CLOCKEVENTS
656 def_bool y
657
8b5f79f9
VM
658source kernel/time/Kconfig
659
5f004c20 660comment "Misc"
971d5bc4 661
f0b5d12f
MF
662choice
663 prompt "Blackfin Exception Scratch Register"
664 default BFIN_SCRATCH_REG_RETN
665 help
666 Select the resource to reserve for the Exception handler:
667 - RETN: Non-Maskable Interrupt (NMI)
668 - RETE: Exception Return (JTAG/ICE)
669 - CYCLES: Performance counter
670
671 If you are unsure, please select "RETN".
672
673config BFIN_SCRATCH_REG_RETN
674 bool "RETN"
675 help
676 Use the RETN register in the Blackfin exception handler
677 as a stack scratch register. This means you cannot
678 safely use NMI on the Blackfin while running Linux, but
679 you can debug the system with a JTAG ICE and use the
680 CYCLES performance registers.
681
682 If you are unsure, please select "RETN".
683
684config BFIN_SCRATCH_REG_RETE
685 bool "RETE"
686 help
687 Use the RETE register in the Blackfin exception handler
688 as a stack scratch register. This means you cannot
689 safely use a JTAG ICE while debugging a Blackfin board,
690 but you can safely use the CYCLES performance registers
691 and the NMI.
692
693 If you are unsure, please select "RETN".
694
695config BFIN_SCRATCH_REG_CYCLES
696 bool "CYCLES"
697 help
698 Use the CYCLES register in the Blackfin exception handler
699 as a stack scratch register. This means you cannot
700 safely use the CYCLES performance registers on a Blackfin
701 board at anytime, but you can debug the system with a JTAG
702 ICE and use the NMI.
703
704 If you are unsure, please select "RETN".
705
706endchoice
707
1394f032
BW
708endmenu
709
710
711menu "Blackfin Kernel Optimizations"
46fa5eec 712 depends on !SMP
1394f032 713
1394f032
BW
714comment "Memory Optimizations"
715
716config I_ENTRY_L1
717 bool "Locate interrupt entry code in L1 Memory"
718 default y
719 help
01dd2fbf
ML
720 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
721 into L1 instruction memory. (less latency)
1394f032
BW
722
723config EXCPT_IRQ_SYSC_L1
01dd2fbf 724 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
1394f032
BW
725 default y
726 help
01dd2fbf 727 If enabled, the entire ASM lowlevel exception and interrupt entry code
cfefe3c6 728 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
01dd2fbf 729 (less latency)
1394f032
BW
730
731config DO_IRQ_L1
732 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
733 default y
734 help
01dd2fbf
ML
735 If enabled, the frequently called do_irq dispatcher function is linked
736 into L1 instruction memory. (less latency)
1394f032
BW
737
738config CORE_TIMER_IRQ_L1
739 bool "Locate frequently called timer_interrupt() function in L1 Memory"
740 default y
741 help
01dd2fbf
ML
742 If enabled, the frequently called timer_interrupt() function is linked
743 into L1 instruction memory. (less latency)
1394f032
BW
744
745config IDLE_L1
746 bool "Locate frequently idle function in L1 Memory"
747 default y
748 help
01dd2fbf
ML
749 If enabled, the frequently called idle function is linked
750 into L1 instruction memory. (less latency)
1394f032
BW
751
752config SCHEDULE_L1
753 bool "Locate kernel schedule function in L1 Memory"
754 default y
755 help
01dd2fbf
ML
756 If enabled, the frequently called kernel schedule is linked
757 into L1 instruction memory. (less latency)
1394f032
BW
758
759config ARITHMETIC_OPS_L1
760 bool "Locate kernel owned arithmetic functions in L1 Memory"
761 default y
762 help
01dd2fbf
ML
763 If enabled, arithmetic functions are linked
764 into L1 instruction memory. (less latency)
1394f032
BW
765
766config ACCESS_OK_L1
767 bool "Locate access_ok function in L1 Memory"
768 default y
769 help
01dd2fbf
ML
770 If enabled, the access_ok function is linked
771 into L1 instruction memory. (less latency)
1394f032
BW
772
773config MEMSET_L1
774 bool "Locate memset function in L1 Memory"
775 default y
776 help
01dd2fbf
ML
777 If enabled, the memset function is linked
778 into L1 instruction memory. (less latency)
1394f032
BW
779
780config MEMCPY_L1
781 bool "Locate memcpy function in L1 Memory"
782 default y
783 help
01dd2fbf
ML
784 If enabled, the memcpy function is linked
785 into L1 instruction memory. (less latency)
1394f032
BW
786
787config SYS_BFIN_SPINLOCK_L1
788 bool "Locate sys_bfin_spinlock function in L1 Memory"
789 default y
790 help
01dd2fbf
ML
791 If enabled, sys_bfin_spinlock function is linked
792 into L1 instruction memory. (less latency)
1394f032
BW
793
794config IP_CHECKSUM_L1
795 bool "Locate IP Checksum function in L1 Memory"
796 default n
797 help
01dd2fbf
ML
798 If enabled, the IP Checksum function is linked
799 into L1 instruction memory. (less latency)
1394f032
BW
800
801config CACHELINE_ALIGNED_L1
802 bool "Locate cacheline_aligned data to L1 Data Memory"
157cc5aa
MH
803 default y if !BF54x
804 default n if BF54x
1394f032
BW
805 depends on !BF531
806 help
692105b8 807 If enabled, cacheline_aligned data is linked
01dd2fbf 808 into L1 data memory. (less latency)
1394f032
BW
809
810config SYSCALL_TAB_L1
811 bool "Locate Syscall Table L1 Data Memory"
812 default n
813 depends on !BF531
814 help
01dd2fbf
ML
815 If enabled, the Syscall LUT is linked
816 into L1 data memory. (less latency)
1394f032
BW
817
818config CPLB_SWITCH_TAB_L1
819 bool "Locate CPLB Switch Tables L1 Data Memory"
820 default n
821 depends on !BF531
822 help
01dd2fbf
ML
823 If enabled, the CPLB Switch Tables are linked
824 into L1 data memory. (less latency)
1394f032 825
ca87b7ad
GY
826config APP_STACK_L1
827 bool "Support locating application stack in L1 Scratch Memory"
828 default y
829 help
830 If enabled the application stack can be located in L1
831 scratch memory (less latency).
832
833 Currently only works with FLAT binaries.
834
6ad2b84c
MF
835config EXCEPTION_L1_SCRATCH
836 bool "Locate exception stack in L1 Scratch Memory"
837 default n
f82e0a0c 838 depends on !APP_STACK_L1
6ad2b84c
MF
839 help
840 Whenever an exception occurs, use the L1 Scratch memory for
841 stack storage. You cannot place the stacks of FLAT binaries
842 in L1 when using this option.
843
844 If you don't use L1 Scratch, then you should say Y here.
845
251383c7
RG
846comment "Speed Optimizations"
847config BFIN_INS_LOWOVERHEAD
848 bool "ins[bwl] low overhead, higher interrupt latency"
849 default y
850 help
851 Reads on the Blackfin are speculative. In Blackfin terms, this means
852 they can be interrupted at any time (even after they have been issued
853 on to the external bus), and re-issued after the interrupt occurs.
854 For memory - this is not a big deal, since memory does not change if
855 it sees a read.
856
857 If a FIFO is sitting on the end of the read, it will see two reads,
858 when the core only sees one since the FIFO receives both the read
859 which is cancelled (and not delivered to the core) and the one which
860 is re-issued (which is delivered to the core).
861
862 To solve this, interrupts are turned off before reads occur to
863 I/O space. This option controls which the overhead/latency of
864 controlling interrupts during this time
865 "n" turns interrupts off every read
866 (higher overhead, but lower interrupt latency)
867 "y" turns interrupts off every loop
868 (low overhead, but longer interrupt latency)
869
870 default behavior is to leave this set to on (type "Y"). If you are experiencing
871 interrupt latency issues, it is safe and OK to turn this off.
872
1394f032
BW
873endmenu
874
1394f032
BW
875choice
876 prompt "Kernel executes from"
877 help
878 Choose the memory type that the kernel will be running in.
879
880config RAMKERNEL
881 bool "RAM"
882 help
883 The kernel will be resident in RAM when running.
884
885config ROMKERNEL
886 bool "ROM"
887 help
888 The kernel will be resident in FLASH/ROM when running.
889
890endchoice
891
892source "mm/Kconfig"
893
780431e3
MF
894config BFIN_GPTIMERS
895 tristate "Enable Blackfin General Purpose Timers API"
896 default n
897 help
898 Enable support for the General Purpose Timers API. If you
899 are unsure, say N.
900
901 To compile this driver as a module, choose M here: the module
4737f097 902 will be called gptimers.
780431e3 903
1394f032 904choice
d292b000 905 prompt "Uncached DMA region"
1394f032 906 default DMA_UNCACHED_1M
86ad7932
CC
907config DMA_UNCACHED_4M
908 bool "Enable 4M DMA region"
1394f032
BW
909config DMA_UNCACHED_2M
910 bool "Enable 2M DMA region"
911config DMA_UNCACHED_1M
912 bool "Enable 1M DMA region"
913config DMA_UNCACHED_NONE
914 bool "Disable DMA region"
915endchoice
916
917
918comment "Cache Support"
41ba653f 919
3bebca2d 920config BFIN_ICACHE
1394f032 921 bool "Enable ICACHE"
41ba653f 922 default y
41ba653f
JZ
923config BFIN_EXTMEM_ICACHEABLE
924 bool "Enable ICACHE for external memory"
925 depends on BFIN_ICACHE
926 default y
927config BFIN_L2_ICACHEABLE
928 bool "Enable ICACHE for L2 SRAM"
929 depends on BFIN_ICACHE
930 depends on BF54x || BF561
931 default n
932
3bebca2d 933config BFIN_DCACHE
1394f032 934 bool "Enable DCACHE"
41ba653f 935 default y
3bebca2d 936config BFIN_DCACHE_BANKA
1394f032 937 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
3bebca2d 938 depends on BFIN_DCACHE && !BF531
1394f032 939 default n
41ba653f
JZ
940config BFIN_EXTMEM_DCACHEABLE
941 bool "Enable DCACHE for external memory"
3bebca2d 942 depends on BFIN_DCACHE
41ba653f
JZ
943 default y
944choice
945 prompt "External memory DCACHE policy"
946 depends on BFIN_EXTMEM_DCACHEABLE
947 default BFIN_EXTMEM_WRITEBACK if !SMP
948 default BFIN_EXTMEM_WRITETHROUGH if SMP
949config BFIN_EXTMEM_WRITEBACK
1394f032 950 bool "Write back"
46fa5eec 951 depends on !SMP
1394f032
BW
952 help
953 Write Back Policy:
954 Cached data will be written back to SDRAM only when needed.
955 This can give a nice increase in performance, but beware of
956 broken drivers that do not properly invalidate/flush their
957 cache.
958
959 Write Through Policy:
960 Cached data will always be written back to SDRAM when the
961 cache is updated. This is a completely safe setting, but
962 performance is worse than Write Back.
963
964 If you are unsure of the options and you want to be safe,
965 then go with Write Through.
966
41ba653f 967config BFIN_EXTMEM_WRITETHROUGH
1394f032
BW
968 bool "Write through"
969 help
970 Write Back Policy:
971 Cached data will be written back to SDRAM only when needed.
972 This can give a nice increase in performance, but beware of
973 broken drivers that do not properly invalidate/flush their
974 cache.
975
976 Write Through Policy:
977 Cached data will always be written back to SDRAM when the
978 cache is updated. This is a completely safe setting, but
979 performance is worse than Write Back.
980
981 If you are unsure of the options and you want to be safe,
982 then go with Write Through.
983
984endchoice
985
41ba653f
JZ
986config BFIN_L2_DCACHEABLE
987 bool "Enable DCACHE for L2 SRAM"
988 depends on BFIN_DCACHE
9c954f89 989 depends on (BF54x || BF561) && !SMP
41ba653f 990 default n
5ba76675 991choice
41ba653f
JZ
992 prompt "L2 SRAM DCACHE policy"
993 depends on BFIN_L2_DCACHEABLE
994 default BFIN_L2_WRITEBACK
995config BFIN_L2_WRITEBACK
5ba76675 996 bool "Write back"
5ba76675 997
41ba653f 998config BFIN_L2_WRITETHROUGH
5ba76675 999 bool "Write through"
5ba76675 1000endchoice
f099f39a 1001
41ba653f
JZ
1002
1003comment "Memory Protection Unit"
b97b8a99
BS
1004config MPU
1005 bool "Enable the memory protection unit (EXPERIMENTAL)"
1006 default n
1007 help
1008 Use the processor's MPU to protect applications from accessing
1009 memory they do not own. This comes at a performance penalty
1010 and is recommended only for debugging.
1011
692105b8 1012comment "Asynchronous Memory Configuration"
1394f032 1013
ddf416b2 1014menu "EBIU_AMGCTL Global Control"
1394f032
BW
1015config C_AMCKEN
1016 bool "Enable CLKOUT"
1017 default y
1018
1019config C_CDPRIO
1020 bool "DMA has priority over core for ext. accesses"
1021 default n
1022
1023config C_B0PEN
1024 depends on BF561
1025 bool "Bank 0 16 bit packing enable"
1026 default y
1027
1028config C_B1PEN
1029 depends on BF561
1030 bool "Bank 1 16 bit packing enable"
1031 default y
1032
1033config C_B2PEN
1034 depends on BF561
1035 bool "Bank 2 16 bit packing enable"
1036 default y
1037
1038config C_B3PEN
1039 depends on BF561
1040 bool "Bank 3 16 bit packing enable"
1041 default n
1042
1043choice
692105b8 1044 prompt "Enable Asynchronous Memory Banks"
1394f032
BW
1045 default C_AMBEN_ALL
1046
1047config C_AMBEN
1048 bool "Disable All Banks"
1049
1050config C_AMBEN_B0
1051 bool "Enable Bank 0"
1052
1053config C_AMBEN_B0_B1
1054 bool "Enable Bank 0 & 1"
1055
1056config C_AMBEN_B0_B1_B2
1057 bool "Enable Bank 0 & 1 & 2"
1058
1059config C_AMBEN_ALL
1060 bool "Enable All Banks"
1061endchoice
1062endmenu
1063
1064menu "EBIU_AMBCTL Control"
1065config BANK_0
c8342f87 1066 hex "Bank 0 (AMBCTL0.L)"
1394f032 1067 default 0x7BB0
c8342f87
MF
1068 help
1069 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1070 used to control the Asynchronous Memory Bank 0 settings.
1394f032
BW
1071
1072config BANK_1
c8342f87 1073 hex "Bank 1 (AMBCTL0.H)"
1394f032 1074 default 0x7BB0
197fba56 1075 default 0x5558 if BF54x
c8342f87
MF
1076 help
1077 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1078 used to control the Asynchronous Memory Bank 1 settings.
1394f032
BW
1079
1080config BANK_2
c8342f87 1081 hex "Bank 2 (AMBCTL1.L)"
1394f032 1082 default 0x7BB0
c8342f87
MF
1083 help
1084 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1085 used to control the Asynchronous Memory Bank 2 settings.
1394f032
BW
1086
1087config BANK_3
c8342f87 1088 hex "Bank 3 (AMBCTL1.H)"
1394f032 1089 default 0x99B3
c8342f87
MF
1090 help
1091 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1092 used to control the Asynchronous Memory Bank 3 settings.
1093
1394f032
BW
1094endmenu
1095
e40540b3
SZ
1096config EBIU_MBSCTLVAL
1097 hex "EBIU Bank Select Control Register"
1098 depends on BF54x
1099 default 0
1100
1101config EBIU_MODEVAL
1102 hex "Flash Memory Mode Control Register"
1103 depends on BF54x
1104 default 1
1105
1106config EBIU_FCTLVAL
1107 hex "Flash Memory Bank Control Register"
1108 depends on BF54x
1109 default 6
1394f032
BW
1110endmenu
1111
1112#############################################################################
1113menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1114
1115config PCI
1116 bool "PCI support"
a95ca3b2 1117 depends on BROKEN
1394f032
BW
1118 help
1119 Support for PCI bus.
1120
1121source "drivers/pci/Kconfig"
1122
1123config HOTPLUG
1124 bool "Support for hot-pluggable device"
1125 help
1126 Say Y here if you want to plug devices into your computer while
1127 the system is running, and be able to use them quickly. In many
1128 cases, the devices can likewise be unplugged at any time too.
1129
1130 One well known example of this is PCMCIA- or PC-cards, credit-card
1131 size devices such as network cards, modems or hard drives which are
1132 plugged into slots found on all modern laptop computers. Another
1133 example, used on modern desktops as well as laptops, is USB.
1134
a81792f6
JB
1135 Enable HOTPLUG and build a modular kernel. Get agent software
1136 (from <http://linux-hotplug.sourceforge.net/>) and install it.
1394f032
BW
1137 Then your kernel will automatically call out to a user mode "policy
1138 agent" (/sbin/hotplug) to load modules and set up software needed
1139 to use devices as you hotplug them.
1140
1141source "drivers/pcmcia/Kconfig"
1142
1143source "drivers/pci/hotplug/Kconfig"
1144
1145endmenu
1146
1147menu "Executable file formats"
1148
1149source "fs/Kconfig.binfmt"
1150
1151endmenu
1152
1153menu "Power management options"
ad46163a
GY
1154 depends on !SMP
1155
1394f032
BW
1156source "kernel/power/Kconfig"
1157
f4cb5700
JB
1158config ARCH_SUSPEND_POSSIBLE
1159 def_bool y
f4cb5700 1160
1394f032 1161choice
1efc80b5 1162 prompt "Standby Power Saving Mode"
1394f032 1163 depends on PM
cfefe3c6
MH
1164 default PM_BFIN_SLEEP_DEEPER
1165config PM_BFIN_SLEEP_DEEPER
1166 bool "Sleep Deeper"
1167 help
1168 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1169 power dissipation by disabling the clock to the processor core (CCLK).
1170 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1171 to 0.85 V to provide the greatest power savings, while preserving the
1172 processor state.
1173 The PLL and system clock (SCLK) continue to operate at a very low
1174 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1175 the SDRAM is put into Self Refresh Mode. Typically an external event
1176 such as GPIO interrupt or RTC activity wakes up the processor.
1177 Various Peripherals such as UART, SPORT, PPI may not function as
1178 normal during Sleep Deeper, due to the reduced SCLK frequency.
1179 When in the sleep mode, system DMA access to L1 memory is not supported.
1180
1efc80b5
MH
1181 If unsure, select "Sleep Deeper".
1182
cfefe3c6
MH
1183config PM_BFIN_SLEEP
1184 bool "Sleep"
1185 help
1186 Sleep Mode (High Power Savings) - The sleep mode reduces power
1187 dissipation by disabling the clock to the processor core (CCLK).
1188 The PLL and system clock (SCLK), however, continue to operate in
1189 this mode. Typically an external event or RTC activity will wake
1efc80b5
MH
1190 up the processor. When in the sleep mode, system DMA access to L1
1191 memory is not supported.
1192
1193 If unsure, select "Sleep Deeper".
cfefe3c6 1194endchoice
1394f032 1195
1394f032 1196config PM_WAKEUP_BY_GPIO
1efc80b5 1197 bool "Allow Wakeup from Standby by GPIO"
ff19fed4 1198 depends on PM && !BF54x
1394f032
BW
1199
1200config PM_WAKEUP_GPIO_NUMBER
1efc80b5 1201 int "GPIO number"
1394f032
BW
1202 range 0 47
1203 depends on PM_WAKEUP_BY_GPIO
d1a3336e 1204 default 2
1394f032
BW
1205
1206choice
1207 prompt "GPIO Polarity"
1208 depends on PM_WAKEUP_BY_GPIO
1209 default PM_WAKEUP_GPIO_POLAR_H
1210config PM_WAKEUP_GPIO_POLAR_H
1211 bool "Active High"
1212config PM_WAKEUP_GPIO_POLAR_L
1213 bool "Active Low"
1214config PM_WAKEUP_GPIO_POLAR_EDGE_F
1215 bool "Falling EDGE"
1216config PM_WAKEUP_GPIO_POLAR_EDGE_R
1217 bool "Rising EDGE"
1218config PM_WAKEUP_GPIO_POLAR_EDGE_B
1219 bool "Both EDGE"
1220endchoice
1221
1efc80b5
MH
1222comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1223 depends on PM
1224
1efc80b5
MH
1225config PM_BFIN_WAKE_PH6
1226 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
2f6f4bcd 1227 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1efc80b5
MH
1228 default n
1229 help
1230 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1231
1efc80b5
MH
1232config PM_BFIN_WAKE_GP
1233 bool "Allow Wake-Up from GPIOs"
1234 depends on PM && BF54x
1235 default n
1236 help
1237 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
19986289
MH
1238 (all processors, except ADSP-BF549). This option sets
1239 the general-purpose wake-up enable (GPWE) control bit to enable
1240 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1241 On ADSP-BF549 this option enables the the same functionality on the
1242 /MRXON pin also PH7.
1243
1394f032
BW
1244endmenu
1245
1394f032 1246menu "CPU Frequency scaling"
ad46163a 1247 depends on !SMP
1394f032
BW
1248
1249source "drivers/cpufreq/Kconfig"
1250
5ad2ca5f
MH
1251config BFIN_CPU_FREQ
1252 bool
1253 depends on CPU_FREQ
1254 select CPU_FREQ_TABLE
1255 default y
1256
14b03204
MH
1257config CPU_VOLTAGE
1258 bool "CPU Voltage scaling"
73feb5c0 1259 depends on EXPERIMENTAL
14b03204
MH
1260 depends on CPU_FREQ
1261 default n
1262 help
1263 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1264 This option violates the PLL BYPASS recommendation in the Blackfin Processor
73feb5c0 1265 manuals. There is a theoretical risk that during VDDINT transitions
14b03204
MH
1266 the PLL may unlock.
1267
1394f032
BW
1268endmenu
1269
1394f032
BW
1270source "net/Kconfig"
1271
1272source "drivers/Kconfig"
1273
1274source "fs/Kconfig"
1275
74ce8322 1276source "arch/blackfin/Kconfig.debug"
1394f032
BW
1277
1278source "security/Kconfig"
1279
1280source "crypto/Kconfig"
1281
1282source "lib/Kconfig"
This page took 0.333911 seconds and 5 git commands to generate.