Blackfin: drop unused ISP1760 port1_disable from board resources
[deliverable/linux.git] / arch / blackfin / Kconfig
CommitLineData
1394f032
BW
1#
2# For a description of the syntax of this configuration file,
3# see Documentation/kbuild/kconfig-language.txt.
4#
5
53f8a252 6mainmenu "Blackfin Kernel Configuration"
1394f032
BW
7
8config MMU
bac7d89e 9 def_bool n
1394f032
BW
10
11config FPU
bac7d89e 12 def_bool n
1394f032
BW
13
14config RWSEM_GENERIC_SPINLOCK
bac7d89e 15 def_bool y
1394f032
BW
16
17config RWSEM_XCHGADD_ALGORITHM
bac7d89e 18 def_bool n
1394f032
BW
19
20config BLACKFIN
bac7d89e 21 def_bool y
1ee76d7e 22 select HAVE_FUNCTION_GRAPH_TRACER
1c873be7 23 select HAVE_FUNCTION_TRACER
ec7748b5 24 select HAVE_IDE
538067c8
MF
25 select HAVE_KERNEL_GZIP
26 select HAVE_KERNEL_BZIP2
27 select HAVE_KERNEL_LZMA
42d4b839 28 select HAVE_OPROFILE
a4f0b32c 29 select ARCH_WANT_OPTIONAL_GPIOLIB
1394f032 30
70f12567
MF
31config GENERIC_BUG
32 def_bool y
33 depends on BUG
34
e3defffe 35config ZONE_DMA
bac7d89e 36 def_bool y
e3defffe 37
1394f032 38config GENERIC_FIND_NEXT_BIT
bac7d89e 39 def_bool y
1394f032
BW
40
41config GENERIC_HWEIGHT
bac7d89e 42 def_bool y
1394f032
BW
43
44config GENERIC_HARDIRQS
bac7d89e 45 def_bool y
1394f032
BW
46
47config GENERIC_IRQ_PROBE
bac7d89e 48 def_bool y
1394f032 49
b2d1583f 50config GENERIC_GPIO
bac7d89e 51 def_bool y
1394f032
BW
52
53config FORCE_MAX_ZONEORDER
54 int
55 default "14"
56
57config GENERIC_CALIBRATE_DELAY
bac7d89e 58 def_bool y
1394f032 59
6fa68e7a
MF
60config LOCKDEP_SUPPORT
61 def_bool y
62
c7b412f4
MF
63config STACKTRACE_SUPPORT
64 def_bool y
65
8f86001f
MF
66config TRACE_IRQFLAGS_SUPPORT
67 def_bool y
1394f032 68
1394f032 69source "init/Kconfig"
dc52ddc0 70
1394f032
BW
71source "kernel/Kconfig.preempt"
72
dc52ddc0
MH
73source "kernel/Kconfig.freezer"
74
1394f032
BW
75menu "Blackfin Processor Options"
76
77comment "Processor and Board Settings"
78
79choice
80 prompt "CPU"
81 default BF533
82
2f6f4bcd
BW
83config BF512
84 bool "BF512"
85 help
86 BF512 Processor Support.
87
88config BF514
89 bool "BF514"
90 help
91 BF514 Processor Support.
92
93config BF516
94 bool "BF516"
95 help
96 BF516 Processor Support.
97
98config BF518
99 bool "BF518"
100 help
101 BF518 Processor Support.
102
59003145
MH
103config BF522
104 bool "BF522"
105 help
106 BF522 Processor Support.
107
1545a111
MF
108config BF523
109 bool "BF523"
110 help
111 BF523 Processor Support.
112
113config BF524
114 bool "BF524"
115 help
116 BF524 Processor Support.
117
59003145
MH
118config BF525
119 bool "BF525"
120 help
121 BF525 Processor Support.
122
1545a111
MF
123config BF526
124 bool "BF526"
125 help
126 BF526 Processor Support.
127
59003145
MH
128config BF527
129 bool "BF527"
130 help
131 BF527 Processor Support.
132
1394f032
BW
133config BF531
134 bool "BF531"
135 help
136 BF531 Processor Support.
137
138config BF532
139 bool "BF532"
140 help
141 BF532 Processor Support.
142
143config BF533
144 bool "BF533"
145 help
146 BF533 Processor Support.
147
148config BF534
149 bool "BF534"
150 help
151 BF534 Processor Support.
152
153config BF536
154 bool "BF536"
155 help
156 BF536 Processor Support.
157
158config BF537
159 bool "BF537"
160 help
161 BF537 Processor Support.
162
dc26aec2
MH
163config BF538
164 bool "BF538"
165 help
166 BF538 Processor Support.
167
168config BF539
169 bool "BF539"
170 help
171 BF539 Processor Support.
172
24a07a12
RH
173config BF542
174 bool "BF542"
175 help
176 BF542 Processor Support.
177
2f89c063
MF
178config BF542M
179 bool "BF542m"
180 help
181 BF542 Processor Support.
182
24a07a12
RH
183config BF544
184 bool "BF544"
185 help
186 BF544 Processor Support.
187
2f89c063
MF
188config BF544M
189 bool "BF544m"
190 help
191 BF544 Processor Support.
192
7c7fd170
MF
193config BF547
194 bool "BF547"
195 help
196 BF547 Processor Support.
197
2f89c063
MF
198config BF547M
199 bool "BF547m"
200 help
201 BF547 Processor Support.
202
24a07a12
RH
203config BF548
204 bool "BF548"
205 help
206 BF548 Processor Support.
207
2f89c063
MF
208config BF548M
209 bool "BF548m"
210 help
211 BF548 Processor Support.
212
24a07a12
RH
213config BF549
214 bool "BF549"
215 help
216 BF549 Processor Support.
217
2f89c063
MF
218config BF549M
219 bool "BF549m"
220 help
221 BF549 Processor Support.
222
1394f032
BW
223config BF561
224 bool "BF561"
225 help
cd88b4dc 226 BF561 Processor Support.
1394f032
BW
227
228endchoice
229
46fa5eec
GY
230config SMP
231 depends on BF561
9b9bfded 232 select GENERIC_TIME
46fa5eec
GY
233 bool "Symmetric multi-processing support"
234 ---help---
235 This enables support for systems with more than one CPU,
236 like the dual core BF561. If you have a system with only one
237 CPU, say N. If you have a system with more than one CPU, say Y.
238
239 If you don't know what to do here, say N.
240
241config NR_CPUS
242 int
243 depends on SMP
244 default 2 if BF561
245
246config IRQ_PER_CPU
247 bool
248 depends on SMP
249 default y
250
0c0497c2
MF
251config BF_REV_MIN
252 int
2f89c063 253 default 0 if (BF51x || BF52x || (BF54x && !BF54xM))
0c0497c2 254 default 2 if (BF537 || BF536 || BF534)
2f89c063 255 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
2f6f4bcd 256 default 4 if (BF538 || BF539)
0c0497c2
MF
257
258config BF_REV_MAX
259 int
2f89c063
MF
260 default 2 if (BF51x || BF52x || (BF54x && !BF54xM))
261 default 3 if (BF537 || BF536 || BF534 || BF54xM)
2f6f4bcd 262 default 5 if (BF561 || BF538 || BF539)
0c0497c2
MF
263 default 6 if (BF533 || BF532 || BF531)
264
1394f032
BW
265choice
266 prompt "Silicon Rev"
f8b55651
MF
267 default BF_REV_0_0 if (BF51x || BF52x)
268 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
2f89c063 269 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
24a07a12
RH
270
271config BF_REV_0_0
272 bool "0.0"
2f89c063 273 depends on (BF51x || BF52x || (BF54x && !BF54xM))
59003145
MH
274
275config BF_REV_0_1
d07f4380 276 bool "0.1"
3d15f302 277 depends on (BF51x || BF52x || (BF54x && !BF54xM))
1394f032
BW
278
279config BF_REV_0_2
280 bool "0.2"
2f89c063 281 depends on (BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
1394f032
BW
282
283config BF_REV_0_3
284 bool "0.3"
2f89c063 285 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
1394f032
BW
286
287config BF_REV_0_4
288 bool "0.4"
dc26aec2 289 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032
BW
290
291config BF_REV_0_5
292 bool "0.5"
dc26aec2 293 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032 294
49f7253c
MF
295config BF_REV_0_6
296 bool "0.6"
297 depends on (BF533 || BF532 || BF531)
298
de3025f4
JZ
299config BF_REV_ANY
300 bool "any"
301
302config BF_REV_NONE
303 bool "none"
304
1394f032
BW
305endchoice
306
2f6f4bcd
BW
307config BF51x
308 bool
309 depends on (BF512 || BF514 || BF516 || BF518)
310 default y
311
59003145
MH
312config BF52x
313 bool
1545a111 314 depends on (BF522 || BF523 || BF524 || BF525 || BF526 || BF527)
59003145
MH
315 default y
316
24a07a12
RH
317config BF53x
318 bool
319 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
320 default y
321
2f89c063
MF
322config BF54xM
323 bool
324 depends on (BF542M || BF544M || BF547M || BF548M || BF549M)
325 default y
326
24a07a12
RH
327config BF54x
328 bool
2f89c063 329 depends on (BF542 || BF544 || BF547 || BF548 || BF549 || BF54xM)
24a07a12
RH
330 default y
331
1394f032
BW
332config MEM_GENERIC_BOARD
333 bool
334 depends on GENERIC_BOARD
335 default y
336
337config MEM_MT48LC64M4A2FB_7E
338 bool
339 depends on (BFIN533_STAMP)
340 default y
341
342config MEM_MT48LC16M16A2TG_75
343 bool
344 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
ab472a04 345 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM \
9db144fe 346 || H8606_HVSISTEMAS || BFIN527_BLUETECHNIX_CM)
1394f032
BW
347 default y
348
349config MEM_MT48LC32M8A2_75
350 bool
dc26aec2 351 depends on (BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
1394f032
BW
352 default y
353
354config MEM_MT48LC8M32B2B5_7
355 bool
356 depends on (BFIN561_BLUETECHNIX_CM)
357 default y
358
59003145
MH
359config MEM_MT48LC32M16A2TG_75
360 bool
ee48efb5 361 depends on (BFIN527_EZKIT || BFIN532_IP0X || BLACKSTAMP)
59003145
MH
362 default y
363
4934540d
SZ
364config MEM_MT48LC32M8A2_75
365 bool
366 depends on (BFIN518F_EZBRD)
367 default y
368
ee48efb5
GY
369config MEM_MT48H32M16LFCJ_75
370 bool
371 depends on (BFIN526_EZBRD)
372 default y
373
2f6f4bcd 374source "arch/blackfin/mach-bf518/Kconfig"
59003145 375source "arch/blackfin/mach-bf527/Kconfig"
1394f032
BW
376source "arch/blackfin/mach-bf533/Kconfig"
377source "arch/blackfin/mach-bf561/Kconfig"
378source "arch/blackfin/mach-bf537/Kconfig"
dc26aec2 379source "arch/blackfin/mach-bf538/Kconfig"
24a07a12 380source "arch/blackfin/mach-bf548/Kconfig"
1394f032
BW
381
382menu "Board customizations"
383
384config CMDLINE_BOOL
385 bool "Default bootloader kernel arguments"
386
387config CMDLINE
388 string "Initial kernel command string"
389 depends on CMDLINE_BOOL
390 default "console=ttyBF0,57600"
391 help
392 If you don't have a boot loader capable of passing a command line string
393 to the kernel, you may specify one here. As a minimum, you should specify
394 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
395
5f004c20
MF
396config BOOT_LOAD
397 hex "Kernel load address for booting"
398 default "0x1000"
399 range 0x1000 0x20000000
400 help
401 This option allows you to set the load address of the kernel.
402 This can be useful if you are on a board which has a small amount
403 of memory or you wish to reserve some memory at the beginning of
404 the address space.
405
406 Note that you need to keep this value above 4k (0x1000) as this
407 memory region is used to capture NULL pointer references as well
408 as some core kernel functions.
409
8cc7117e
MH
410config ROM_BASE
411 hex "Kernel ROM Base"
86249911 412 depends on ROMKERNEL
8cc7117e
MH
413 default "0x20040000"
414 range 0x20000000 0x20400000 if !(BF54x || BF561)
415 range 0x20000000 0x30000000 if (BF54x || BF561)
416 help
417
f16295e7 418comment "Clock/PLL Setup"
1394f032
BW
419
420config CLKIN_HZ
2fb6cb41 421 int "Frequency of the crystal on the board in Hz"
d0cb9b4e 422 default "10000000" if BFIN532_IP0X
1394f032 423 default "11059200" if BFIN533_STAMP
d0cb9b4e
MF
424 default "24576000" if PNAV10
425 default "25000000" # most people use this
1394f032 426 default "27000000" if BFIN533_EZKIT
1394f032 427 default "30000000" if BFIN561_EZKIT
1394f032
BW
428 help
429 The frequency of CLKIN crystal oscillator on the board in Hz.
2fb6cb41
SZ
430 Warning: This value should match the crystal on the board. Otherwise,
431 peripherals won't work properly.
1394f032 432
f16295e7
RG
433config BFIN_KERNEL_CLOCK
434 bool "Re-program Clocks while Kernel boots?"
435 default n
436 help
437 This option decides if kernel clocks are re-programed from the
438 bootloader settings. If the clocks are not set, the SDRAM settings
439 are also not changed, and the Bootloader does 100% of the hardware
440 configuration.
441
442config PLL_BYPASS
e4e9a7ad
MF
443 bool "Bypass PLL"
444 depends on BFIN_KERNEL_CLOCK
445 default n
f16295e7
RG
446
447config CLKIN_HALF
448 bool "Half Clock In"
449 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
450 default n
451 help
452 If this is set the clock will be divided by 2, before it goes to the PLL.
453
454config VCO_MULT
455 int "VCO Multiplier"
456 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
457 range 1 64
458 default "22" if BFIN533_EZKIT
459 default "45" if BFIN533_STAMP
dc26aec2 460 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
f16295e7 461 default "22" if BFIN533_BLUETECHNIX_CM
9db144fe 462 default "20" if (BFIN537_BLUETECHNIX_CM || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
f16295e7 463 default "20" if BFIN561_EZKIT
2f6f4bcd 464 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
f16295e7
RG
465 help
466 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
467 PLL Frequency = (Crystal Frequency) * (this setting)
468
469choice
470 prompt "Core Clock Divider"
471 depends on BFIN_KERNEL_CLOCK
472 default CCLK_DIV_1
473 help
474 This sets the frequency of the core. It can be 1, 2, 4 or 8
475 Core Frequency = (PLL frequency) / (this setting)
476
477config CCLK_DIV_1
478 bool "1"
479
480config CCLK_DIV_2
481 bool "2"
482
483config CCLK_DIV_4
484 bool "4"
485
486config CCLK_DIV_8
487 bool "8"
488endchoice
489
490config SCLK_DIV
491 int "System Clock Divider"
492 depends on BFIN_KERNEL_CLOCK
493 range 1 15
5f004c20 494 default 5
f16295e7
RG
495 help
496 This sets the frequency of the system clock (including SDRAM or DDR).
497 This can be between 1 and 15
498 System Clock = (PLL frequency) / (this setting)
499
5f004c20
MF
500choice
501 prompt "DDR SDRAM Chip Type"
502 depends on BFIN_KERNEL_CLOCK
503 depends on BF54x
504 default MEM_MT46V32M16_5B
505
506config MEM_MT46V32M16_6T
507 bool "MT46V32M16_6T"
508
509config MEM_MT46V32M16_5B
510 bool "MT46V32M16_5B"
511endchoice
512
73feb5c0
MH
513choice
514 prompt "DDR/SDRAM Timing"
515 depends on BFIN_KERNEL_CLOCK
516 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
517 help
518 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
519 The calculated SDRAM timing parameters may not be 100%
520 accurate - This option is therefore marked experimental.
521
522config BFIN_KERNEL_CLOCK_MEMINIT_CALC
523 bool "Calculate Timings (EXPERIMENTAL)"
524 depends on EXPERIMENTAL
525
526config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
527 bool "Provide accurate Timings based on target SCLK"
528 help
529 Please consult the Blackfin Hardware Reference Manuals as well
530 as the memory device datasheet.
531 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
532endchoice
533
534menu "Memory Init Control"
535 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
536
537config MEM_DDRCTL0
538 depends on BF54x
539 hex "DDRCTL0"
540 default 0x0
541
542config MEM_DDRCTL1
543 depends on BF54x
544 hex "DDRCTL1"
545 default 0x0
546
547config MEM_DDRCTL2
548 depends on BF54x
549 hex "DDRCTL2"
550 default 0x0
551
552config MEM_EBIU_DDRQUE
553 depends on BF54x
554 hex "DDRQUE"
555 default 0x0
556
557config MEM_SDRRC
558 depends on !BF54x
559 hex "SDRRC"
560 default 0x0
561
562config MEM_SDGCTL
563 depends on !BF54x
564 hex "SDGCTL"
565 default 0x0
566endmenu
567
f16295e7
RG
568#
569# Max & Min Speeds for various Chips
570#
571config MAX_VCO_HZ
572 int
2f6f4bcd
BW
573 default 400000000 if BF512
574 default 400000000 if BF514
575 default 400000000 if BF516
576 default 400000000 if BF518
f16295e7 577 default 600000000 if BF522
1545a111
MF
578 default 400000000 if BF523
579 default 400000000 if BF524
f16295e7 580 default 600000000 if BF525
1545a111 581 default 400000000 if BF526
f16295e7
RG
582 default 600000000 if BF527
583 default 400000000 if BF531
584 default 400000000 if BF532
585 default 750000000 if BF533
586 default 500000000 if BF534
587 default 400000000 if BF536
588 default 600000000 if BF537
f72eecb9
RG
589 default 533333333 if BF538
590 default 533333333 if BF539
f16295e7 591 default 600000000 if BF542
f72eecb9 592 default 533333333 if BF544
1545a111
MF
593 default 600000000 if BF547
594 default 600000000 if BF548
f72eecb9 595 default 533333333 if BF549
f16295e7
RG
596 default 600000000 if BF561
597
598config MIN_VCO_HZ
599 int
600 default 50000000
601
602config MAX_SCLK_HZ
603 int
f72eecb9 604 default 133333333
f16295e7
RG
605
606config MIN_SCLK_HZ
607 int
608 default 27000000
609
610comment "Kernel Timer/Scheduler"
611
612source kernel/Kconfig.hz
613
8b5f79f9
VM
614config GENERIC_TIME
615 bool "Generic time"
616 default y
617
618config GENERIC_CLOCKEVENTS
619 bool "Generic clock events"
620 depends on GENERIC_TIME
621 default y
622
1fa9be72
GY
623choice
624 prompt "Kernel Tick Source"
625 depends on GENERIC_CLOCKEVENTS
626 default TICKSOURCE_CORETMR
627
628config TICKSOURCE_GPTMR0
629 bool "Gptimer0 (SCLK domain)"
630 select BFIN_GPTIMERS
1fa9be72
GY
631
632config TICKSOURCE_CORETMR
633 bool "Core timer (CCLK domain)"
634
635endchoice
636
8b5f79f9 637config CYCLES_CLOCKSOURCE
1fa9be72 638 bool "Use 'CYCLES' as a clocksource"
8b5f79f9
VM
639 depends on GENERIC_CLOCKEVENTS
640 depends on !BFIN_SCRATCH_REG_CYCLES
1fa9be72 641 depends on !SMP
8b5f79f9
VM
642 help
643 If you say Y here, you will enable support for using the 'cycles'
644 registers as a clock source. Doing so means you will be unable to
645 safely write to the 'cycles' register during runtime. You will
646 still be able to read it (such as for performance monitoring), but
647 writing the registers will most likely crash the kernel.
648
1fa9be72
GY
649config GPTMR0_CLOCKSOURCE
650 bool "Use GPTimer0 as a clocksource (higher rating)"
651 depends on GENERIC_CLOCKEVENTS
652 depends on !TICKSOURCE_GPTMR0
653
8b5f79f9
VM
654source kernel/time/Kconfig
655
5f004c20 656comment "Misc"
971d5bc4 657
f0b5d12f
MF
658choice
659 prompt "Blackfin Exception Scratch Register"
660 default BFIN_SCRATCH_REG_RETN
661 help
662 Select the resource to reserve for the Exception handler:
663 - RETN: Non-Maskable Interrupt (NMI)
664 - RETE: Exception Return (JTAG/ICE)
665 - CYCLES: Performance counter
666
667 If you are unsure, please select "RETN".
668
669config BFIN_SCRATCH_REG_RETN
670 bool "RETN"
671 help
672 Use the RETN register in the Blackfin exception handler
673 as a stack scratch register. This means you cannot
674 safely use NMI on the Blackfin while running Linux, but
675 you can debug the system with a JTAG ICE and use the
676 CYCLES performance registers.
677
678 If you are unsure, please select "RETN".
679
680config BFIN_SCRATCH_REG_RETE
681 bool "RETE"
682 help
683 Use the RETE register in the Blackfin exception handler
684 as a stack scratch register. This means you cannot
685 safely use a JTAG ICE while debugging a Blackfin board,
686 but you can safely use the CYCLES performance registers
687 and the NMI.
688
689 If you are unsure, please select "RETN".
690
691config BFIN_SCRATCH_REG_CYCLES
692 bool "CYCLES"
693 help
694 Use the CYCLES register in the Blackfin exception handler
695 as a stack scratch register. This means you cannot
696 safely use the CYCLES performance registers on a Blackfin
697 board at anytime, but you can debug the system with a JTAG
698 ICE and use the NMI.
699
700 If you are unsure, please select "RETN".
701
702endchoice
703
1394f032
BW
704endmenu
705
706
707menu "Blackfin Kernel Optimizations"
46fa5eec 708 depends on !SMP
1394f032 709
1394f032
BW
710comment "Memory Optimizations"
711
712config I_ENTRY_L1
713 bool "Locate interrupt entry code in L1 Memory"
714 default y
715 help
01dd2fbf
ML
716 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
717 into L1 instruction memory. (less latency)
1394f032
BW
718
719config EXCPT_IRQ_SYSC_L1
01dd2fbf 720 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
1394f032
BW
721 default y
722 help
01dd2fbf 723 If enabled, the entire ASM lowlevel exception and interrupt entry code
cfefe3c6 724 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
01dd2fbf 725 (less latency)
1394f032
BW
726
727config DO_IRQ_L1
728 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
729 default y
730 help
01dd2fbf
ML
731 If enabled, the frequently called do_irq dispatcher function is linked
732 into L1 instruction memory. (less latency)
1394f032
BW
733
734config CORE_TIMER_IRQ_L1
735 bool "Locate frequently called timer_interrupt() function in L1 Memory"
736 default y
737 help
01dd2fbf
ML
738 If enabled, the frequently called timer_interrupt() function is linked
739 into L1 instruction memory. (less latency)
1394f032
BW
740
741config IDLE_L1
742 bool "Locate frequently idle function in L1 Memory"
743 default y
744 help
01dd2fbf
ML
745 If enabled, the frequently called idle function is linked
746 into L1 instruction memory. (less latency)
1394f032
BW
747
748config SCHEDULE_L1
749 bool "Locate kernel schedule function in L1 Memory"
750 default y
751 help
01dd2fbf
ML
752 If enabled, the frequently called kernel schedule is linked
753 into L1 instruction memory. (less latency)
1394f032
BW
754
755config ARITHMETIC_OPS_L1
756 bool "Locate kernel owned arithmetic functions in L1 Memory"
757 default y
758 help
01dd2fbf
ML
759 If enabled, arithmetic functions are linked
760 into L1 instruction memory. (less latency)
1394f032
BW
761
762config ACCESS_OK_L1
763 bool "Locate access_ok function in L1 Memory"
764 default y
765 help
01dd2fbf
ML
766 If enabled, the access_ok function is linked
767 into L1 instruction memory. (less latency)
1394f032
BW
768
769config MEMSET_L1
770 bool "Locate memset function in L1 Memory"
771 default y
772 help
01dd2fbf
ML
773 If enabled, the memset function is linked
774 into L1 instruction memory. (less latency)
1394f032
BW
775
776config MEMCPY_L1
777 bool "Locate memcpy function in L1 Memory"
778 default y
779 help
01dd2fbf
ML
780 If enabled, the memcpy function is linked
781 into L1 instruction memory. (less latency)
1394f032
BW
782
783config SYS_BFIN_SPINLOCK_L1
784 bool "Locate sys_bfin_spinlock function in L1 Memory"
785 default y
786 help
01dd2fbf
ML
787 If enabled, sys_bfin_spinlock function is linked
788 into L1 instruction memory. (less latency)
1394f032
BW
789
790config IP_CHECKSUM_L1
791 bool "Locate IP Checksum function in L1 Memory"
792 default n
793 help
01dd2fbf
ML
794 If enabled, the IP Checksum function is linked
795 into L1 instruction memory. (less latency)
1394f032
BW
796
797config CACHELINE_ALIGNED_L1
798 bool "Locate cacheline_aligned data to L1 Data Memory"
157cc5aa
MH
799 default y if !BF54x
800 default n if BF54x
1394f032
BW
801 depends on !BF531
802 help
692105b8 803 If enabled, cacheline_aligned data is linked
01dd2fbf 804 into L1 data memory. (less latency)
1394f032
BW
805
806config SYSCALL_TAB_L1
807 bool "Locate Syscall Table L1 Data Memory"
808 default n
809 depends on !BF531
810 help
01dd2fbf
ML
811 If enabled, the Syscall LUT is linked
812 into L1 data memory. (less latency)
1394f032
BW
813
814config CPLB_SWITCH_TAB_L1
815 bool "Locate CPLB Switch Tables L1 Data Memory"
816 default n
817 depends on !BF531
818 help
01dd2fbf
ML
819 If enabled, the CPLB Switch Tables are linked
820 into L1 data memory. (less latency)
1394f032 821
ca87b7ad
GY
822config APP_STACK_L1
823 bool "Support locating application stack in L1 Scratch Memory"
824 default y
825 help
826 If enabled the application stack can be located in L1
827 scratch memory (less latency).
828
829 Currently only works with FLAT binaries.
830
6ad2b84c
MF
831config EXCEPTION_L1_SCRATCH
832 bool "Locate exception stack in L1 Scratch Memory"
833 default n
f82e0a0c 834 depends on !APP_STACK_L1
6ad2b84c
MF
835 help
836 Whenever an exception occurs, use the L1 Scratch memory for
837 stack storage. You cannot place the stacks of FLAT binaries
838 in L1 when using this option.
839
840 If you don't use L1 Scratch, then you should say Y here.
841
251383c7
RG
842comment "Speed Optimizations"
843config BFIN_INS_LOWOVERHEAD
844 bool "ins[bwl] low overhead, higher interrupt latency"
845 default y
846 help
847 Reads on the Blackfin are speculative. In Blackfin terms, this means
848 they can be interrupted at any time (even after they have been issued
849 on to the external bus), and re-issued after the interrupt occurs.
850 For memory - this is not a big deal, since memory does not change if
851 it sees a read.
852
853 If a FIFO is sitting on the end of the read, it will see two reads,
854 when the core only sees one since the FIFO receives both the read
855 which is cancelled (and not delivered to the core) and the one which
856 is re-issued (which is delivered to the core).
857
858 To solve this, interrupts are turned off before reads occur to
859 I/O space. This option controls which the overhead/latency of
860 controlling interrupts during this time
861 "n" turns interrupts off every read
862 (higher overhead, but lower interrupt latency)
863 "y" turns interrupts off every loop
864 (low overhead, but longer interrupt latency)
865
866 default behavior is to leave this set to on (type "Y"). If you are experiencing
867 interrupt latency issues, it is safe and OK to turn this off.
868
1394f032
BW
869endmenu
870
1394f032
BW
871choice
872 prompt "Kernel executes from"
873 help
874 Choose the memory type that the kernel will be running in.
875
876config RAMKERNEL
877 bool "RAM"
878 help
879 The kernel will be resident in RAM when running.
880
881config ROMKERNEL
882 bool "ROM"
883 help
884 The kernel will be resident in FLASH/ROM when running.
885
886endchoice
887
888source "mm/Kconfig"
889
780431e3
MF
890config BFIN_GPTIMERS
891 tristate "Enable Blackfin General Purpose Timers API"
892 default n
893 help
894 Enable support for the General Purpose Timers API. If you
895 are unsure, say N.
896
897 To compile this driver as a module, choose M here: the module
4737f097 898 will be called gptimers.
780431e3 899
1394f032 900choice
d292b000 901 prompt "Uncached DMA region"
1394f032 902 default DMA_UNCACHED_1M
86ad7932
CC
903config DMA_UNCACHED_4M
904 bool "Enable 4M DMA region"
1394f032
BW
905config DMA_UNCACHED_2M
906 bool "Enable 2M DMA region"
907config DMA_UNCACHED_1M
908 bool "Enable 1M DMA region"
909config DMA_UNCACHED_NONE
910 bool "Disable DMA region"
911endchoice
912
913
914comment "Cache Support"
41ba653f 915
3bebca2d 916config BFIN_ICACHE
1394f032 917 bool "Enable ICACHE"
41ba653f
JZ
918 default y
919config BFIN_ICACHE_LOCK
920 bool "Enable Instruction Cache Locking"
921 depends on BFIN_ICACHE
922 default n
923config BFIN_EXTMEM_ICACHEABLE
924 bool "Enable ICACHE for external memory"
925 depends on BFIN_ICACHE
926 default y
927config BFIN_L2_ICACHEABLE
928 bool "Enable ICACHE for L2 SRAM"
929 depends on BFIN_ICACHE
930 depends on BF54x || BF561
931 default n
932
3bebca2d 933config BFIN_DCACHE
1394f032 934 bool "Enable DCACHE"
41ba653f 935 default y
3bebca2d 936config BFIN_DCACHE_BANKA
1394f032 937 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
3bebca2d 938 depends on BFIN_DCACHE && !BF531
1394f032 939 default n
41ba653f
JZ
940config BFIN_EXTMEM_DCACHEABLE
941 bool "Enable DCACHE for external memory"
3bebca2d 942 depends on BFIN_DCACHE
41ba653f
JZ
943 default y
944choice
945 prompt "External memory DCACHE policy"
946 depends on BFIN_EXTMEM_DCACHEABLE
947 default BFIN_EXTMEM_WRITEBACK if !SMP
948 default BFIN_EXTMEM_WRITETHROUGH if SMP
949config BFIN_EXTMEM_WRITEBACK
1394f032 950 bool "Write back"
46fa5eec 951 depends on !SMP
1394f032
BW
952 help
953 Write Back Policy:
954 Cached data will be written back to SDRAM only when needed.
955 This can give a nice increase in performance, but beware of
956 broken drivers that do not properly invalidate/flush their
957 cache.
958
959 Write Through Policy:
960 Cached data will always be written back to SDRAM when the
961 cache is updated. This is a completely safe setting, but
962 performance is worse than Write Back.
963
964 If you are unsure of the options and you want to be safe,
965 then go with Write Through.
966
41ba653f 967config BFIN_EXTMEM_WRITETHROUGH
1394f032
BW
968 bool "Write through"
969 help
970 Write Back Policy:
971 Cached data will be written back to SDRAM only when needed.
972 This can give a nice increase in performance, but beware of
973 broken drivers that do not properly invalidate/flush their
974 cache.
975
976 Write Through Policy:
977 Cached data will always be written back to SDRAM when the
978 cache is updated. This is a completely safe setting, but
979 performance is worse than Write Back.
980
981 If you are unsure of the options and you want to be safe,
982 then go with Write Through.
983
984endchoice
985
41ba653f
JZ
986config BFIN_L2_DCACHEABLE
987 bool "Enable DCACHE for L2 SRAM"
988 depends on BFIN_DCACHE
989 depends on BF54x || BF561
990 default n
5ba76675 991choice
41ba653f
JZ
992 prompt "L2 SRAM DCACHE policy"
993 depends on BFIN_L2_DCACHEABLE
994 default BFIN_L2_WRITEBACK
995config BFIN_L2_WRITEBACK
5ba76675
GY
996 bool "Write back"
997 depends on !SMP
998
41ba653f 999config BFIN_L2_WRITETHROUGH
5ba76675
GY
1000 bool "Write through"
1001 depends on !SMP
5ba76675 1002endchoice
f099f39a 1003
41ba653f
JZ
1004
1005comment "Memory Protection Unit"
b97b8a99
BS
1006config MPU
1007 bool "Enable the memory protection unit (EXPERIMENTAL)"
1008 default n
1009 help
1010 Use the processor's MPU to protect applications from accessing
1011 memory they do not own. This comes at a performance penalty
1012 and is recommended only for debugging.
1013
692105b8 1014comment "Asynchronous Memory Configuration"
1394f032 1015
ddf416b2 1016menu "EBIU_AMGCTL Global Control"
1394f032
BW
1017config C_AMCKEN
1018 bool "Enable CLKOUT"
1019 default y
1020
1021config C_CDPRIO
1022 bool "DMA has priority over core for ext. accesses"
1023 default n
1024
1025config C_B0PEN
1026 depends on BF561
1027 bool "Bank 0 16 bit packing enable"
1028 default y
1029
1030config C_B1PEN
1031 depends on BF561
1032 bool "Bank 1 16 bit packing enable"
1033 default y
1034
1035config C_B2PEN
1036 depends on BF561
1037 bool "Bank 2 16 bit packing enable"
1038 default y
1039
1040config C_B3PEN
1041 depends on BF561
1042 bool "Bank 3 16 bit packing enable"
1043 default n
1044
1045choice
692105b8 1046 prompt "Enable Asynchronous Memory Banks"
1394f032
BW
1047 default C_AMBEN_ALL
1048
1049config C_AMBEN
1050 bool "Disable All Banks"
1051
1052config C_AMBEN_B0
1053 bool "Enable Bank 0"
1054
1055config C_AMBEN_B0_B1
1056 bool "Enable Bank 0 & 1"
1057
1058config C_AMBEN_B0_B1_B2
1059 bool "Enable Bank 0 & 1 & 2"
1060
1061config C_AMBEN_ALL
1062 bool "Enable All Banks"
1063endchoice
1064endmenu
1065
1066menu "EBIU_AMBCTL Control"
1067config BANK_0
c8342f87 1068 hex "Bank 0 (AMBCTL0.L)"
1394f032 1069 default 0x7BB0
c8342f87
MF
1070 help
1071 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1072 used to control the Asynchronous Memory Bank 0 settings.
1394f032
BW
1073
1074config BANK_1
c8342f87 1075 hex "Bank 1 (AMBCTL0.H)"
1394f032 1076 default 0x7BB0
197fba56 1077 default 0x5558 if BF54x
c8342f87
MF
1078 help
1079 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1080 used to control the Asynchronous Memory Bank 1 settings.
1394f032
BW
1081
1082config BANK_2
c8342f87 1083 hex "Bank 2 (AMBCTL1.L)"
1394f032 1084 default 0x7BB0
c8342f87
MF
1085 help
1086 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1087 used to control the Asynchronous Memory Bank 2 settings.
1394f032
BW
1088
1089config BANK_3
c8342f87 1090 hex "Bank 3 (AMBCTL1.H)"
1394f032 1091 default 0x99B3
c8342f87
MF
1092 help
1093 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1094 used to control the Asynchronous Memory Bank 3 settings.
1095
1394f032
BW
1096endmenu
1097
e40540b3
SZ
1098config EBIU_MBSCTLVAL
1099 hex "EBIU Bank Select Control Register"
1100 depends on BF54x
1101 default 0
1102
1103config EBIU_MODEVAL
1104 hex "Flash Memory Mode Control Register"
1105 depends on BF54x
1106 default 1
1107
1108config EBIU_FCTLVAL
1109 hex "Flash Memory Bank Control Register"
1110 depends on BF54x
1111 default 6
1394f032
BW
1112endmenu
1113
1114#############################################################################
1115menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1116
1117config PCI
1118 bool "PCI support"
a95ca3b2 1119 depends on BROKEN
1394f032
BW
1120 help
1121 Support for PCI bus.
1122
1123source "drivers/pci/Kconfig"
1124
1125config HOTPLUG
1126 bool "Support for hot-pluggable device"
1127 help
1128 Say Y here if you want to plug devices into your computer while
1129 the system is running, and be able to use them quickly. In many
1130 cases, the devices can likewise be unplugged at any time too.
1131
1132 One well known example of this is PCMCIA- or PC-cards, credit-card
1133 size devices such as network cards, modems or hard drives which are
1134 plugged into slots found on all modern laptop computers. Another
1135 example, used on modern desktops as well as laptops, is USB.
1136
a81792f6
JB
1137 Enable HOTPLUG and build a modular kernel. Get agent software
1138 (from <http://linux-hotplug.sourceforge.net/>) and install it.
1394f032
BW
1139 Then your kernel will automatically call out to a user mode "policy
1140 agent" (/sbin/hotplug) to load modules and set up software needed
1141 to use devices as you hotplug them.
1142
1143source "drivers/pcmcia/Kconfig"
1144
1145source "drivers/pci/hotplug/Kconfig"
1146
1147endmenu
1148
1149menu "Executable file formats"
1150
1151source "fs/Kconfig.binfmt"
1152
1153endmenu
1154
1155menu "Power management options"
1156source "kernel/power/Kconfig"
1157
f4cb5700
JB
1158config ARCH_SUSPEND_POSSIBLE
1159 def_bool y
1160 depends on !SMP
1161
1394f032 1162choice
1efc80b5 1163 prompt "Standby Power Saving Mode"
1394f032 1164 depends on PM
cfefe3c6
MH
1165 default PM_BFIN_SLEEP_DEEPER
1166config PM_BFIN_SLEEP_DEEPER
1167 bool "Sleep Deeper"
1168 help
1169 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1170 power dissipation by disabling the clock to the processor core (CCLK).
1171 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1172 to 0.85 V to provide the greatest power savings, while preserving the
1173 processor state.
1174 The PLL and system clock (SCLK) continue to operate at a very low
1175 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1176 the SDRAM is put into Self Refresh Mode. Typically an external event
1177 such as GPIO interrupt or RTC activity wakes up the processor.
1178 Various Peripherals such as UART, SPORT, PPI may not function as
1179 normal during Sleep Deeper, due to the reduced SCLK frequency.
1180 When in the sleep mode, system DMA access to L1 memory is not supported.
1181
1efc80b5
MH
1182 If unsure, select "Sleep Deeper".
1183
cfefe3c6
MH
1184config PM_BFIN_SLEEP
1185 bool "Sleep"
1186 help
1187 Sleep Mode (High Power Savings) - The sleep mode reduces power
1188 dissipation by disabling the clock to the processor core (CCLK).
1189 The PLL and system clock (SCLK), however, continue to operate in
1190 this mode. Typically an external event or RTC activity will wake
1efc80b5
MH
1191 up the processor. When in the sleep mode, system DMA access to L1
1192 memory is not supported.
1193
1194 If unsure, select "Sleep Deeper".
cfefe3c6 1195endchoice
1394f032 1196
1394f032 1197config PM_WAKEUP_BY_GPIO
1efc80b5 1198 bool "Allow Wakeup from Standby by GPIO"
ff19fed4 1199 depends on PM && !BF54x
1394f032
BW
1200
1201config PM_WAKEUP_GPIO_NUMBER
1efc80b5 1202 int "GPIO number"
1394f032
BW
1203 range 0 47
1204 depends on PM_WAKEUP_BY_GPIO
d1a3336e 1205 default 2
1394f032
BW
1206
1207choice
1208 prompt "GPIO Polarity"
1209 depends on PM_WAKEUP_BY_GPIO
1210 default PM_WAKEUP_GPIO_POLAR_H
1211config PM_WAKEUP_GPIO_POLAR_H
1212 bool "Active High"
1213config PM_WAKEUP_GPIO_POLAR_L
1214 bool "Active Low"
1215config PM_WAKEUP_GPIO_POLAR_EDGE_F
1216 bool "Falling EDGE"
1217config PM_WAKEUP_GPIO_POLAR_EDGE_R
1218 bool "Rising EDGE"
1219config PM_WAKEUP_GPIO_POLAR_EDGE_B
1220 bool "Both EDGE"
1221endchoice
1222
1efc80b5
MH
1223comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1224 depends on PM
1225
1efc80b5
MH
1226config PM_BFIN_WAKE_PH6
1227 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
2f6f4bcd 1228 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1efc80b5
MH
1229 default n
1230 help
1231 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1232
1efc80b5
MH
1233config PM_BFIN_WAKE_GP
1234 bool "Allow Wake-Up from GPIOs"
1235 depends on PM && BF54x
1236 default n
1237 help
1238 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
19986289
MH
1239 (all processors, except ADSP-BF549). This option sets
1240 the general-purpose wake-up enable (GPWE) control bit to enable
1241 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
1242 On ADSP-BF549 this option enables the the same functionality on the
1243 /MRXON pin also PH7.
1244
1394f032
BW
1245endmenu
1246
1394f032
BW
1247menu "CPU Frequency scaling"
1248
1249source "drivers/cpufreq/Kconfig"
1250
5ad2ca5f
MH
1251config BFIN_CPU_FREQ
1252 bool
1253 depends on CPU_FREQ
1254 select CPU_FREQ_TABLE
1255 default y
1256
14b03204
MH
1257config CPU_VOLTAGE
1258 bool "CPU Voltage scaling"
73feb5c0 1259 depends on EXPERIMENTAL
14b03204
MH
1260 depends on CPU_FREQ
1261 default n
1262 help
1263 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1264 This option violates the PLL BYPASS recommendation in the Blackfin Processor
73feb5c0 1265 manuals. There is a theoretical risk that during VDDINT transitions
14b03204
MH
1266 the PLL may unlock.
1267
1394f032
BW
1268endmenu
1269
1394f032
BW
1270source "net/Kconfig"
1271
1272source "drivers/Kconfig"
1273
1274source "fs/Kconfig"
1275
74ce8322 1276source "arch/blackfin/Kconfig.debug"
1394f032
BW
1277
1278source "security/Kconfig"
1279
1280source "crypto/Kconfig"
1281
1282source "lib/Kconfig"
This page took 0.377512 seconds and 5 git commands to generate.