Make most arch asm/module.h files use asm-generic/module.h
[deliverable/linux.git] / arch / blackfin / Kconfig
CommitLineData
9e1b9b80
AJ
1config SYMBOL_PREFIX
2 string
3 default "_"
4
1394f032 5config MMU
bac7d89e 6 def_bool n
1394f032
BW
7
8config FPU
bac7d89e 9 def_bool n
1394f032
BW
10
11config RWSEM_GENERIC_SPINLOCK
bac7d89e 12 def_bool y
1394f032
BW
13
14config RWSEM_XCHGADD_ALGORITHM
bac7d89e 15 def_bool n
1394f032
BW
16
17config BLACKFIN
bac7d89e 18 def_bool y
652afdc3 19 select HAVE_ARCH_KGDB
e8f263df 20 select HAVE_ARCH_TRACEHOOK
f5074429
MF
21 select HAVE_DYNAMIC_FTRACE
22 select HAVE_FTRACE_MCOUNT_RECORD
1ee76d7e 23 select HAVE_FUNCTION_GRAPH_TRACER
1c873be7 24 select HAVE_FUNCTION_TRACER
aebfef03 25 select HAVE_FUNCTION_TRACE_MCOUNT_TEST
ec7748b5 26 select HAVE_IDE
7db79172 27 select HAVE_IRQ_WORK
d86bfb16
BS
28 select HAVE_KERNEL_GZIP if RAMKERNEL
29 select HAVE_KERNEL_BZIP2 if RAMKERNEL
30 select HAVE_KERNEL_LZMA if RAMKERNEL
67df6cc6 31 select HAVE_KERNEL_LZO if RAMKERNEL
42d4b839 32 select HAVE_OPROFILE
7db79172 33 select HAVE_PERF_EVENTS
7563bbf8 34 select ARCH_HAVE_CUSTOM_GPIO_H
a4f0b32c 35 select ARCH_WANT_OPTIONAL_GPIOLIB
c1d7e01d 36 select ARCH_WANT_IPC_PARSE_VERSION
7b028863 37 select HAVE_GENERIC_HARDIRQS
bee18beb 38 select GENERIC_ATOMIC64
7b028863
TG
39 select GENERIC_IRQ_PROBE
40 select IRQ_PER_CPU if SMP
50888469 41 select USE_GENERIC_SMP_HELPERS if SMP
d314d74c 42 select HAVE_NMI_WATCHDOG if NMI_WATCHDOG
6bba2682 43 select GENERIC_SMP_IDLE_THREAD
dfbaec06 44 select ARCH_USES_GETTIMEOFFSET if !GENERIC_CLOCKEVENTS
786d35d4
DH
45 select HAVE_MOD_ARCH_SPECIFIC
46 select MODULES_USE_ELF_RELA
1394f032 47
ddf9ddac
MF
48config GENERIC_CSUM
49 def_bool y
50
70f12567
MF
51config GENERIC_BUG
52 def_bool y
53 depends on BUG
54
e3defffe 55config ZONE_DMA
bac7d89e 56 def_bool y
e3defffe 57
b2d1583f 58config GENERIC_GPIO
bac7d89e 59 def_bool y
1394f032
BW
60
61config FORCE_MAX_ZONEORDER
62 int
63 default "14"
64
65config GENERIC_CALIBRATE_DELAY
bac7d89e 66 def_bool y
1394f032 67
6fa68e7a
MF
68config LOCKDEP_SUPPORT
69 def_bool y
70
c7b412f4
MF
71config STACKTRACE_SUPPORT
72 def_bool y
73
8f86001f
MF
74config TRACE_IRQFLAGS_SUPPORT
75 def_bool y
1394f032 76
1394f032 77source "init/Kconfig"
dc52ddc0 78
1394f032
BW
79source "kernel/Kconfig.preempt"
80
dc52ddc0
MH
81source "kernel/Kconfig.freezer"
82
1394f032
BW
83menu "Blackfin Processor Options"
84
85comment "Processor and Board Settings"
86
87choice
88 prompt "CPU"
89 default BF533
90
2f6f4bcd
BW
91config BF512
92 bool "BF512"
93 help
94 BF512 Processor Support.
95
96config BF514
97 bool "BF514"
98 help
99 BF514 Processor Support.
100
101config BF516
102 bool "BF516"
103 help
104 BF516 Processor Support.
105
106config BF518
107 bool "BF518"
108 help
109 BF518 Processor Support.
110
59003145
MH
111config BF522
112 bool "BF522"
113 help
114 BF522 Processor Support.
115
1545a111
MF
116config BF523
117 bool "BF523"
118 help
119 BF523 Processor Support.
120
121config BF524
122 bool "BF524"
123 help
124 BF524 Processor Support.
125
59003145
MH
126config BF525
127 bool "BF525"
128 help
129 BF525 Processor Support.
130
1545a111
MF
131config BF526
132 bool "BF526"
133 help
134 BF526 Processor Support.
135
59003145
MH
136config BF527
137 bool "BF527"
138 help
139 BF527 Processor Support.
140
1394f032
BW
141config BF531
142 bool "BF531"
143 help
144 BF531 Processor Support.
145
146config BF532
147 bool "BF532"
148 help
149 BF532 Processor Support.
150
151config BF533
152 bool "BF533"
153 help
154 BF533 Processor Support.
155
156config BF534
157 bool "BF534"
158 help
159 BF534 Processor Support.
160
161config BF536
162 bool "BF536"
163 help
164 BF536 Processor Support.
165
166config BF537
167 bool "BF537"
168 help
169 BF537 Processor Support.
170
dc26aec2
MH
171config BF538
172 bool "BF538"
173 help
174 BF538 Processor Support.
175
176config BF539
177 bool "BF539"
178 help
179 BF539 Processor Support.
180
5df326ac 181config BF542_std
24a07a12
RH
182 bool "BF542"
183 help
184 BF542 Processor Support.
185
2f89c063
MF
186config BF542M
187 bool "BF542m"
188 help
189 BF542 Processor Support.
190
5df326ac 191config BF544_std
24a07a12
RH
192 bool "BF544"
193 help
194 BF544 Processor Support.
195
2f89c063
MF
196config BF544M
197 bool "BF544m"
198 help
199 BF544 Processor Support.
200
5df326ac 201config BF547_std
7c7fd170
MF
202 bool "BF547"
203 help
204 BF547 Processor Support.
205
2f89c063
MF
206config BF547M
207 bool "BF547m"
208 help
209 BF547 Processor Support.
210
5df326ac 211config BF548_std
24a07a12
RH
212 bool "BF548"
213 help
214 BF548 Processor Support.
215
2f89c063
MF
216config BF548M
217 bool "BF548m"
218 help
219 BF548 Processor Support.
220
5df326ac 221config BF549_std
24a07a12
RH
222 bool "BF549"
223 help
224 BF549 Processor Support.
225
2f89c063
MF
226config BF549M
227 bool "BF549m"
228 help
229 BF549 Processor Support.
230
1394f032
BW
231config BF561
232 bool "BF561"
233 help
cd88b4dc 234 BF561 Processor Support.
1394f032 235
b5affb01
BL
236config BF609
237 bool "BF609"
238 select CLKDEV_LOOKUP
239 help
240 BF609 Processor Support.
241
1394f032
BW
242endchoice
243
46fa5eec
GY
244config SMP
245 depends on BF561
0d152c27 246 select TICKSOURCE_CORETMR
46fa5eec
GY
247 bool "Symmetric multi-processing support"
248 ---help---
249 This enables support for systems with more than one CPU,
250 like the dual core BF561. If you have a system with only one
251 CPU, say N. If you have a system with more than one CPU, say Y.
252
253 If you don't know what to do here, say N.
254
255config NR_CPUS
256 int
257 depends on SMP
258 default 2 if BF561
259
0b39db28
GY
260config HOTPLUG_CPU
261 bool "Support for hot-pluggable CPUs"
262 depends on SMP && HOTPLUG
263 default y
264
0c0497c2
MF
265config BF_REV_MIN
266 int
b5affb01 267 default 0 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
0c0497c2 268 default 2 if (BF537 || BF536 || BF534)
2f89c063 269 default 3 if (BF561 || BF533 || BF532 || BF531 || BF54xM)
2f6f4bcd 270 default 4 if (BF538 || BF539)
0c0497c2
MF
271
272config BF_REV_MAX
273 int
b5affb01 274 default 2 if (BF51x || BF52x || (BF54x && !BF54xM)) || BF60x
2f89c063 275 default 3 if (BF537 || BF536 || BF534 || BF54xM)
2f6f4bcd 276 default 5 if (BF561 || BF538 || BF539)
0c0497c2
MF
277 default 6 if (BF533 || BF532 || BF531)
278
1394f032
BW
279choice
280 prompt "Silicon Rev"
b5affb01 281 default BF_REV_0_0 if (BF51x || BF52x || BF60x)
f8b55651 282 default BF_REV_0_2 if (BF534 || BF536 || BF537 || (BF54x && !BF54xM))
2f89c063 283 default BF_REV_0_3 if (BF531 || BF532 || BF533 || BF54xM || BF561)
24a07a12
RH
284
285config BF_REV_0_0
286 bool "0.0"
b5affb01 287 depends on (BF51x || BF52x || (BF54x && !BF54xM) || BF60x)
59003145
MH
288
289config BF_REV_0_1
d07f4380 290 bool "0.1"
3d15f302 291 depends on (BF51x || BF52x || (BF54x && !BF54xM))
1394f032
BW
292
293config BF_REV_0_2
294 bool "0.2"
8060bb6f 295 depends on (BF51x || BF52x || BF537 || BF536 || BF534 || (BF54x && !BF54xM))
1394f032
BW
296
297config BF_REV_0_3
298 bool "0.3"
2f89c063 299 depends on (BF54xM || BF561 || BF537 || BF536 || BF534 || BF533 || BF532 || BF531)
1394f032
BW
300
301config BF_REV_0_4
302 bool "0.4"
dc26aec2 303 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032
BW
304
305config BF_REV_0_5
306 bool "0.5"
dc26aec2 307 depends on (BF561 || BF533 || BF532 || BF531 || BF538 || BF539)
1394f032 308
49f7253c
MF
309config BF_REV_0_6
310 bool "0.6"
311 depends on (BF533 || BF532 || BF531)
312
de3025f4
JZ
313config BF_REV_ANY
314 bool "any"
315
316config BF_REV_NONE
317 bool "none"
318
1394f032
BW
319endchoice
320
24a07a12
RH
321config BF53x
322 bool
323 depends on (BF531 || BF532 || BF533 || BF534 || BF536 || BF537)
324 default y
325
1394f032
BW
326config MEM_MT48LC64M4A2FB_7E
327 bool
328 depends on (BFIN533_STAMP)
329 default y
330
331config MEM_MT48LC16M16A2TG_75
332 bool
333 depends on (BFIN533_EZKIT || BFIN561_EZKIT \
60584344
HK
334 || BFIN533_BLUETECHNIX_CM || BFIN537_BLUETECHNIX_CM_E \
335 || BFIN537_BLUETECHNIX_CM_U || H8606_HVSISTEMAS \
336 || BFIN527_BLUETECHNIX_CM)
1394f032
BW
337 default y
338
339config MEM_MT48LC32M8A2_75
340 bool
084f9ebf 341 depends on (BFIN518F_EZBRD || BFIN537_STAMP || PNAV10 || BFIN538_EZKIT)
1394f032
BW
342 default y
343
344config MEM_MT48LC8M32B2B5_7
345 bool
346 depends on (BFIN561_BLUETECHNIX_CM)
347 default y
348
59003145
MH
349config MEM_MT48LC32M16A2TG_75
350 bool
8effc4a6 351 depends on (BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN532_IP0X || BLACKSTAMP || BFIN527_AD7160EVAL)
59003145
MH
352 default y
353
ee48efb5
GY
354config MEM_MT48H32M16LFCJ_75
355 bool
356 depends on (BFIN526_EZBRD)
357 default y
358
f82f16d2
BL
359config MEM_MT47H64M16
360 bool
361 depends on (BFIN609_EZKIT)
362 default y
363
2f6f4bcd 364source "arch/blackfin/mach-bf518/Kconfig"
59003145 365source "arch/blackfin/mach-bf527/Kconfig"
1394f032
BW
366source "arch/blackfin/mach-bf533/Kconfig"
367source "arch/blackfin/mach-bf561/Kconfig"
368source "arch/blackfin/mach-bf537/Kconfig"
dc26aec2 369source "arch/blackfin/mach-bf538/Kconfig"
24a07a12 370source "arch/blackfin/mach-bf548/Kconfig"
b5affb01 371source "arch/blackfin/mach-bf609/Kconfig"
1394f032
BW
372
373menu "Board customizations"
374
375config CMDLINE_BOOL
376 bool "Default bootloader kernel arguments"
377
378config CMDLINE
379 string "Initial kernel command string"
380 depends on CMDLINE_BOOL
381 default "console=ttyBF0,57600"
382 help
383 If you don't have a boot loader capable of passing a command line string
384 to the kernel, you may specify one here. As a minimum, you should specify
385 the memory size and the root device (e.g., mem=8M, root=/dev/nfs).
386
5f004c20
MF
387config BOOT_LOAD
388 hex "Kernel load address for booting"
389 default "0x1000"
390 range 0x1000 0x20000000
391 help
392 This option allows you to set the load address of the kernel.
393 This can be useful if you are on a board which has a small amount
394 of memory or you wish to reserve some memory at the beginning of
395 the address space.
396
397 Note that you need to keep this value above 4k (0x1000) as this
398 memory region is used to capture NULL pointer references as well
399 as some core kernel functions.
400
b5affb01
BL
401config PHY_RAM_BASE_ADDRESS
402 hex "Physical RAM Base"
403 default 0x0
404 help
405 set BF609 FPGA physical SRAM base address
406
8cc7117e
MH
407config ROM_BASE
408 hex "Kernel ROM Base"
86249911 409 depends on ROMKERNEL
d86bfb16 410 default "0x20040040"
3003668c 411 range 0x20000000 0x20400000 if !(BF54x || BF561 || BF60x)
8cc7117e 412 range 0x20000000 0x30000000 if (BF54x || BF561)
3003668c 413 range 0xB0000000 0xC0000000 if (BF60x)
8cc7117e 414 help
d86bfb16
BS
415 Make sure your ROM base does not include any file-header
416 information that is prepended to the kernel.
417
418 For example, the bootable U-Boot format (created with
419 mkimage) has a 64 byte header (0x40). So while the image
420 you write to flash might start at say 0x20080000, you have
421 to add 0x40 to get the kernel's ROM base as it will come
422 after the header.
8cc7117e 423
f16295e7 424comment "Clock/PLL Setup"
1394f032
BW
425
426config CLKIN_HZ
2fb6cb41 427 int "Frequency of the crystal on the board in Hz"
d0cb9b4e 428 default "10000000" if BFIN532_IP0X
1394f032 429 default "11059200" if BFIN533_STAMP
d0cb9b4e
MF
430 default "24576000" if PNAV10
431 default "25000000" # most people use this
1394f032 432 default "27000000" if BFIN533_EZKIT
1394f032 433 default "30000000" if BFIN561_EZKIT
8effc4a6 434 default "24000000" if BFIN527_AD7160EVAL
1394f032
BW
435 help
436 The frequency of CLKIN crystal oscillator on the board in Hz.
2fb6cb41
SZ
437 Warning: This value should match the crystal on the board. Otherwise,
438 peripherals won't work properly.
1394f032 439
f16295e7
RG
440config BFIN_KERNEL_CLOCK
441 bool "Re-program Clocks while Kernel boots?"
442 default n
443 help
444 This option decides if kernel clocks are re-programed from the
445 bootloader settings. If the clocks are not set, the SDRAM settings
446 are also not changed, and the Bootloader does 100% of the hardware
447 configuration.
448
449config PLL_BYPASS
e4e9a7ad 450 bool "Bypass PLL"
7c141c1c 451 depends on BFIN_KERNEL_CLOCK && (!BF60x)
e4e9a7ad 452 default n
f16295e7
RG
453
454config CLKIN_HALF
455 bool "Half Clock In"
456 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
457 default n
458 help
459 If this is set the clock will be divided by 2, before it goes to the PLL.
460
461config VCO_MULT
462 int "VCO Multiplier"
463 depends on BFIN_KERNEL_CLOCK && (! PLL_BYPASS)
464 range 1 64
465 default "22" if BFIN533_EZKIT
466 default "45" if BFIN533_STAMP
6924dfb0 467 default "20" if (BFIN537_STAMP || BFIN527_EZKIT || BFIN527_EZKIT_V2 || BFIN548_EZKIT || BFIN548_BLUETECHNIX_CM || BFIN538_EZKIT)
f16295e7 468 default "22" if BFIN533_BLUETECHNIX_CM
60584344 469 default "20" if (BFIN537_BLUETECHNIX_CM_E || BFIN537_BLUETECHNIX_CM_U || BFIN527_BLUETECHNIX_CM || BFIN561_BLUETECHNIX_CM)
7c141c1c 470 default "20" if (BFIN561_EZKIT || BF609)
2f6f4bcd 471 default "16" if (H8606_HVSISTEMAS || BLACKSTAMP || BFIN526_EZBRD || BFIN518F_EZBRD)
8effc4a6 472 default "25" if BFIN527_AD7160EVAL
f16295e7
RG
473 help
474 This controls the frequency of the on-chip PLL. This can be between 1 and 64.
475 PLL Frequency = (Crystal Frequency) * (this setting)
476
477choice
478 prompt "Core Clock Divider"
479 depends on BFIN_KERNEL_CLOCK
480 default CCLK_DIV_1
481 help
482 This sets the frequency of the core. It can be 1, 2, 4 or 8
483 Core Frequency = (PLL frequency) / (this setting)
484
485config CCLK_DIV_1
486 bool "1"
487
488config CCLK_DIV_2
489 bool "2"
490
491config CCLK_DIV_4
492 bool "4"
493
494config CCLK_DIV_8
495 bool "8"
496endchoice
497
498config SCLK_DIV
499 int "System Clock Divider"
500 depends on BFIN_KERNEL_CLOCK
501 range 1 15
7c141c1c 502 default 4
f16295e7 503 help
7c141c1c
BL
504 This sets the frequency of the system clock (including SDRAM or DDR) on
505 !BF60x else it set the clock for system buses and provides the
506 source from which SCLK0 and SCLK1 are derived.
f16295e7
RG
507 This can be between 1 and 15
508 System Clock = (PLL frequency) / (this setting)
509
7c141c1c
BL
510config SCLK0_DIV
511 int "System Clock0 Divider"
512 depends on BFIN_KERNEL_CLOCK && BF60x
513 range 1 15
514 default 1
515 help
516 This sets the frequency of the system clock0 for PVP and all other
517 peripherals not clocked by SCLK1.
518 This can be between 1 and 15
519 System Clock0 = (System Clock) / (this setting)
520
521config SCLK1_DIV
522 int "System Clock1 Divider"
523 depends on BFIN_KERNEL_CLOCK && BF60x
524 range 1 15
525 default 1
526 help
527 This sets the frequency of the system clock1 (including SPORT, SPI and ACM).
528 This can be between 1 and 15
529 System Clock1 = (System Clock) / (this setting)
530
531config DCLK_DIV
532 int "DDR Clock Divider"
533 depends on BFIN_KERNEL_CLOCK && BF60x
534 range 1 15
535 default 2
536 help
537 This sets the frequency of the DDR memory.
538 This can be between 1 and 15
539 DDR Clock = (PLL frequency) / (this setting)
540
5f004c20
MF
541choice
542 prompt "DDR SDRAM Chip Type"
543 depends on BFIN_KERNEL_CLOCK
544 depends on BF54x
545 default MEM_MT46V32M16_5B
546
547config MEM_MT46V32M16_6T
548 bool "MT46V32M16_6T"
549
550config MEM_MT46V32M16_5B
551 bool "MT46V32M16_5B"
552endchoice
553
73feb5c0
MH
554choice
555 prompt "DDR/SDRAM Timing"
7c141c1c 556 depends on BFIN_KERNEL_CLOCK && !BF60x
73feb5c0
MH
557 default BFIN_KERNEL_CLOCK_MEMINIT_CALC
558 help
559 This option allows you to specify Blackfin SDRAM/DDR Timing parameters
560 The calculated SDRAM timing parameters may not be 100%
561 accurate - This option is therefore marked experimental.
562
563config BFIN_KERNEL_CLOCK_MEMINIT_CALC
564 bool "Calculate Timings (EXPERIMENTAL)"
565 depends on EXPERIMENTAL
566
567config BFIN_KERNEL_CLOCK_MEMINIT_SPEC
568 bool "Provide accurate Timings based on target SCLK"
569 help
570 Please consult the Blackfin Hardware Reference Manuals as well
571 as the memory device datasheet.
572 http://docs.blackfin.uclinux.org/doku.php?id=bfin:sdram
573endchoice
574
575menu "Memory Init Control"
576 depends on BFIN_KERNEL_CLOCK_MEMINIT_SPEC
577
578config MEM_DDRCTL0
579 depends on BF54x
580 hex "DDRCTL0"
581 default 0x0
582
583config MEM_DDRCTL1
584 depends on BF54x
585 hex "DDRCTL1"
586 default 0x0
587
588config MEM_DDRCTL2
589 depends on BF54x
590 hex "DDRCTL2"
591 default 0x0
592
593config MEM_EBIU_DDRQUE
594 depends on BF54x
595 hex "DDRQUE"
596 default 0x0
597
598config MEM_SDRRC
599 depends on !BF54x
600 hex "SDRRC"
601 default 0x0
602
603config MEM_SDGCTL
604 depends on !BF54x
605 hex "SDGCTL"
606 default 0x0
607endmenu
608
f16295e7
RG
609#
610# Max & Min Speeds for various Chips
611#
612config MAX_VCO_HZ
613 int
2f6f4bcd
BW
614 default 400000000 if BF512
615 default 400000000 if BF514
616 default 400000000 if BF516
617 default 400000000 if BF518
7b06263b
MF
618 default 400000000 if BF522
619 default 600000000 if BF523
1545a111 620 default 400000000 if BF524
f16295e7 621 default 600000000 if BF525
1545a111 622 default 400000000 if BF526
f16295e7
RG
623 default 600000000 if BF527
624 default 400000000 if BF531
625 default 400000000 if BF532
626 default 750000000 if BF533
627 default 500000000 if BF534
628 default 400000000 if BF536
629 default 600000000 if BF537
f72eecb9
RG
630 default 533333333 if BF538
631 default 533333333 if BF539
f16295e7 632 default 600000000 if BF542
f72eecb9 633 default 533333333 if BF544
1545a111
MF
634 default 600000000 if BF547
635 default 600000000 if BF548
f72eecb9 636 default 533333333 if BF549
f16295e7 637 default 600000000 if BF561
7c141c1c 638 default 800000000 if BF609
f16295e7
RG
639
640config MIN_VCO_HZ
641 int
642 default 50000000
643
644config MAX_SCLK_HZ
645 int
7c141c1c 646 default 200000000 if BF609
f72eecb9 647 default 133333333
f16295e7
RG
648
649config MIN_SCLK_HZ
650 int
651 default 27000000
652
653comment "Kernel Timer/Scheduler"
654
655source kernel/Kconfig.hz
656
dfbaec06 657config SET_GENERIC_CLOCKEVENTS
8b5f79f9 658 bool "Generic clock events"
8b5f79f9 659 default y
dfbaec06 660 select GENERIC_CLOCKEVENTS
8b5f79f9 661
0d152c27 662menu "Clock event device"
1fa9be72 663 depends on GENERIC_CLOCKEVENTS
1fa9be72 664config TICKSOURCE_GPTMR0
0d152c27
YL
665 bool "GPTimer0"
666 depends on !SMP
1fa9be72 667 select BFIN_GPTIMERS
1fa9be72
GY
668
669config TICKSOURCE_CORETMR
0d152c27
YL
670 bool "Core timer"
671 default y
672endmenu
1fa9be72 673
0d152c27 674menu "Clock souce"
8b5f79f9 675 depends on GENERIC_CLOCKEVENTS
0d152c27
YL
676config CYCLES_CLOCKSOURCE
677 bool "CYCLES"
678 default y
8b5f79f9 679 depends on !BFIN_SCRATCH_REG_CYCLES
1fa9be72 680 depends on !SMP
8b5f79f9
VM
681 help
682 If you say Y here, you will enable support for using the 'cycles'
683 registers as a clock source. Doing so means you will be unable to
684 safely write to the 'cycles' register during runtime. You will
685 still be able to read it (such as for performance monitoring), but
686 writing the registers will most likely crash the kernel.
687
1fa9be72 688config GPTMR0_CLOCKSOURCE
0d152c27 689 bool "GPTimer0"
3aca47c0 690 select BFIN_GPTIMERS
1fa9be72 691 depends on !TICKSOURCE_GPTMR0
0d152c27 692endmenu
1fa9be72 693
5f004c20 694comment "Misc"
971d5bc4 695
f0b5d12f
MF
696choice
697 prompt "Blackfin Exception Scratch Register"
698 default BFIN_SCRATCH_REG_RETN
699 help
700 Select the resource to reserve for the Exception handler:
701 - RETN: Non-Maskable Interrupt (NMI)
702 - RETE: Exception Return (JTAG/ICE)
703 - CYCLES: Performance counter
704
705 If you are unsure, please select "RETN".
706
707config BFIN_SCRATCH_REG_RETN
708 bool "RETN"
709 help
710 Use the RETN register in the Blackfin exception handler
711 as a stack scratch register. This means you cannot
712 safely use NMI on the Blackfin while running Linux, but
713 you can debug the system with a JTAG ICE and use the
714 CYCLES performance registers.
715
716 If you are unsure, please select "RETN".
717
718config BFIN_SCRATCH_REG_RETE
719 bool "RETE"
720 help
721 Use the RETE register in the Blackfin exception handler
722 as a stack scratch register. This means you cannot
723 safely use a JTAG ICE while debugging a Blackfin board,
724 but you can safely use the CYCLES performance registers
725 and the NMI.
726
727 If you are unsure, please select "RETN".
728
729config BFIN_SCRATCH_REG_CYCLES
730 bool "CYCLES"
731 help
732 Use the CYCLES register in the Blackfin exception handler
733 as a stack scratch register. This means you cannot
734 safely use the CYCLES performance registers on a Blackfin
735 board at anytime, but you can debug the system with a JTAG
736 ICE and use the NMI.
737
738 If you are unsure, please select "RETN".
739
740endchoice
741
1394f032
BW
742endmenu
743
744
745menu "Blackfin Kernel Optimizations"
746
1394f032
BW
747comment "Memory Optimizations"
748
749config I_ENTRY_L1
750 bool "Locate interrupt entry code in L1 Memory"
751 default y
820b127d 752 depends on !SMP
1394f032 753 help
01dd2fbf
ML
754 If enabled, interrupt entry code (STORE/RESTORE CONTEXT) is linked
755 into L1 instruction memory. (less latency)
1394f032
BW
756
757config EXCPT_IRQ_SYSC_L1
01dd2fbf 758 bool "Locate entire ASM lowlevel exception / interrupt - Syscall and CPLB handler code in L1 Memory"
1394f032 759 default y
820b127d 760 depends on !SMP
1394f032 761 help
01dd2fbf 762 If enabled, the entire ASM lowlevel exception and interrupt entry code
cfefe3c6 763 (STORE/RESTORE CONTEXT) is linked into L1 instruction memory.
01dd2fbf 764 (less latency)
1394f032
BW
765
766config DO_IRQ_L1
767 bool "Locate frequently called do_irq dispatcher function in L1 Memory"
768 default y
820b127d 769 depends on !SMP
1394f032 770 help
01dd2fbf
ML
771 If enabled, the frequently called do_irq dispatcher function is linked
772 into L1 instruction memory. (less latency)
1394f032
BW
773
774config CORE_TIMER_IRQ_L1
775 bool "Locate frequently called timer_interrupt() function in L1 Memory"
776 default y
820b127d 777 depends on !SMP
1394f032 778 help
01dd2fbf
ML
779 If enabled, the frequently called timer_interrupt() function is linked
780 into L1 instruction memory. (less latency)
1394f032
BW
781
782config IDLE_L1
783 bool "Locate frequently idle function in L1 Memory"
784 default y
820b127d 785 depends on !SMP
1394f032 786 help
01dd2fbf
ML
787 If enabled, the frequently called idle function is linked
788 into L1 instruction memory. (less latency)
1394f032
BW
789
790config SCHEDULE_L1
791 bool "Locate kernel schedule function in L1 Memory"
792 default y
820b127d 793 depends on !SMP
1394f032 794 help
01dd2fbf
ML
795 If enabled, the frequently called kernel schedule is linked
796 into L1 instruction memory. (less latency)
1394f032
BW
797
798config ARITHMETIC_OPS_L1
799 bool "Locate kernel owned arithmetic functions in L1 Memory"
800 default y
820b127d 801 depends on !SMP
1394f032 802 help
01dd2fbf
ML
803 If enabled, arithmetic functions are linked
804 into L1 instruction memory. (less latency)
1394f032
BW
805
806config ACCESS_OK_L1
807 bool "Locate access_ok function in L1 Memory"
808 default y
820b127d 809 depends on !SMP
1394f032 810 help
01dd2fbf
ML
811 If enabled, the access_ok function is linked
812 into L1 instruction memory. (less latency)
1394f032
BW
813
814config MEMSET_L1
815 bool "Locate memset function in L1 Memory"
816 default y
820b127d 817 depends on !SMP
1394f032 818 help
01dd2fbf
ML
819 If enabled, the memset function is linked
820 into L1 instruction memory. (less latency)
1394f032
BW
821
822config MEMCPY_L1
823 bool "Locate memcpy function in L1 Memory"
824 default y
820b127d 825 depends on !SMP
1394f032 826 help
01dd2fbf
ML
827 If enabled, the memcpy function is linked
828 into L1 instruction memory. (less latency)
1394f032 829
479ba603
RG
830config STRCMP_L1
831 bool "locate strcmp function in L1 Memory"
832 default y
820b127d 833 depends on !SMP
479ba603
RG
834 help
835 If enabled, the strcmp function is linked
836 into L1 instruction memory (less latency).
837
838config STRNCMP_L1
839 bool "locate strncmp function in L1 Memory"
840 default y
820b127d 841 depends on !SMP
479ba603
RG
842 help
843 If enabled, the strncmp function is linked
844 into L1 instruction memory (less latency).
845
846config STRCPY_L1
847 bool "locate strcpy function in L1 Memory"
848 default y
820b127d 849 depends on !SMP
479ba603
RG
850 help
851 If enabled, the strcpy function is linked
852 into L1 instruction memory (less latency).
853
854config STRNCPY_L1
855 bool "locate strncpy function in L1 Memory"
856 default y
820b127d 857 depends on !SMP
479ba603
RG
858 help
859 If enabled, the strncpy function is linked
860 into L1 instruction memory (less latency).
861
1394f032
BW
862config SYS_BFIN_SPINLOCK_L1
863 bool "Locate sys_bfin_spinlock function in L1 Memory"
864 default y
820b127d 865 depends on !SMP
1394f032 866 help
01dd2fbf
ML
867 If enabled, sys_bfin_spinlock function is linked
868 into L1 instruction memory. (less latency)
1394f032
BW
869
870config IP_CHECKSUM_L1
871 bool "Locate IP Checksum function in L1 Memory"
872 default n
820b127d 873 depends on !SMP
1394f032 874 help
01dd2fbf
ML
875 If enabled, the IP Checksum function is linked
876 into L1 instruction memory. (less latency)
1394f032
BW
877
878config CACHELINE_ALIGNED_L1
879 bool "Locate cacheline_aligned data to L1 Data Memory"
157cc5aa
MH
880 default y if !BF54x
881 default n if BF54x
95fc2d8f 882 depends on !SMP && !BF531 && !CRC32
1394f032 883 help
692105b8 884 If enabled, cacheline_aligned data is linked
01dd2fbf 885 into L1 data memory. (less latency)
1394f032
BW
886
887config SYSCALL_TAB_L1
888 bool "Locate Syscall Table L1 Data Memory"
889 default n
820b127d 890 depends on !SMP && !BF531
1394f032 891 help
01dd2fbf
ML
892 If enabled, the Syscall LUT is linked
893 into L1 data memory. (less latency)
1394f032
BW
894
895config CPLB_SWITCH_TAB_L1
896 bool "Locate CPLB Switch Tables L1 Data Memory"
897 default n
820b127d 898 depends on !SMP && !BF531
1394f032 899 help
01dd2fbf
ML
900 If enabled, the CPLB Switch Tables are linked
901 into L1 data memory. (less latency)
1394f032 902
820b127d
MF
903config ICACHE_FLUSH_L1
904 bool "Locate icache flush funcs in L1 Inst Memory"
74181295
MF
905 default y
906 help
820b127d 907 If enabled, the Blackfin icache flushing functions are linked
74181295
MF
908 into L1 instruction memory.
909
910 Note that this might be required to address anomalies, but
911 these functions are pretty small, so it shouldn't be too bad.
912 If you are using a processor affected by an anomaly, the build
913 system will double check for you and prevent it.
914
820b127d
MF
915config DCACHE_FLUSH_L1
916 bool "Locate dcache flush funcs in L1 Inst Memory"
917 default y
918 depends on !SMP
919 help
920 If enabled, the Blackfin dcache flushing functions are linked
921 into L1 instruction memory.
922
ca87b7ad
GY
923config APP_STACK_L1
924 bool "Support locating application stack in L1 Scratch Memory"
925 default y
820b127d 926 depends on !SMP
ca87b7ad
GY
927 help
928 If enabled the application stack can be located in L1
929 scratch memory (less latency).
930
931 Currently only works with FLAT binaries.
932
6ad2b84c
MF
933config EXCEPTION_L1_SCRATCH
934 bool "Locate exception stack in L1 Scratch Memory"
935 default n
820b127d 936 depends on !SMP && !APP_STACK_L1
6ad2b84c
MF
937 help
938 Whenever an exception occurs, use the L1 Scratch memory for
939 stack storage. You cannot place the stacks of FLAT binaries
940 in L1 when using this option.
941
942 If you don't use L1 Scratch, then you should say Y here.
943
251383c7
RG
944comment "Speed Optimizations"
945config BFIN_INS_LOWOVERHEAD
946 bool "ins[bwl] low overhead, higher interrupt latency"
947 default y
820b127d 948 depends on !SMP
251383c7
RG
949 help
950 Reads on the Blackfin are speculative. In Blackfin terms, this means
951 they can be interrupted at any time (even after they have been issued
952 on to the external bus), and re-issued after the interrupt occurs.
953 For memory - this is not a big deal, since memory does not change if
954 it sees a read.
955
956 If a FIFO is sitting on the end of the read, it will see two reads,
957 when the core only sees one since the FIFO receives both the read
958 which is cancelled (and not delivered to the core) and the one which
959 is re-issued (which is delivered to the core).
960
961 To solve this, interrupts are turned off before reads occur to
962 I/O space. This option controls which the overhead/latency of
963 controlling interrupts during this time
964 "n" turns interrupts off every read
965 (higher overhead, but lower interrupt latency)
966 "y" turns interrupts off every loop
967 (low overhead, but longer interrupt latency)
968
969 default behavior is to leave this set to on (type "Y"). If you are experiencing
970 interrupt latency issues, it is safe and OK to turn this off.
971
1394f032
BW
972endmenu
973
1394f032
BW
974choice
975 prompt "Kernel executes from"
976 help
977 Choose the memory type that the kernel will be running in.
978
979config RAMKERNEL
980 bool "RAM"
981 help
982 The kernel will be resident in RAM when running.
983
984config ROMKERNEL
985 bool "ROM"
986 help
987 The kernel will be resident in FLASH/ROM when running.
988
989endchoice
990
56b4f07a
MF
991# Common code uses "ROMKERNEL" or "XIP_KERNEL", so define both
992config XIP_KERNEL
993 bool
994 default y
995 depends on ROMKERNEL
996
1394f032
BW
997source "mm/Kconfig"
998
780431e3
MF
999config BFIN_GPTIMERS
1000 tristate "Enable Blackfin General Purpose Timers API"
1001 default n
1002 help
1003 Enable support for the General Purpose Timers API. If you
1004 are unsure, say N.
1005
1006 To compile this driver as a module, choose M here: the module
4737f097 1007 will be called gptimers.
780431e3 1008
1394f032 1009choice
d292b000 1010 prompt "Uncached DMA region"
1394f032 1011 default DMA_UNCACHED_1M
c8d11a06
SJ
1012config DMA_UNCACHED_32M
1013 bool "Enable 32M DMA region"
1014config DMA_UNCACHED_16M
1015 bool "Enable 16M DMA region"
1016config DMA_UNCACHED_8M
1017 bool "Enable 8M DMA region"
86ad7932
CC
1018config DMA_UNCACHED_4M
1019 bool "Enable 4M DMA region"
1394f032
BW
1020config DMA_UNCACHED_2M
1021 bool "Enable 2M DMA region"
1022config DMA_UNCACHED_1M
1023 bool "Enable 1M DMA region"
c45c0659
BS
1024config DMA_UNCACHED_512K
1025 bool "Enable 512K DMA region"
1026config DMA_UNCACHED_256K
1027 bool "Enable 256K DMA region"
1028config DMA_UNCACHED_128K
1029 bool "Enable 128K DMA region"
1394f032
BW
1030config DMA_UNCACHED_NONE
1031 bool "Disable DMA region"
1032endchoice
1033
1034
1035comment "Cache Support"
41ba653f 1036
3bebca2d 1037config BFIN_ICACHE
1394f032 1038 bool "Enable ICACHE"
41ba653f 1039 default y
41ba653f
JZ
1040config BFIN_EXTMEM_ICACHEABLE
1041 bool "Enable ICACHE for external memory"
1042 depends on BFIN_ICACHE
1043 default y
1044config BFIN_L2_ICACHEABLE
1045 bool "Enable ICACHE for L2 SRAM"
1046 depends on BFIN_ICACHE
b0ce61d5 1047 depends on (BF54x || BF561 || BF60x) && !SMP
41ba653f
JZ
1048 default n
1049
3bebca2d 1050config BFIN_DCACHE
1394f032 1051 bool "Enable DCACHE"
41ba653f 1052 default y
3bebca2d 1053config BFIN_DCACHE_BANKA
1394f032 1054 bool "Enable only 16k BankA DCACHE - BankB is SRAM"
3bebca2d 1055 depends on BFIN_DCACHE && !BF531
1394f032 1056 default n
41ba653f
JZ
1057config BFIN_EXTMEM_DCACHEABLE
1058 bool "Enable DCACHE for external memory"
3bebca2d 1059 depends on BFIN_DCACHE
41ba653f
JZ
1060 default y
1061choice
1062 prompt "External memory DCACHE policy"
1063 depends on BFIN_EXTMEM_DCACHEABLE
1064 default BFIN_EXTMEM_WRITEBACK if !SMP
1065 default BFIN_EXTMEM_WRITETHROUGH if SMP
1066config BFIN_EXTMEM_WRITEBACK
1394f032 1067 bool "Write back"
46fa5eec 1068 depends on !SMP
1394f032
BW
1069 help
1070 Write Back Policy:
1071 Cached data will be written back to SDRAM only when needed.
1072 This can give a nice increase in performance, but beware of
1073 broken drivers that do not properly invalidate/flush their
1074 cache.
1075
1076 Write Through Policy:
1077 Cached data will always be written back to SDRAM when the
1078 cache is updated. This is a completely safe setting, but
1079 performance is worse than Write Back.
1080
1081 If you are unsure of the options and you want to be safe,
1082 then go with Write Through.
1083
41ba653f 1084config BFIN_EXTMEM_WRITETHROUGH
1394f032
BW
1085 bool "Write through"
1086 help
1087 Write Back Policy:
1088 Cached data will be written back to SDRAM only when needed.
1089 This can give a nice increase in performance, but beware of
1090 broken drivers that do not properly invalidate/flush their
1091 cache.
1092
1093 Write Through Policy:
1094 Cached data will always be written back to SDRAM when the
1095 cache is updated. This is a completely safe setting, but
1096 performance is worse than Write Back.
1097
1098 If you are unsure of the options and you want to be safe,
1099 then go with Write Through.
1100
1101endchoice
1102
41ba653f
JZ
1103config BFIN_L2_DCACHEABLE
1104 bool "Enable DCACHE for L2 SRAM"
1105 depends on BFIN_DCACHE
b5affb01 1106 depends on (BF54x || BF561 || BF60x) && !SMP
41ba653f 1107 default n
5ba76675 1108choice
41ba653f
JZ
1109 prompt "L2 SRAM DCACHE policy"
1110 depends on BFIN_L2_DCACHEABLE
1111 default BFIN_L2_WRITEBACK
1112config BFIN_L2_WRITEBACK
5ba76675 1113 bool "Write back"
5ba76675 1114
41ba653f 1115config BFIN_L2_WRITETHROUGH
5ba76675 1116 bool "Write through"
5ba76675 1117endchoice
f099f39a 1118
41ba653f
JZ
1119
1120comment "Memory Protection Unit"
b97b8a99
BS
1121config MPU
1122 bool "Enable the memory protection unit (EXPERIMENTAL)"
1123 default n
1124 help
1125 Use the processor's MPU to protect applications from accessing
1126 memory they do not own. This comes at a performance penalty
1127 and is recommended only for debugging.
1128
692105b8 1129comment "Asynchronous Memory Configuration"
1394f032 1130
ddf416b2 1131menu "EBIU_AMGCTL Global Control"
b5affb01 1132 depends on !BF60x
1394f032
BW
1133config C_AMCKEN
1134 bool "Enable CLKOUT"
1135 default y
1136
1137config C_CDPRIO
1138 bool "DMA has priority over core for ext. accesses"
1139 default n
1140
1141config C_B0PEN
1142 depends on BF561
1143 bool "Bank 0 16 bit packing enable"
1144 default y
1145
1146config C_B1PEN
1147 depends on BF561
1148 bool "Bank 1 16 bit packing enable"
1149 default y
1150
1151config C_B2PEN
1152 depends on BF561
1153 bool "Bank 2 16 bit packing enable"
1154 default y
1155
1156config C_B3PEN
1157 depends on BF561
1158 bool "Bank 3 16 bit packing enable"
1159 default n
1160
1161choice
692105b8 1162 prompt "Enable Asynchronous Memory Banks"
1394f032
BW
1163 default C_AMBEN_ALL
1164
1165config C_AMBEN
1166 bool "Disable All Banks"
1167
1168config C_AMBEN_B0
1169 bool "Enable Bank 0"
1170
1171config C_AMBEN_B0_B1
1172 bool "Enable Bank 0 & 1"
1173
1174config C_AMBEN_B0_B1_B2
1175 bool "Enable Bank 0 & 1 & 2"
1176
1177config C_AMBEN_ALL
1178 bool "Enable All Banks"
1179endchoice
1180endmenu
1181
1182menu "EBIU_AMBCTL Control"
b5affb01 1183 depends on !BF60x
1394f032 1184config BANK_0
c8342f87 1185 hex "Bank 0 (AMBCTL0.L)"
1394f032 1186 default 0x7BB0
c8342f87
MF
1187 help
1188 These are the low 16 bits of the EBIU_AMBCTL0 MMR which are
1189 used to control the Asynchronous Memory Bank 0 settings.
1394f032
BW
1190
1191config BANK_1
c8342f87 1192 hex "Bank 1 (AMBCTL0.H)"
1394f032 1193 default 0x7BB0
197fba56 1194 default 0x5558 if BF54x
c8342f87
MF
1195 help
1196 These are the high 16 bits of the EBIU_AMBCTL0 MMR which are
1197 used to control the Asynchronous Memory Bank 1 settings.
1394f032
BW
1198
1199config BANK_2
c8342f87 1200 hex "Bank 2 (AMBCTL1.L)"
1394f032 1201 default 0x7BB0
c8342f87
MF
1202 help
1203 These are the low 16 bits of the EBIU_AMBCTL1 MMR which are
1204 used to control the Asynchronous Memory Bank 2 settings.
1394f032
BW
1205
1206config BANK_3
c8342f87 1207 hex "Bank 3 (AMBCTL1.H)"
1394f032 1208 default 0x99B3
c8342f87
MF
1209 help
1210 These are the high 16 bits of the EBIU_AMBCTL1 MMR which are
1211 used to control the Asynchronous Memory Bank 3 settings.
1212
1394f032
BW
1213endmenu
1214
e40540b3
SZ
1215config EBIU_MBSCTLVAL
1216 hex "EBIU Bank Select Control Register"
1217 depends on BF54x
1218 default 0
1219
1220config EBIU_MODEVAL
1221 hex "Flash Memory Mode Control Register"
1222 depends on BF54x
1223 default 1
1224
1225config EBIU_FCTLVAL
1226 hex "Flash Memory Bank Control Register"
1227 depends on BF54x
1228 default 6
1394f032
BW
1229endmenu
1230
1231#############################################################################
1232menu "Bus options (PCI, PCMCIA, EISA, MCA, ISA)"
1233
1234config PCI
1235 bool "PCI support"
a95ca3b2 1236 depends on BROKEN
1394f032
BW
1237 help
1238 Support for PCI bus.
1239
1240source "drivers/pci/Kconfig"
1241
1394f032
BW
1242source "drivers/pcmcia/Kconfig"
1243
1244source "drivers/pci/hotplug/Kconfig"
1245
1246endmenu
1247
1248menu "Executable file formats"
1249
1250source "fs/Kconfig.binfmt"
1251
1252endmenu
1253
1254menu "Power management options"
ad46163a 1255
1394f032
BW
1256source "kernel/power/Kconfig"
1257
f4cb5700
JB
1258config ARCH_SUSPEND_POSSIBLE
1259 def_bool y
f4cb5700 1260
1394f032 1261choice
1efc80b5 1262 prompt "Standby Power Saving Mode"
0fbd88ca 1263 depends on PM && !BF60x
cfefe3c6
MH
1264 default PM_BFIN_SLEEP_DEEPER
1265config PM_BFIN_SLEEP_DEEPER
1266 bool "Sleep Deeper"
1267 help
1268 Sleep "Deeper" Mode (High Power Savings) - This mode reduces dynamic
1269 power dissipation by disabling the clock to the processor core (CCLK).
1270 Furthermore, Standby sets the internal power supply voltage (VDDINT)
1271 to 0.85 V to provide the greatest power savings, while preserving the
1272 processor state.
1273 The PLL and system clock (SCLK) continue to operate at a very low
1274 frequency of about 3.3 MHz. To preserve data integrity in the SDRAM,
1275 the SDRAM is put into Self Refresh Mode. Typically an external event
1276 such as GPIO interrupt or RTC activity wakes up the processor.
1277 Various Peripherals such as UART, SPORT, PPI may not function as
1278 normal during Sleep Deeper, due to the reduced SCLK frequency.
1279 When in the sleep mode, system DMA access to L1 memory is not supported.
1280
1efc80b5
MH
1281 If unsure, select "Sleep Deeper".
1282
cfefe3c6
MH
1283config PM_BFIN_SLEEP
1284 bool "Sleep"
1285 help
1286 Sleep Mode (High Power Savings) - The sleep mode reduces power
1287 dissipation by disabling the clock to the processor core (CCLK).
1288 The PLL and system clock (SCLK), however, continue to operate in
1289 this mode. Typically an external event or RTC activity will wake
1efc80b5
MH
1290 up the processor. When in the sleep mode, system DMA access to L1
1291 memory is not supported.
1292
1293 If unsure, select "Sleep Deeper".
cfefe3c6 1294endchoice
1394f032 1295
1efc80b5
MH
1296comment "Possible Suspend Mem / Hibernate Wake-Up Sources"
1297 depends on PM
1298
1efc80b5
MH
1299config PM_BFIN_WAKE_PH6
1300 bool "Allow Wake-Up from on-chip PHY or PH6 GP"
2f6f4bcd 1301 depends on PM && (BF51x || BF52x || BF534 || BF536 || BF537)
1efc80b5
MH
1302 default n
1303 help
1304 Enable PHY and PH6 GP Wake-Up (Voltage Regulator Power-Up)
1305
1efc80b5
MH
1306config PM_BFIN_WAKE_GP
1307 bool "Allow Wake-Up from GPIOs"
1308 depends on PM && BF54x
1309 default n
1310 help
1311 Enable General-Purpose Wake-Up (Voltage Regulator Power-Up)
19986289
MH
1312 (all processors, except ADSP-BF549). This option sets
1313 the general-purpose wake-up enable (GPWE) control bit to enable
1314 wake-up upon detection of an active low signal on the /GPW (PH7) pin.
59bf8964 1315 On ADSP-BF549 this option enables the same functionality on the
19986289
MH
1316 /MRXON pin also PH7.
1317
0fbd88ca
SM
1318config PM_BFIN_WAKE_PA15
1319 bool "Allow Wake-Up from PA15"
1320 depends on PM && BF60x
1321 default n
1322 help
1323 Enable PA15 Wake-Up
1324
1325config PM_BFIN_WAKE_PA15_POL
1326 int "Wake-up priority"
1327 depends on PM_BFIN_WAKE_PA15
1328 default 0
1329 help
1330 Wake-Up priority 0(low) 1(high)
1331
1332config PM_BFIN_WAKE_PB15
1333 bool "Allow Wake-Up from PB15"
1334 depends on PM && BF60x
1335 default n
1336 help
1337 Enable PB15 Wake-Up
1338
1339config PM_BFIN_WAKE_PB15_POL
1340 int "Wake-up priority"
1341 depends on PM_BFIN_WAKE_PB15
1342 default 0
1343 help
1344 Wake-Up priority 0(low) 1(high)
1345
1346config PM_BFIN_WAKE_PC15
1347 bool "Allow Wake-Up from PC15"
1348 depends on PM && BF60x
1349 default n
1350 help
1351 Enable PC15 Wake-Up
1352
1353config PM_BFIN_WAKE_PC15_POL
1354 int "Wake-up priority"
1355 depends on PM_BFIN_WAKE_PC15
1356 default 0
1357 help
1358 Wake-Up priority 0(low) 1(high)
1359
1360config PM_BFIN_WAKE_PD06
1361 bool "Allow Wake-Up from PD06(ETH0_PHYINT)"
1362 depends on PM && BF60x
1363 default n
1364 help
1365 Enable PD06(ETH0_PHYINT) Wake-up
1366
1367config PM_BFIN_WAKE_PD06_POL
1368 int "Wake-up priority"
1369 depends on PM_BFIN_WAKE_PD06
1370 default 0
1371 help
1372 Wake-Up priority 0(low) 1(high)
1373
1374config PM_BFIN_WAKE_PE12
1375 bool "Allow Wake-Up from PE12(ETH1_PHYINT, PUSH BUTTON)"
1376 depends on PM && BF60x
1377 default n
1378 help
1379 Enable PE12(ETH1_PHYINT, PUSH BUTTON) Wake-up
1380
1381config PM_BFIN_WAKE_PE12_POL
1382 int "Wake-up priority"
1383 depends on PM_BFIN_WAKE_PE12
1384 default 0
1385 help
1386 Wake-Up priority 0(low) 1(high)
1387
1388config PM_BFIN_WAKE_PG04
1389 bool "Allow Wake-Up from PG04(CAN0_RX)"
1390 depends on PM && BF60x
1391 default n
1392 help
1393 Enable PG04(CAN0_RX) Wake-up
1394
1395config PM_BFIN_WAKE_PG04_POL
1396 int "Wake-up priority"
1397 depends on PM_BFIN_WAKE_PG04
1398 default 0
1399 help
1400 Wake-Up priority 0(low) 1(high)
1401
1402config PM_BFIN_WAKE_PG13
1403 bool "Allow Wake-Up from PG13"
1404 depends on PM && BF60x
1405 default n
1406 help
1407 Enable PG13 Wake-Up
1408
1409config PM_BFIN_WAKE_PG13_POL
1410 int "Wake-up priority"
1411 depends on PM_BFIN_WAKE_PG13
1412 default 0
1413 help
1414 Wake-Up priority 0(low) 1(high)
1415
1416config PM_BFIN_WAKE_USB
1417 bool "Allow Wake-Up from (USB)"
1418 depends on PM && BF60x
1419 default n
1420 help
1421 Enable (USB) Wake-up
1422
1423config PM_BFIN_WAKE_USB_POL
1424 int "Wake-up priority"
1425 depends on PM_BFIN_WAKE_USB
1426 default 0
1427 help
1428 Wake-Up priority 0(low) 1(high)
1429
1394f032
BW
1430endmenu
1431
1394f032
BW
1432menu "CPU Frequency scaling"
1433
1434source "drivers/cpufreq/Kconfig"
1435
5ad2ca5f
MH
1436config BFIN_CPU_FREQ
1437 bool
1438 depends on CPU_FREQ
1439 select CPU_FREQ_TABLE
1440 default y
1441
14b03204
MH
1442config CPU_VOLTAGE
1443 bool "CPU Voltage scaling"
73feb5c0 1444 depends on EXPERIMENTAL
14b03204
MH
1445 depends on CPU_FREQ
1446 default n
1447 help
1448 Say Y here if you want CPU voltage scaling according to the CPU frequency.
1449 This option violates the PLL BYPASS recommendation in the Blackfin Processor
73feb5c0 1450 manuals. There is a theoretical risk that during VDDINT transitions
14b03204
MH
1451 the PLL may unlock.
1452
1394f032
BW
1453endmenu
1454
1394f032
BW
1455source "net/Kconfig"
1456
1457source "drivers/Kconfig"
1458
872d024b
MF
1459source "drivers/firmware/Kconfig"
1460
1394f032
BW
1461source "fs/Kconfig"
1462
74ce8322 1463source "arch/blackfin/Kconfig.debug"
1394f032
BW
1464
1465source "security/Kconfig"
1466
1467source "crypto/Kconfig"
1468
1469source "lib/Kconfig"
This page took 0.551435 seconds and 5 git commands to generate.