[PATCH] i386: multi-column stack backtraces
[deliverable/linux.git] / arch / i386 / kernel / smpboot.c
CommitLineData
1da177e4
LT
1/*
2 * x86 SMP booting functions
3 *
4 * (c) 1995 Alan Cox, Building #3 <alan@redhat.com>
5 * (c) 1998, 1999, 2000 Ingo Molnar <mingo@redhat.com>
6 *
7 * Much of the core SMP work is based on previous work by Thomas Radke, to
8 * whom a great many thanks are extended.
9 *
10 * Thanks to Intel for making available several different Pentium,
11 * Pentium Pro and Pentium-II/Xeon MP machines.
12 * Original development of Linux SMP code supported by Caldera.
13 *
14 * This code is released under the GNU General Public License version 2 or
15 * later.
16 *
17 * Fixes
18 * Felix Koop : NR_CPUS used properly
19 * Jose Renau : Handle single CPU case.
20 * Alan Cox : By repeated request 8) - Total BogoMIPS report.
21 * Greg Wright : Fix for kernel stacks panic.
22 * Erich Boleyn : MP v1.4 and additional changes.
23 * Matthias Sattler : Changes for 2.1 kernel map.
24 * Michel Lespinasse : Changes for 2.1 kernel map.
25 * Michael Chastain : Change trampoline.S to gnu as.
26 * Alan Cox : Dumb bug: 'B' step PPro's are fine
27 * Ingo Molnar : Added APIC timers, based on code
28 * from Jose Renau
29 * Ingo Molnar : various cleanups and rewrites
30 * Tigran Aivazian : fixed "0.00 in /proc/uptime on SMP" bug.
31 * Maciej W. Rozycki : Bits for genuine 82489DX APICs
32 * Martin J. Bligh : Added support for multi-quad systems
33 * Dave Jones : Report invalid combinations of Athlon CPUs.
34* Rusty Russell : Hacked into shape for new "hotplug" boot process. */
35
36#include <linux/module.h>
37#include <linux/config.h>
38#include <linux/init.h>
39#include <linux/kernel.h>
40
41#include <linux/mm.h>
42#include <linux/sched.h>
43#include <linux/kernel_stat.h>
44#include <linux/smp_lock.h>
1da177e4 45#include <linux/bootmem.h>
f3705136
ZM
46#include <linux/notifier.h>
47#include <linux/cpu.h>
48#include <linux/percpu.h>
1da177e4
LT
49
50#include <linux/delay.h>
51#include <linux/mc146818rtc.h>
52#include <asm/tlbflush.h>
53#include <asm/desc.h>
54#include <asm/arch_hooks.h>
55
56#include <mach_apic.h>
57#include <mach_wakecpu.h>
58#include <smpboot_hooks.h>
59
60/* Set if we find a B stepping CPU */
0bb3184d 61static int __devinitdata smp_b_stepping;
1da177e4
LT
62
63/* Number of siblings per CPU package */
64int smp_num_siblings = 1;
129f6946
AD
65#ifdef CONFIG_X86_HT
66EXPORT_SYMBOL(smp_num_siblings);
67#endif
d720803a
LS
68
69/* Package ID of each logical CPU */
6c036527 70int phys_proc_id[NR_CPUS] __read_mostly = {[0 ... NR_CPUS-1] = BAD_APICID};
d720803a
LS
71
72/* Core ID of each logical CPU */
6c036527 73int cpu_core_id[NR_CPUS] __read_mostly = {[0 ... NR_CPUS-1] = BAD_APICID};
1da177e4 74
94605eff 75/* representing HT siblings of each logical CPU */
6c036527 76cpumask_t cpu_sibling_map[NR_CPUS] __read_mostly;
d720803a
LS
77EXPORT_SYMBOL(cpu_sibling_map);
78
94605eff 79/* representing HT and core siblings of each logical CPU */
6c036527 80cpumask_t cpu_core_map[NR_CPUS] __read_mostly;
d720803a
LS
81EXPORT_SYMBOL(cpu_core_map);
82
1da177e4 83/* bitmap of online cpus */
6c036527 84cpumask_t cpu_online_map __read_mostly;
129f6946 85EXPORT_SYMBOL(cpu_online_map);
1da177e4
LT
86
87cpumask_t cpu_callin_map;
88cpumask_t cpu_callout_map;
129f6946 89EXPORT_SYMBOL(cpu_callout_map);
4ad8d383
ZM
90cpumask_t cpu_possible_map;
91EXPORT_SYMBOL(cpu_possible_map);
1da177e4
LT
92static cpumask_t smp_commenced_mask;
93
e1367daf
LS
94/* TSC's upper 32 bits can't be written in eariler CPU (before prescott), there
95 * is no way to resync one AP against BP. TBD: for prescott and above, we
96 * should use IA64's algorithm
97 */
98static int __devinitdata tsc_sync_disabled;
99
1da177e4
LT
100/* Per CPU bogomips and other parameters */
101struct cpuinfo_x86 cpu_data[NR_CPUS] __cacheline_aligned;
129f6946 102EXPORT_SYMBOL(cpu_data);
1da177e4 103
6c036527 104u8 x86_cpu_to_apicid[NR_CPUS] __read_mostly =
1da177e4
LT
105 { [0 ... NR_CPUS-1] = 0xff };
106EXPORT_SYMBOL(x86_cpu_to_apicid);
107
108/*
109 * Trampoline 80x86 program as an array.
110 */
111
112extern unsigned char trampoline_data [];
113extern unsigned char trampoline_end [];
114static unsigned char *trampoline_base;
115static int trampoline_exec;
116
117static void map_cpu_to_logical_apicid(void);
118
f3705136
ZM
119/* State of each CPU. */
120DEFINE_PER_CPU(int, cpu_state) = { 0 };
121
1da177e4
LT
122/*
123 * Currently trivial. Write the real->protected mode
124 * bootstrap into the page concerned. The caller
125 * has made sure it's suitably aligned.
126 */
127
0bb3184d 128static unsigned long __devinit setup_trampoline(void)
1da177e4
LT
129{
130 memcpy(trampoline_base, trampoline_data, trampoline_end - trampoline_data);
131 return virt_to_phys(trampoline_base);
132}
133
134/*
135 * We are called very early to get the low memory for the
136 * SMP bootup trampoline page.
137 */
138void __init smp_alloc_memory(void)
139{
140 trampoline_base = (void *) alloc_bootmem_low_pages(PAGE_SIZE);
141 /*
142 * Has to be in very low memory so we can execute
143 * real-mode AP code.
144 */
145 if (__pa(trampoline_base) >= 0x9F000)
146 BUG();
147 /*
148 * Make the SMP trampoline executable:
149 */
150 trampoline_exec = set_kernel_exec((unsigned long)trampoline_base, 1);
151}
152
153/*
154 * The bootstrap kernel entry code has set these up. Save them for
155 * a given CPU
156 */
157
0bb3184d 158static void __devinit smp_store_cpu_info(int id)
1da177e4
LT
159{
160 struct cpuinfo_x86 *c = cpu_data + id;
161
162 *c = boot_cpu_data;
163 if (id!=0)
164 identify_cpu(c);
165 /*
166 * Mask B, Pentium, but not Pentium MMX
167 */
168 if (c->x86_vendor == X86_VENDOR_INTEL &&
169 c->x86 == 5 &&
170 c->x86_mask >= 1 && c->x86_mask <= 4 &&
171 c->x86_model <= 3)
172 /*
173 * Remember we have B step Pentia with bugs
174 */
175 smp_b_stepping = 1;
176
177 /*
178 * Certain Athlons might work (for various values of 'work') in SMP
179 * but they are not certified as MP capable.
180 */
181 if ((c->x86_vendor == X86_VENDOR_AMD) && (c->x86 == 6)) {
182
183 /* Athlon 660/661 is valid. */
184 if ((c->x86_model==6) && ((c->x86_mask==0) || (c->x86_mask==1)))
185 goto valid_k7;
186
187 /* Duron 670 is valid */
188 if ((c->x86_model==7) && (c->x86_mask==0))
189 goto valid_k7;
190
191 /*
192 * Athlon 662, Duron 671, and Athlon >model 7 have capability bit.
193 * It's worth noting that the A5 stepping (662) of some Athlon XP's
194 * have the MP bit set.
195 * See http://www.heise.de/newsticker/data/jow-18.10.01-000 for more.
196 */
197 if (((c->x86_model==6) && (c->x86_mask>=2)) ||
198 ((c->x86_model==7) && (c->x86_mask>=1)) ||
199 (c->x86_model> 7))
200 if (cpu_has_mp)
201 goto valid_k7;
202
203 /* If we get here, it's not a certified SMP capable AMD system. */
9f158333 204 add_taint(TAINT_UNSAFE_SMP);
1da177e4
LT
205 }
206
207valid_k7:
208 ;
209}
210
211/*
212 * TSC synchronization.
213 *
214 * We first check whether all CPUs have their TSC's synchronized,
215 * then we print a warning if not, and always resync.
216 */
217
218static atomic_t tsc_start_flag = ATOMIC_INIT(0);
219static atomic_t tsc_count_start = ATOMIC_INIT(0);
220static atomic_t tsc_count_stop = ATOMIC_INIT(0);
221static unsigned long long tsc_values[NR_CPUS];
222
223#define NR_LOOPS 5
224
225static void __init synchronize_tsc_bp (void)
226{
227 int i;
228 unsigned long long t0;
229 unsigned long long sum, avg;
230 long long delta;
a3a255e7 231 unsigned int one_usec;
1da177e4
LT
232 int buggy = 0;
233
234 printk(KERN_INFO "checking TSC synchronization across %u CPUs: ", num_booting_cpus());
235
236 /* convert from kcyc/sec to cyc/usec */
237 one_usec = cpu_khz / 1000;
238
239 atomic_set(&tsc_start_flag, 1);
240 wmb();
241
242 /*
243 * We loop a few times to get a primed instruction cache,
244 * then the last pass is more or less synchronized and
245 * the BP and APs set their cycle counters to zero all at
246 * once. This reduces the chance of having random offsets
247 * between the processors, and guarantees that the maximum
248 * delay between the cycle counters is never bigger than
249 * the latency of information-passing (cachelines) between
250 * two CPUs.
251 */
252 for (i = 0; i < NR_LOOPS; i++) {
253 /*
254 * all APs synchronize but they loop on '== num_cpus'
255 */
256 while (atomic_read(&tsc_count_start) != num_booting_cpus()-1)
257 mb();
258 atomic_set(&tsc_count_stop, 0);
259 wmb();
260 /*
261 * this lets the APs save their current TSC:
262 */
263 atomic_inc(&tsc_count_start);
264
265 rdtscll(tsc_values[smp_processor_id()]);
266 /*
267 * We clear the TSC in the last loop:
268 */
269 if (i == NR_LOOPS-1)
270 write_tsc(0, 0);
271
272 /*
273 * Wait for all APs to leave the synchronization point:
274 */
275 while (atomic_read(&tsc_count_stop) != num_booting_cpus()-1)
276 mb();
277 atomic_set(&tsc_count_start, 0);
278 wmb();
279 atomic_inc(&tsc_count_stop);
280 }
281
282 sum = 0;
283 for (i = 0; i < NR_CPUS; i++) {
284 if (cpu_isset(i, cpu_callout_map)) {
285 t0 = tsc_values[i];
286 sum += t0;
287 }
288 }
289 avg = sum;
290 do_div(avg, num_booting_cpus());
291
292 sum = 0;
293 for (i = 0; i < NR_CPUS; i++) {
294 if (!cpu_isset(i, cpu_callout_map))
295 continue;
296 delta = tsc_values[i] - avg;
297 if (delta < 0)
298 delta = -delta;
299 /*
300 * We report bigger than 2 microseconds clock differences.
301 */
302 if (delta > 2*one_usec) {
303 long realdelta;
304 if (!buggy) {
305 buggy = 1;
306 printk("\n");
307 }
308 realdelta = delta;
309 do_div(realdelta, one_usec);
310 if (tsc_values[i] < avg)
311 realdelta = -realdelta;
312
313 printk(KERN_INFO "CPU#%d had %ld usecs TSC skew, fixed it up.\n", i, realdelta);
314 }
315
316 sum += delta;
317 }
318 if (!buggy)
319 printk("passed.\n");
320}
321
322static void __init synchronize_tsc_ap (void)
323{
324 int i;
325
326 /*
327 * Not every cpu is online at the time
328 * this gets called, so we first wait for the BP to
329 * finish SMP initialization:
330 */
331 while (!atomic_read(&tsc_start_flag)) mb();
332
333 for (i = 0; i < NR_LOOPS; i++) {
334 atomic_inc(&tsc_count_start);
335 while (atomic_read(&tsc_count_start) != num_booting_cpus())
336 mb();
337
338 rdtscll(tsc_values[smp_processor_id()]);
339 if (i == NR_LOOPS-1)
340 write_tsc(0, 0);
341
342 atomic_inc(&tsc_count_stop);
343 while (atomic_read(&tsc_count_stop) != num_booting_cpus()) mb();
344 }
345}
346#undef NR_LOOPS
347
348extern void calibrate_delay(void);
349
350static atomic_t init_deasserted;
351
0bb3184d 352static void __devinit smp_callin(void)
1da177e4
LT
353{
354 int cpuid, phys_id;
355 unsigned long timeout;
356
357 /*
358 * If waken up by an INIT in an 82489DX configuration
359 * we may get here before an INIT-deassert IPI reaches
360 * our local APIC. We have to wait for the IPI or we'll
361 * lock up on an APIC access.
362 */
363 wait_for_init_deassert(&init_deasserted);
364
365 /*
366 * (This works even if the APIC is not enabled.)
367 */
368 phys_id = GET_APIC_ID(apic_read(APIC_ID));
369 cpuid = smp_processor_id();
370 if (cpu_isset(cpuid, cpu_callin_map)) {
371 printk("huh, phys CPU#%d, CPU#%d already present??\n",
372 phys_id, cpuid);
373 BUG();
374 }
375 Dprintk("CPU#%d (phys ID: %d) waiting for CALLOUT\n", cpuid, phys_id);
376
377 /*
378 * STARTUP IPIs are fragile beasts as they might sometimes
379 * trigger some glue motherboard logic. Complete APIC bus
380 * silence for 1 second, this overestimates the time the
381 * boot CPU is spending to send the up to 2 STARTUP IPIs
382 * by a factor of two. This should be enough.
383 */
384
385 /*
386 * Waiting 2s total for startup (udelay is not yet working)
387 */
388 timeout = jiffies + 2*HZ;
389 while (time_before(jiffies, timeout)) {
390 /*
391 * Has the boot CPU finished it's STARTUP sequence?
392 */
393 if (cpu_isset(cpuid, cpu_callout_map))
394 break;
395 rep_nop();
396 }
397
398 if (!time_before(jiffies, timeout)) {
399 printk("BUG: CPU%d started up but did not get a callout!\n",
400 cpuid);
401 BUG();
402 }
403
404 /*
405 * the boot CPU has finished the init stage and is spinning
406 * on callin_map until we finish. We are free to set up this
407 * CPU, first the APIC. (this is probably redundant on most
408 * boards)
409 */
410
411 Dprintk("CALLIN, before setup_local_APIC().\n");
412 smp_callin_clear_local_apic();
413 setup_local_APIC();
414 map_cpu_to_logical_apicid();
415
416 /*
417 * Get our bogomips.
418 */
419 calibrate_delay();
420 Dprintk("Stack at about %p\n",&cpuid);
421
422 /*
423 * Save our processor parameters
424 */
425 smp_store_cpu_info(cpuid);
426
427 disable_APIC_timer();
428
429 /*
430 * Allow the master to continue.
431 */
432 cpu_set(cpuid, cpu_callin_map);
433
434 /*
435 * Synchronize the TSC with the BP
436 */
e1367daf 437 if (cpu_has_tsc && cpu_khz && !tsc_sync_disabled)
1da177e4
LT
438 synchronize_tsc_ap();
439}
440
441static int cpucount;
442
94605eff
SS
443/* representing cpus for which sibling maps can be computed */
444static cpumask_t cpu_sibling_setup_map;
445
d720803a
LS
446static inline void
447set_cpu_sibling_map(int cpu)
448{
449 int i;
94605eff
SS
450 struct cpuinfo_x86 *c = cpu_data;
451
452 cpu_set(cpu, cpu_sibling_setup_map);
d720803a
LS
453
454 if (smp_num_siblings > 1) {
94605eff
SS
455 for_each_cpu_mask(i, cpu_sibling_setup_map) {
456 if (phys_proc_id[cpu] == phys_proc_id[i] &&
457 cpu_core_id[cpu] == cpu_core_id[i]) {
d720803a
LS
458 cpu_set(i, cpu_sibling_map[cpu]);
459 cpu_set(cpu, cpu_sibling_map[i]);
94605eff
SS
460 cpu_set(i, cpu_core_map[cpu]);
461 cpu_set(cpu, cpu_core_map[i]);
d720803a
LS
462 }
463 }
464 } else {
465 cpu_set(cpu, cpu_sibling_map[cpu]);
466 }
467
94605eff 468 if (current_cpu_data.x86_max_cores == 1) {
d720803a 469 cpu_core_map[cpu] = cpu_sibling_map[cpu];
94605eff
SS
470 c[cpu].booted_cores = 1;
471 return;
472 }
473
474 for_each_cpu_mask(i, cpu_sibling_setup_map) {
475 if (phys_proc_id[cpu] == phys_proc_id[i]) {
476 cpu_set(i, cpu_core_map[cpu]);
477 cpu_set(cpu, cpu_core_map[i]);
478 /*
479 * Does this new cpu bringup a new core?
480 */
481 if (cpus_weight(cpu_sibling_map[cpu]) == 1) {
482 /*
483 * for each core in package, increment
484 * the booted_cores for this new cpu
485 */
486 if (first_cpu(cpu_sibling_map[i]) == i)
487 c[cpu].booted_cores++;
488 /*
489 * increment the core count for all
490 * the other cpus in this package
491 */
492 if (i != cpu)
493 c[i].booted_cores++;
494 } else if (i != cpu && !c[cpu].booted_cores)
495 c[cpu].booted_cores = c[i].booted_cores;
496 }
d720803a
LS
497 }
498}
499
1da177e4
LT
500/*
501 * Activate a secondary processor.
502 */
0bb3184d 503static void __devinit start_secondary(void *unused)
1da177e4
LT
504{
505 /*
506 * Dont put anything before smp_callin(), SMP
507 * booting is too fragile that we want to limit the
508 * things done here to the most necessary things.
509 */
510 cpu_init();
5bfb5d69 511 preempt_disable();
1da177e4
LT
512 smp_callin();
513 while (!cpu_isset(smp_processor_id(), smp_commenced_mask))
514 rep_nop();
515 setup_secondary_APIC_clock();
516 if (nmi_watchdog == NMI_IO_APIC) {
517 disable_8259A_irq(0);
518 enable_NMI_through_LVT0(NULL);
519 enable_8259A_irq(0);
520 }
521 enable_APIC_timer();
522 /*
523 * low-memory mappings have been cleared, flush them from
524 * the local TLBs too.
525 */
526 local_flush_tlb();
6fe940d6 527
d720803a
LS
528 /* This must be done before setting cpu_online_map */
529 set_cpu_sibling_map(raw_smp_processor_id());
530 wmb();
531
6fe940d6
LS
532 /*
533 * We need to hold call_lock, so there is no inconsistency
534 * between the time smp_call_function() determines number of
535 * IPI receipients, and the time when the determination is made
536 * for which cpus receive the IPI. Holding this
537 * lock helps us to not include this cpu in a currently in progress
538 * smp_call_function().
539 */
540 lock_ipi_call_lock();
1da177e4 541 cpu_set(smp_processor_id(), cpu_online_map);
6fe940d6 542 unlock_ipi_call_lock();
e1367daf 543 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
1da177e4
LT
544
545 /* We can take interrupts now: we're officially "up". */
546 local_irq_enable();
547
548 wmb();
549 cpu_idle();
550}
551
552/*
553 * Everything has been set up for the secondary
554 * CPUs - they just need to reload everything
555 * from the task structure
556 * This function must not return.
557 */
0bb3184d 558void __devinit initialize_secondary(void)
1da177e4
LT
559{
560 /*
561 * We don't actually need to load the full TSS,
562 * basically just the stack pointer and the eip.
563 */
564
565 asm volatile(
566 "movl %0,%%esp\n\t"
567 "jmp *%1"
568 :
569 :"r" (current->thread.esp),"r" (current->thread.eip));
570}
571
572extern struct {
573 void * esp;
574 unsigned short ss;
575} stack_start;
576
577#ifdef CONFIG_NUMA
578
579/* which logical CPUs are on which nodes */
6c036527 580cpumask_t node_2_cpu_mask[MAX_NUMNODES] __read_mostly =
1da177e4
LT
581 { [0 ... MAX_NUMNODES-1] = CPU_MASK_NONE };
582/* which node each logical CPU is on */
6c036527 583int cpu_2_node[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = 0 };
1da177e4
LT
584EXPORT_SYMBOL(cpu_2_node);
585
586/* set up a mapping between cpu and node. */
587static inline void map_cpu_to_node(int cpu, int node)
588{
589 printk("Mapping cpu %d to node %d\n", cpu, node);
590 cpu_set(cpu, node_2_cpu_mask[node]);
591 cpu_2_node[cpu] = node;
592}
593
594/* undo a mapping between cpu and node. */
595static inline void unmap_cpu_to_node(int cpu)
596{
597 int node;
598
599 printk("Unmapping cpu %d from all nodes\n", cpu);
600 for (node = 0; node < MAX_NUMNODES; node ++)
601 cpu_clear(cpu, node_2_cpu_mask[node]);
602 cpu_2_node[cpu] = 0;
603}
604#else /* !CONFIG_NUMA */
605
606#define map_cpu_to_node(cpu, node) ({})
607#define unmap_cpu_to_node(cpu) ({})
608
609#endif /* CONFIG_NUMA */
610
6c036527 611u8 cpu_2_logical_apicid[NR_CPUS] __read_mostly = { [0 ... NR_CPUS-1] = BAD_APICID };
1da177e4
LT
612
613static void map_cpu_to_logical_apicid(void)
614{
615 int cpu = smp_processor_id();
616 int apicid = logical_smp_processor_id();
617
618 cpu_2_logical_apicid[cpu] = apicid;
619 map_cpu_to_node(cpu, apicid_to_node(apicid));
620}
621
622static void unmap_cpu_to_logical_apicid(int cpu)
623{
624 cpu_2_logical_apicid[cpu] = BAD_APICID;
625 unmap_cpu_to_node(cpu);
626}
627
628#if APIC_DEBUG
629static inline void __inquire_remote_apic(int apicid)
630{
631 int i, regs[] = { APIC_ID >> 4, APIC_LVR >> 4, APIC_SPIV >> 4 };
632 char *names[] = { "ID", "VERSION", "SPIV" };
633 int timeout, status;
634
635 printk("Inquiring remote APIC #%d...\n", apicid);
636
38e548ee 637 for (i = 0; i < ARRAY_SIZE(regs); i++) {
1da177e4
LT
638 printk("... APIC #%d %s: ", apicid, names[i]);
639
640 /*
641 * Wait for idle.
642 */
643 apic_wait_icr_idle();
644
645 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(apicid));
646 apic_write_around(APIC_ICR, APIC_DM_REMRD | regs[i]);
647
648 timeout = 0;
649 do {
650 udelay(100);
651 status = apic_read(APIC_ICR) & APIC_ICR_RR_MASK;
652 } while (status == APIC_ICR_RR_INPROG && timeout++ < 1000);
653
654 switch (status) {
655 case APIC_ICR_RR_VALID:
656 status = apic_read(APIC_RRR);
657 printk("%08x\n", status);
658 break;
659 default:
660 printk("failed\n");
661 }
662 }
663}
664#endif
665
666#ifdef WAKE_SECONDARY_VIA_NMI
667/*
668 * Poke the other CPU in the eye via NMI to wake it up. Remember that the normal
669 * INIT, INIT, STARTUP sequence will reset the chip hard for us, and this
670 * won't ... remember to clear down the APIC, etc later.
671 */
0bb3184d 672static int __devinit
1da177e4
LT
673wakeup_secondary_cpu(int logical_apicid, unsigned long start_eip)
674{
675 unsigned long send_status = 0, accept_status = 0;
676 int timeout, maxlvt;
677
678 /* Target chip */
679 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(logical_apicid));
680
681 /* Boot on the stack */
682 /* Kick the second */
683 apic_write_around(APIC_ICR, APIC_DM_NMI | APIC_DEST_LOGICAL);
684
685 Dprintk("Waiting for send to finish...\n");
686 timeout = 0;
687 do {
688 Dprintk("+");
689 udelay(100);
690 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
691 } while (send_status && (timeout++ < 1000));
692
693 /*
694 * Give the other CPU some time to accept the IPI.
695 */
696 udelay(200);
697 /*
698 * Due to the Pentium erratum 3AP.
699 */
700 maxlvt = get_maxlvt();
701 if (maxlvt > 3) {
702 apic_read_around(APIC_SPIV);
703 apic_write(APIC_ESR, 0);
704 }
705 accept_status = (apic_read(APIC_ESR) & 0xEF);
706 Dprintk("NMI sent.\n");
707
708 if (send_status)
709 printk("APIC never delivered???\n");
710 if (accept_status)
711 printk("APIC delivery error (%lx).\n", accept_status);
712
713 return (send_status | accept_status);
714}
715#endif /* WAKE_SECONDARY_VIA_NMI */
716
717#ifdef WAKE_SECONDARY_VIA_INIT
0bb3184d 718static int __devinit
1da177e4
LT
719wakeup_secondary_cpu(int phys_apicid, unsigned long start_eip)
720{
721 unsigned long send_status = 0, accept_status = 0;
722 int maxlvt, timeout, num_starts, j;
723
724 /*
725 * Be paranoid about clearing APIC errors.
726 */
727 if (APIC_INTEGRATED(apic_version[phys_apicid])) {
728 apic_read_around(APIC_SPIV);
729 apic_write(APIC_ESR, 0);
730 apic_read(APIC_ESR);
731 }
732
733 Dprintk("Asserting INIT.\n");
734
735 /*
736 * Turn INIT on target chip
737 */
738 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
739
740 /*
741 * Send IPI
742 */
743 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_INT_ASSERT
744 | APIC_DM_INIT);
745
746 Dprintk("Waiting for send to finish...\n");
747 timeout = 0;
748 do {
749 Dprintk("+");
750 udelay(100);
751 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
752 } while (send_status && (timeout++ < 1000));
753
754 mdelay(10);
755
756 Dprintk("Deasserting INIT.\n");
757
758 /* Target chip */
759 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
760
761 /* Send IPI */
762 apic_write_around(APIC_ICR, APIC_INT_LEVELTRIG | APIC_DM_INIT);
763
764 Dprintk("Waiting for send to finish...\n");
765 timeout = 0;
766 do {
767 Dprintk("+");
768 udelay(100);
769 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
770 } while (send_status && (timeout++ < 1000));
771
772 atomic_set(&init_deasserted, 1);
773
774 /*
775 * Should we send STARTUP IPIs ?
776 *
777 * Determine this based on the APIC version.
778 * If we don't have an integrated APIC, don't send the STARTUP IPIs.
779 */
780 if (APIC_INTEGRATED(apic_version[phys_apicid]))
781 num_starts = 2;
782 else
783 num_starts = 0;
784
785 /*
786 * Run STARTUP IPI loop.
787 */
788 Dprintk("#startup loops: %d.\n", num_starts);
789
790 maxlvt = get_maxlvt();
791
792 for (j = 1; j <= num_starts; j++) {
793 Dprintk("Sending STARTUP #%d.\n",j);
794 apic_read_around(APIC_SPIV);
795 apic_write(APIC_ESR, 0);
796 apic_read(APIC_ESR);
797 Dprintk("After apic_write.\n");
798
799 /*
800 * STARTUP IPI
801 */
802
803 /* Target chip */
804 apic_write_around(APIC_ICR2, SET_APIC_DEST_FIELD(phys_apicid));
805
806 /* Boot on the stack */
807 /* Kick the second */
808 apic_write_around(APIC_ICR, APIC_DM_STARTUP
809 | (start_eip >> 12));
810
811 /*
812 * Give the other CPU some time to accept the IPI.
813 */
814 udelay(300);
815
816 Dprintk("Startup point 1.\n");
817
818 Dprintk("Waiting for send to finish...\n");
819 timeout = 0;
820 do {
821 Dprintk("+");
822 udelay(100);
823 send_status = apic_read(APIC_ICR) & APIC_ICR_BUSY;
824 } while (send_status && (timeout++ < 1000));
825
826 /*
827 * Give the other CPU some time to accept the IPI.
828 */
829 udelay(200);
830 /*
831 * Due to the Pentium erratum 3AP.
832 */
833 if (maxlvt > 3) {
834 apic_read_around(APIC_SPIV);
835 apic_write(APIC_ESR, 0);
836 }
837 accept_status = (apic_read(APIC_ESR) & 0xEF);
838 if (send_status || accept_status)
839 break;
840 }
841 Dprintk("After Startup.\n");
842
843 if (send_status)
844 printk("APIC never delivered???\n");
845 if (accept_status)
846 printk("APIC delivery error (%lx).\n", accept_status);
847
848 return (send_status | accept_status);
849}
850#endif /* WAKE_SECONDARY_VIA_INIT */
851
852extern cpumask_t cpu_initialized;
e1367daf
LS
853static inline int alloc_cpu_id(void)
854{
855 cpumask_t tmp_map;
856 int cpu;
857 cpus_complement(tmp_map, cpu_present_map);
858 cpu = first_cpu(tmp_map);
859 if (cpu >= NR_CPUS)
860 return -ENODEV;
861 return cpu;
862}
863
864#ifdef CONFIG_HOTPLUG_CPU
865static struct task_struct * __devinitdata cpu_idle_tasks[NR_CPUS];
866static inline struct task_struct * alloc_idle_task(int cpu)
867{
868 struct task_struct *idle;
869
870 if ((idle = cpu_idle_tasks[cpu]) != NULL) {
871 /* initialize thread_struct. we really want to avoid destroy
872 * idle tread
873 */
07b047fc 874 idle->thread.esp = (unsigned long)task_pt_regs(idle);
e1367daf
LS
875 init_idle(idle, cpu);
876 return idle;
877 }
878 idle = fork_idle(cpu);
879
880 if (!IS_ERR(idle))
881 cpu_idle_tasks[cpu] = idle;
882 return idle;
883}
884#else
885#define alloc_idle_task(cpu) fork_idle(cpu)
886#endif
1da177e4 887
e1367daf 888static int __devinit do_boot_cpu(int apicid, int cpu)
1da177e4
LT
889/*
890 * NOTE - on most systems this is a PHYSICAL apic ID, but on multiquad
891 * (ie clustered apic addressing mode), this is a LOGICAL apic ID.
892 * Returns zero if CPU booted OK, else error code from wakeup_secondary_cpu.
893 */
894{
895 struct task_struct *idle;
896 unsigned long boot_error;
e1367daf 897 int timeout;
1da177e4
LT
898 unsigned long start_eip;
899 unsigned short nmi_high = 0, nmi_low = 0;
900
e1367daf
LS
901 ++cpucount;
902
1da177e4
LT
903 /*
904 * We can't use kernel_thread since we must avoid to
905 * reschedule the child.
906 */
e1367daf 907 idle = alloc_idle_task(cpu);
1da177e4
LT
908 if (IS_ERR(idle))
909 panic("failed fork for CPU %d", cpu);
910 idle->thread.eip = (unsigned long) start_secondary;
911 /* start_eip had better be page-aligned! */
912 start_eip = setup_trampoline();
913
914 /* So we see what's up */
915 printk("Booting processor %d/%d eip %lx\n", cpu, apicid, start_eip);
916 /* Stack for startup_32 can be just as for start_secondary onwards */
917 stack_start.esp = (void *) idle->thread.esp;
918
919 irq_ctx_init(cpu);
920
921 /*
922 * This grunge runs the startup process for
923 * the targeted processor.
924 */
925
926 atomic_set(&init_deasserted, 0);
927
928 Dprintk("Setting warm reset code and vector.\n");
929
930 store_NMI_vector(&nmi_high, &nmi_low);
931
932 smpboot_setup_warm_reset_vector(start_eip);
933
934 /*
935 * Starting actual IPI sequence...
936 */
937 boot_error = wakeup_secondary_cpu(apicid, start_eip);
938
939 if (!boot_error) {
940 /*
941 * allow APs to start initializing.
942 */
943 Dprintk("Before Callout %d.\n", cpu);
944 cpu_set(cpu, cpu_callout_map);
945 Dprintk("After Callout %d.\n", cpu);
946
947 /*
948 * Wait 5s total for a response
949 */
950 for (timeout = 0; timeout < 50000; timeout++) {
951 if (cpu_isset(cpu, cpu_callin_map))
952 break; /* It has booted */
953 udelay(100);
954 }
955
956 if (cpu_isset(cpu, cpu_callin_map)) {
957 /* number CPUs logically, starting from 1 (BSP is 0) */
958 Dprintk("OK.\n");
959 printk("CPU%d: ", cpu);
960 print_cpu_info(&cpu_data[cpu]);
961 Dprintk("CPU has booted.\n");
962 } else {
963 boot_error= 1;
964 if (*((volatile unsigned char *)trampoline_base)
965 == 0xA5)
966 /* trampoline started but...? */
967 printk("Stuck ??\n");
968 else
969 /* trampoline code not run */
970 printk("Not responding.\n");
971 inquire_remote_apic(apicid);
972 }
973 }
e1367daf 974
1da177e4
LT
975 if (boot_error) {
976 /* Try to put things back the way they were before ... */
977 unmap_cpu_to_logical_apicid(cpu);
978 cpu_clear(cpu, cpu_callout_map); /* was set here (do_boot_cpu()) */
979 cpu_clear(cpu, cpu_initialized); /* was set by cpu_init() */
980 cpucount--;
e1367daf
LS
981 } else {
982 x86_cpu_to_apicid[cpu] = apicid;
983 cpu_set(cpu, cpu_present_map);
1da177e4
LT
984 }
985
986 /* mark "stuck" area as not stuck */
987 *((volatile unsigned long *)trampoline_base) = 0;
988
989 return boot_error;
990}
991
e1367daf
LS
992#ifdef CONFIG_HOTPLUG_CPU
993void cpu_exit_clear(void)
994{
995 int cpu = raw_smp_processor_id();
996
997 idle_task_exit();
998
999 cpucount --;
1000 cpu_uninit();
1001 irq_ctx_exit(cpu);
1002
1003 cpu_clear(cpu, cpu_callout_map);
1004 cpu_clear(cpu, cpu_callin_map);
1005 cpu_clear(cpu, cpu_present_map);
1006
1007 cpu_clear(cpu, smp_commenced_mask);
1008 unmap_cpu_to_logical_apicid(cpu);
1009}
1010
1011struct warm_boot_cpu_info {
1012 struct completion *complete;
1013 int apicid;
1014 int cpu;
1015};
1016
1017static void __devinit do_warm_boot_cpu(void *p)
1018{
1019 struct warm_boot_cpu_info *info = p;
1020 do_boot_cpu(info->apicid, info->cpu);
1021 complete(info->complete);
1022}
1023
1024int __devinit smp_prepare_cpu(int cpu)
1025{
1026 DECLARE_COMPLETION(done);
1027 struct warm_boot_cpu_info info;
1028 struct work_struct task;
1029 int apicid, ret;
1030
1031 lock_cpu_hotplug();
82c3c03a
SV
1032
1033 /*
1034 * On x86, CPU0 is never offlined. Trying to bring up an
1035 * already-booted CPU will hang. So check for that case.
1036 */
1037 if (cpu_online(cpu)) {
1038 ret = -EINVAL;
1039 goto exit;
1040 }
1041
e1367daf
LS
1042 apicid = x86_cpu_to_apicid[cpu];
1043 if (apicid == BAD_APICID) {
1044 ret = -ENODEV;
1045 goto exit;
1046 }
1047
1048 info.complete = &done;
1049 info.apicid = apicid;
1050 info.cpu = cpu;
1051 INIT_WORK(&task, do_warm_boot_cpu, &info);
1052
1053 tsc_sync_disabled = 1;
1054
1055 /* init low mem mapping */
d7271b14
ZA
1056 clone_pgd_range(swapper_pg_dir, swapper_pg_dir + USER_PGD_PTRS,
1057 KERNEL_PGD_PTRS);
e1367daf
LS
1058 flush_tlb_all();
1059 schedule_work(&task);
1060 wait_for_completion(&done);
1061
1062 tsc_sync_disabled = 0;
1063 zap_low_mappings();
1064 ret = 0;
1065exit:
1066 unlock_cpu_hotplug();
1067 return ret;
1068}
1069#endif
1070
1da177e4
LT
1071static void smp_tune_scheduling (void)
1072{
1073 unsigned long cachesize; /* kB */
1074 unsigned long bandwidth = 350; /* MB/s */
1075 /*
1076 * Rough estimation for SMP scheduling, this is the number of
1077 * cycles it takes for a fully memory-limited process to flush
1078 * the SMP-local cache.
1079 *
1080 * (For a P5 this pretty much means we will choose another idle
1081 * CPU almost always at wakeup time (this is due to the small
1082 * L1 cache), on PIIs it's around 50-100 usecs, depending on
1083 * the cache size)
1084 */
1085
1086 if (!cpu_khz) {
1087 /*
1088 * this basically disables processor-affinity
1089 * scheduling on SMP without a TSC.
1090 */
1091 return;
1092 } else {
1093 cachesize = boot_cpu_data.x86_cache_size;
1094 if (cachesize == -1) {
1095 cachesize = 16; /* Pentiums, 2x8kB cache */
1096 bandwidth = 100;
1097 }
198e2f18 1098 max_cache_size = cachesize * 1024;
1da177e4
LT
1099 }
1100}
1101
1102/*
1103 * Cycle through the processors sending APIC IPIs to boot each.
1104 */
1105
1106static int boot_cpu_logical_apicid;
1107/* Where the IO area was mapped on multiquad, always 0 otherwise */
1108void *xquad_portio;
129f6946
AD
1109#ifdef CONFIG_X86_NUMAQ
1110EXPORT_SYMBOL(xquad_portio);
1111#endif
1da177e4 1112
1da177e4
LT
1113static void __init smp_boot_cpus(unsigned int max_cpus)
1114{
1115 int apicid, cpu, bit, kicked;
1116 unsigned long bogosum = 0;
1117
1118 /*
1119 * Setup boot CPU information
1120 */
1121 smp_store_cpu_info(0); /* Final full version of the data */
1122 printk("CPU%d: ", 0);
1123 print_cpu_info(&cpu_data[0]);
1124
1e4c85f9 1125 boot_cpu_physical_apicid = GET_APIC_ID(apic_read(APIC_ID));
1da177e4
LT
1126 boot_cpu_logical_apicid = logical_smp_processor_id();
1127 x86_cpu_to_apicid[0] = boot_cpu_physical_apicid;
1128
1129 current_thread_info()->cpu = 0;
1130 smp_tune_scheduling();
1da177e4 1131
94605eff 1132 set_cpu_sibling_map(0);
3dd9d514 1133
1da177e4
LT
1134 /*
1135 * If we couldn't find an SMP configuration at boot time,
1136 * get out of here now!
1137 */
1138 if (!smp_found_config && !acpi_lapic) {
1139 printk(KERN_NOTICE "SMP motherboard not detected.\n");
1e4c85f9
LT
1140 smpboot_clear_io_apic_irqs();
1141 phys_cpu_present_map = physid_mask_of_physid(0);
1142 if (APIC_init_uniprocessor())
1143 printk(KERN_NOTICE "Local APIC not detected."
1144 " Using dummy APIC emulation.\n");
1145 map_cpu_to_logical_apicid();
1146 cpu_set(0, cpu_sibling_map[0]);
1147 cpu_set(0, cpu_core_map[0]);
1148 return;
1149 }
1150
1151 /*
1152 * Should not be necessary because the MP table should list the boot
1153 * CPU too, but we do it for the sake of robustness anyway.
1154 * Makes no sense to do this check in clustered apic mode, so skip it
1155 */
1156 if (!check_phys_apicid_present(boot_cpu_physical_apicid)) {
1157 printk("weird, boot CPU (#%d) not listed by the BIOS.\n",
1158 boot_cpu_physical_apicid);
1159 physid_set(hard_smp_processor_id(), phys_cpu_present_map);
1160 }
1161
1162 /*
1163 * If we couldn't find a local APIC, then get out of here now!
1164 */
1165 if (APIC_INTEGRATED(apic_version[boot_cpu_physical_apicid]) && !cpu_has_apic) {
1166 printk(KERN_ERR "BIOS bug, local APIC #%d not detected!...\n",
1167 boot_cpu_physical_apicid);
1168 printk(KERN_ERR "... forcing use of dummy APIC emulation. (tell your hw vendor)\n");
1169 smpboot_clear_io_apic_irqs();
1170 phys_cpu_present_map = physid_mask_of_physid(0);
1171 cpu_set(0, cpu_sibling_map[0]);
1172 cpu_set(0, cpu_core_map[0]);
1da177e4
LT
1173 return;
1174 }
1175
1e4c85f9
LT
1176 verify_local_APIC();
1177
1da177e4
LT
1178 /*
1179 * If SMP should be disabled, then really disable it!
1180 */
1e4c85f9
LT
1181 if (!max_cpus) {
1182 smp_found_config = 0;
1183 printk(KERN_INFO "SMP mode deactivated, forcing use of dummy APIC emulation.\n");
1184 smpboot_clear_io_apic_irqs();
1185 phys_cpu_present_map = physid_mask_of_physid(0);
1186 cpu_set(0, cpu_sibling_map[0]);
1187 cpu_set(0, cpu_core_map[0]);
1da177e4
LT
1188 return;
1189 }
1190
1e4c85f9
LT
1191 connect_bsp_APIC();
1192 setup_local_APIC();
1193 map_cpu_to_logical_apicid();
1194
1195
1da177e4
LT
1196 setup_portio_remap();
1197
1198 /*
1199 * Scan the CPU present map and fire up the other CPUs via do_boot_cpu
1200 *
1201 * In clustered apic mode, phys_cpu_present_map is a constructed thus:
1202 * bits 0-3 are quad0, 4-7 are quad1, etc. A perverse twist on the
1203 * clustered apic ID.
1204 */
1205 Dprintk("CPU present map: %lx\n", physids_coerce(phys_cpu_present_map));
1206
1207 kicked = 1;
1208 for (bit = 0; kicked < NR_CPUS && bit < MAX_APICS; bit++) {
1209 apicid = cpu_present_to_apicid(bit);
1210 /*
1211 * Don't even attempt to start the boot CPU!
1212 */
1213 if ((apicid == boot_cpu_apicid) || (apicid == BAD_APICID))
1214 continue;
1215
1216 if (!check_apicid_present(bit))
1217 continue;
1218 if (max_cpus <= cpucount+1)
1219 continue;
1220
e1367daf 1221 if (((cpu = alloc_cpu_id()) <= 0) || do_boot_cpu(apicid, cpu))
1da177e4
LT
1222 printk("CPU #%d not responding - cannot use it.\n",
1223 apicid);
1224 else
1225 ++kicked;
1226 }
1227
1228 /*
1229 * Cleanup possible dangling ends...
1230 */
1231 smpboot_restore_warm_reset_vector();
1232
1233 /*
1234 * Allow the user to impress friends.
1235 */
1236 Dprintk("Before bogomips.\n");
1237 for (cpu = 0; cpu < NR_CPUS; cpu++)
1238 if (cpu_isset(cpu, cpu_callout_map))
1239 bogosum += cpu_data[cpu].loops_per_jiffy;
1240 printk(KERN_INFO
1241 "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
1242 cpucount+1,
1243 bogosum/(500000/HZ),
1244 (bogosum/(5000/HZ))%100);
1245
1246 Dprintk("Before bogocount - setting activated=1.\n");
1247
1248 if (smp_b_stepping)
1249 printk(KERN_WARNING "WARNING: SMP operation may be unreliable with B stepping processors.\n");
1250
1251 /*
1252 * Don't taint if we are running SMP kernel on a single non-MP
1253 * approved Athlon
1254 */
1255 if (tainted & TAINT_UNSAFE_SMP) {
1256 if (cpucount)
1257 printk (KERN_INFO "WARNING: This combination of AMD processors is not suitable for SMP.\n");
1258 else
1259 tainted &= ~TAINT_UNSAFE_SMP;
1260 }
1261
1262 Dprintk("Boot done.\n");
1263
1264 /*
1265 * construct cpu_sibling_map[], so that we can tell sibling CPUs
1266 * efficiently.
1267 */
3dd9d514 1268 for (cpu = 0; cpu < NR_CPUS; cpu++) {
1da177e4 1269 cpus_clear(cpu_sibling_map[cpu]);
3dd9d514
AK
1270 cpus_clear(cpu_core_map[cpu]);
1271 }
1da177e4 1272
d720803a
LS
1273 cpu_set(0, cpu_sibling_map[0]);
1274 cpu_set(0, cpu_core_map[0]);
1da177e4 1275
1e4c85f9
LT
1276 smpboot_setup_io_apic();
1277
1278 setup_boot_APIC_clock();
1279
1da177e4
LT
1280 /*
1281 * Synchronize the TSC with the AP
1282 */
1283 if (cpu_has_tsc && cpucount && cpu_khz)
1284 synchronize_tsc_bp();
1285}
1286
1287/* These are wrappers to interface to the new boot process. Someone
1288 who understands all this stuff should rewrite it properly. --RR 15/Jul/02 */
1289void __init smp_prepare_cpus(unsigned int max_cpus)
1290{
f3705136
ZM
1291 smp_commenced_mask = cpumask_of_cpu(0);
1292 cpu_callin_map = cpumask_of_cpu(0);
1293 mb();
1da177e4
LT
1294 smp_boot_cpus(max_cpus);
1295}
1296
1297void __devinit smp_prepare_boot_cpu(void)
1298{
1299 cpu_set(smp_processor_id(), cpu_online_map);
1300 cpu_set(smp_processor_id(), cpu_callout_map);
e1367daf 1301 cpu_set(smp_processor_id(), cpu_present_map);
4ad8d383 1302 cpu_set(smp_processor_id(), cpu_possible_map);
e1367daf 1303 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
1da177e4
LT
1304}
1305
f3705136 1306#ifdef CONFIG_HOTPLUG_CPU
e1367daf
LS
1307static void
1308remove_siblinginfo(int cpu)
1da177e4 1309{
e1367daf 1310 int sibling;
94605eff 1311 struct cpuinfo_x86 *c = cpu_data;
e1367daf 1312
94605eff
SS
1313 for_each_cpu_mask(sibling, cpu_core_map[cpu]) {
1314 cpu_clear(cpu, cpu_core_map[sibling]);
1315 /*
1316 * last thread sibling in this cpu core going down
1317 */
1318 if (cpus_weight(cpu_sibling_map[cpu]) == 1)
1319 c[sibling].booted_cores--;
1320 }
1321
e1367daf
LS
1322 for_each_cpu_mask(sibling, cpu_sibling_map[cpu])
1323 cpu_clear(cpu, cpu_sibling_map[sibling]);
e1367daf
LS
1324 cpus_clear(cpu_sibling_map[cpu]);
1325 cpus_clear(cpu_core_map[cpu]);
1326 phys_proc_id[cpu] = BAD_APICID;
1327 cpu_core_id[cpu] = BAD_APICID;
94605eff 1328 cpu_clear(cpu, cpu_sibling_setup_map);
f3705136
ZM
1329}
1330
1331int __cpu_disable(void)
1332{
1333 cpumask_t map = cpu_online_map;
1334 int cpu = smp_processor_id();
1335
1336 /*
1337 * Perhaps use cpufreq to drop frequency, but that could go
1338 * into generic code.
1339 *
1340 * We won't take down the boot processor on i386 due to some
1341 * interrupts only being able to be serviced by the BSP.
1342 * Especially so if we're not using an IOAPIC -zwane
1343 */
1344 if (cpu == 0)
1345 return -EBUSY;
1346
5e9ef02e 1347 clear_local_APIC();
f3705136
ZM
1348 /* Allow any queued timer interrupts to get serviced */
1349 local_irq_enable();
1350 mdelay(1);
1351 local_irq_disable();
1352
e1367daf
LS
1353 remove_siblinginfo(cpu);
1354
f3705136
ZM
1355 cpu_clear(cpu, map);
1356 fixup_irqs(map);
1357 /* It's now safe to remove this processor from the online map */
1358 cpu_clear(cpu, cpu_online_map);
1359 return 0;
1360}
1361
1362void __cpu_die(unsigned int cpu)
1363{
1364 /* We don't do anything here: idle task is faking death itself. */
1365 unsigned int i;
1366
1367 for (i = 0; i < 10; i++) {
1368 /* They ack this in play_dead by setting CPU_DEAD */
e1367daf
LS
1369 if (per_cpu(cpu_state, cpu) == CPU_DEAD) {
1370 printk ("CPU %d is now offline\n", cpu);
f3705136 1371 return;
e1367daf 1372 }
aeb8397b 1373 msleep(100);
1da177e4 1374 }
f3705136
ZM
1375 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1376}
1377#else /* ... !CONFIG_HOTPLUG_CPU */
1378int __cpu_disable(void)
1379{
1380 return -ENOSYS;
1381}
1da177e4 1382
f3705136
ZM
1383void __cpu_die(unsigned int cpu)
1384{
1385 /* We said "no" in __cpu_disable */
1386 BUG();
1387}
1388#endif /* CONFIG_HOTPLUG_CPU */
1389
1390int __devinit __cpu_up(unsigned int cpu)
1391{
1da177e4
LT
1392 /* In case one didn't come up */
1393 if (!cpu_isset(cpu, cpu_callin_map)) {
f3705136 1394 printk(KERN_DEBUG "skipping cpu%d, didn't come online\n", cpu);
1da177e4
LT
1395 local_irq_enable();
1396 return -EIO;
1397 }
1398
1399 local_irq_enable();
e1367daf 1400 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
1da177e4
LT
1401 /* Unleash the CPU! */
1402 cpu_set(cpu, smp_commenced_mask);
1403 while (!cpu_isset(cpu, cpu_online_map))
1404 mb();
1405 return 0;
1406}
1407
1408void __init smp_cpus_done(unsigned int max_cpus)
1409{
1410#ifdef CONFIG_X86_IO_APIC
1411 setup_ioapic_dest();
1412#endif
1413 zap_low_mappings();
e1367daf 1414#ifndef CONFIG_HOTPLUG_CPU
1da177e4
LT
1415 /*
1416 * Disable executability of the SMP trampoline:
1417 */
1418 set_kernel_exec((unsigned long)trampoline_base, trampoline_exec);
e1367daf 1419#endif
1da177e4
LT
1420}
1421
1422void __init smp_intr_init(void)
1423{
1424 /*
1425 * IRQ0 must be given a fixed assignment and initialized,
1426 * because it's used before the IO-APIC is set up.
1427 */
1428 set_intr_gate(FIRST_DEVICE_VECTOR, interrupt[0]);
1429
1430 /*
1431 * The reschedule interrupt is a CPU-to-CPU reschedule-helper
1432 * IPI, driven by wakeup.
1433 */
1434 set_intr_gate(RESCHEDULE_VECTOR, reschedule_interrupt);
1435
1436 /* IPI for invalidation */
1437 set_intr_gate(INVALIDATE_TLB_VECTOR, invalidate_interrupt);
1438
1439 /* IPI for generic function call */
1440 set_intr_gate(CALL_FUNCTION_VECTOR, call_function_interrupt);
1441}
This page took 0.179373 seconds and 5 git commands to generate.