Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * I/O SAPIC support. | |
3 | * | |
4 | * Copyright (C) 1999 Intel Corp. | |
5 | * Copyright (C) 1999 Asit Mallick <asit.k.mallick@intel.com> | |
6 | * Copyright (C) 2000-2002 J.I. Lee <jung-ik.lee@intel.com> | |
7 | * Copyright (C) 1999-2000, 2002-2003 Hewlett-Packard Co. | |
8 | * David Mosberger-Tang <davidm@hpl.hp.com> | |
9 | * Copyright (C) 1999 VA Linux Systems | |
10 | * Copyright (C) 1999,2000 Walt Drummond <drummond@valinux.com> | |
11 | * | |
46cba3dc ST |
12 | * 00/04/19 D. Mosberger Rewritten to mirror more closely the x86 I/O |
13 | * APIC code. In particular, we now have separate | |
14 | * handlers for edge and level triggered | |
15 | * interrupts. | |
16 | * 00/10/27 Asit Mallick, Goutham Rao <goutham.rao@intel.com> IRQ vector | |
17 | * allocation PCI to vector mapping, shared PCI | |
18 | * interrupts. | |
19 | * 00/10/27 D. Mosberger Document things a bit more to make them more | |
20 | * understandable. Clean up much of the old | |
21 | * IOSAPIC cruft. | |
22 | * 01/07/27 J.I. Lee PCI irq routing, Platform/Legacy interrupts | |
23 | * and fixes for ACPI S5(SoftOff) support. | |
1da177e4 | 24 | * 02/01/23 J.I. Lee iosapic pgm fixes for PCI irq routing from _PRT |
46cba3dc ST |
25 | * 02/01/07 E. Focht <efocht@ess.nec.de> Redirectable interrupt |
26 | * vectors in iosapic_set_affinity(), | |
27 | * initializations for /proc/irq/#/smp_affinity | |
1da177e4 LT |
28 | * 02/04/02 P. Diefenbaugh Cleaned up ACPI PCI IRQ routing. |
29 | * 02/04/18 J.I. Lee bug fix in iosapic_init_pci_irq | |
46cba3dc ST |
30 | * 02/04/30 J.I. Lee bug fix in find_iosapic to fix ACPI PCI IRQ to |
31 | * IOSAPIC mapping error | |
1da177e4 | 32 | * 02/07/29 T. Kochi Allocate interrupt vectors dynamically |
46cba3dc ST |
33 | * 02/08/04 T. Kochi Cleaned up terminology (irq, global system |
34 | * interrupt, vector, etc.) | |
35 | * 02/09/20 D. Mosberger Simplified by taking advantage of ACPI's | |
36 | * pci_irq code. | |
1da177e4 | 37 | * 03/02/19 B. Helgaas Make pcat_compat system-wide, not per-IOSAPIC. |
46cba3dc ST |
38 | * Remove iosapic_address & gsi_base from |
39 | * external interfaces. Rationalize | |
40 | * __init/__devinit attributes. | |
1da177e4 | 41 | * 04/12/04 Ashok Raj <ashok.raj@intel.com> Intel Corporation 2004 |
46cba3dc ST |
42 | * Updated to work with irq migration necessary |
43 | * for CPU Hotplug | |
1da177e4 LT |
44 | */ |
45 | /* | |
46cba3dc ST |
46 | * Here is what the interrupt logic between a PCI device and the kernel looks |
47 | * like: | |
1da177e4 | 48 | * |
46cba3dc ST |
49 | * (1) A PCI device raises one of the four interrupt pins (INTA, INTB, INTC, |
50 | * INTD). The device is uniquely identified by its bus-, and slot-number | |
51 | * (the function number does not matter here because all functions share | |
52 | * the same interrupt lines). | |
1da177e4 | 53 | * |
46cba3dc ST |
54 | * (2) The motherboard routes the interrupt line to a pin on a IOSAPIC |
55 | * controller. Multiple interrupt lines may have to share the same | |
56 | * IOSAPIC pin (if they're level triggered and use the same polarity). | |
57 | * Each interrupt line has a unique Global System Interrupt (GSI) number | |
58 | * which can be calculated as the sum of the controller's base GSI number | |
59 | * and the IOSAPIC pin number to which the line connects. | |
1da177e4 | 60 | * |
46cba3dc ST |
61 | * (3) The IOSAPIC uses an internal routing table entries (RTEs) to map the |
62 | * IOSAPIC pin into the IA-64 interrupt vector. This interrupt vector is then | |
63 | * sent to the CPU. | |
1da177e4 | 64 | * |
46cba3dc ST |
65 | * (4) The kernel recognizes an interrupt as an IRQ. The IRQ interface is |
66 | * used as architecture-independent interrupt handling mechanism in Linux. | |
67 | * As an IRQ is a number, we have to have | |
68 | * IA-64 interrupt vector number <-> IRQ number mapping. On smaller | |
69 | * systems, we use one-to-one mapping between IA-64 vector and IRQ. A | |
70 | * platform can implement platform_irq_to_vector(irq) and | |
1da177e4 LT |
71 | * platform_local_vector_to_irq(vector) APIs to differentiate the mapping. |
72 | * Please see also include/asm-ia64/hw_irq.h for those APIs. | |
73 | * | |
74 | * To sum up, there are three levels of mappings involved: | |
75 | * | |
76 | * PCI pin -> global system interrupt (GSI) -> IA-64 vector <-> IRQ | |
77 | * | |
46cba3dc ST |
78 | * Note: The term "IRQ" is loosely used everywhere in Linux kernel to |
79 | * describeinterrupts. Now we use "IRQ" only for Linux IRQ's. ISA IRQ | |
80 | * (isa_irq) is the only exception in this source code. | |
1da177e4 | 81 | */ |
1da177e4 LT |
82 | |
83 | #include <linux/acpi.h> | |
84 | #include <linux/init.h> | |
85 | #include <linux/irq.h> | |
86 | #include <linux/kernel.h> | |
87 | #include <linux/list.h> | |
88 | #include <linux/pci.h> | |
89 | #include <linux/smp.h> | |
1da177e4 | 90 | #include <linux/string.h> |
24eeb568 | 91 | #include <linux/bootmem.h> |
1da177e4 LT |
92 | |
93 | #include <asm/delay.h> | |
94 | #include <asm/hw_irq.h> | |
95 | #include <asm/io.h> | |
96 | #include <asm/iosapic.h> | |
97 | #include <asm/machvec.h> | |
98 | #include <asm/processor.h> | |
99 | #include <asm/ptrace.h> | |
100 | #include <asm/system.h> | |
101 | ||
1da177e4 LT |
102 | #undef DEBUG_INTERRUPT_ROUTING |
103 | ||
104 | #ifdef DEBUG_INTERRUPT_ROUTING | |
105 | #define DBG(fmt...) printk(fmt) | |
106 | #else | |
107 | #define DBG(fmt...) | |
108 | #endif | |
109 | ||
46cba3dc ST |
110 | #define NR_PREALLOCATE_RTE_ENTRIES \ |
111 | (PAGE_SIZE / sizeof(struct iosapic_rte_info)) | |
24eeb568 KK |
112 | #define RTE_PREALLOCATED (1) |
113 | ||
1da177e4 LT |
114 | static DEFINE_SPINLOCK(iosapic_lock); |
115 | ||
46cba3dc ST |
116 | /* |
117 | * These tables map IA-64 vectors to the IOSAPIC pin that generates this | |
118 | * vector. | |
119 | */ | |
e1b30a39 YI |
120 | |
121 | #define NO_REF_RTE 0 | |
122 | ||
c5e3f9e5 YI |
123 | static struct iosapic { |
124 | char __iomem *addr; /* base address of IOSAPIC */ | |
125 | unsigned int gsi_base; /* GSI base */ | |
126 | unsigned short num_rte; /* # of RTEs on this IOSAPIC */ | |
127 | int rtes_inuse; /* # of RTEs in use on this IOSAPIC */ | |
128 | #ifdef CONFIG_NUMA | |
129 | unsigned short node; /* numa node association via pxm */ | |
130 | #endif | |
c1726d6f | 131 | spinlock_t lock; /* lock for indirect reg access */ |
c5e3f9e5 | 132 | } iosapic_lists[NR_IOSAPICS]; |
1da177e4 | 133 | |
24eeb568 | 134 | struct iosapic_rte_info { |
c5e3f9e5 | 135 | struct list_head rte_list; /* RTEs sharing the same vector */ |
24eeb568 KK |
136 | char rte_index; /* IOSAPIC RTE index */ |
137 | int refcnt; /* reference counter */ | |
138 | unsigned int flags; /* flags */ | |
c5e3f9e5 | 139 | struct iosapic *iosapic; |
24eeb568 KK |
140 | } ____cacheline_aligned; |
141 | ||
142 | static struct iosapic_intr_info { | |
46cba3dc ST |
143 | struct list_head rtes; /* RTEs using this vector (empty => |
144 | * not an IOSAPIC interrupt) */ | |
24eeb568 | 145 | int count; /* # of RTEs that shares this vector */ |
46cba3dc ST |
146 | u32 low32; /* current value of low word of |
147 | * Redirection table entry */ | |
24eeb568 | 148 | unsigned int dest; /* destination CPU physical ID */ |
1da177e4 | 149 | unsigned char dmode : 3; /* delivery mode (see iosapic.h) */ |
46cba3dc ST |
150 | unsigned char polarity: 1; /* interrupt polarity |
151 | * (see iosapic.h) */ | |
1da177e4 | 152 | unsigned char trigger : 1; /* trigger mode (see iosapic.h) */ |
4bbdec7a | 153 | } iosapic_intr_info[NR_IRQS]; |
1da177e4 | 154 | |
0e888adc | 155 | static unsigned char pcat_compat __devinitdata; /* 8259 compatibility flag */ |
1da177e4 | 156 | |
24eeb568 KK |
157 | static int iosapic_kmalloc_ok; |
158 | static LIST_HEAD(free_rte_list); | |
1da177e4 | 159 | |
c1726d6f YI |
160 | static inline void |
161 | iosapic_write(struct iosapic *iosapic, unsigned int reg, u32 val) | |
162 | { | |
163 | unsigned long flags; | |
164 | ||
165 | spin_lock_irqsave(&iosapic->lock, flags); | |
166 | __iosapic_write(iosapic->addr, reg, val); | |
167 | spin_unlock_irqrestore(&iosapic->lock, flags); | |
168 | } | |
169 | ||
1da177e4 LT |
170 | /* |
171 | * Find an IOSAPIC associated with a GSI | |
172 | */ | |
173 | static inline int | |
174 | find_iosapic (unsigned int gsi) | |
175 | { | |
176 | int i; | |
177 | ||
0e888adc | 178 | for (i = 0; i < NR_IOSAPICS; i++) { |
46cba3dc ST |
179 | if ((unsigned) (gsi - iosapic_lists[i].gsi_base) < |
180 | iosapic_lists[i].num_rte) | |
1da177e4 LT |
181 | return i; |
182 | } | |
183 | ||
184 | return -1; | |
185 | } | |
186 | ||
4bbdec7a | 187 | static inline int __gsi_to_irq(unsigned int gsi) |
1da177e4 | 188 | { |
4bbdec7a | 189 | int irq; |
1da177e4 | 190 | struct iosapic_intr_info *info; |
24eeb568 | 191 | struct iosapic_rte_info *rte; |
1da177e4 | 192 | |
4bbdec7a YI |
193 | for (irq = 0; irq < NR_IRQS; irq++) { |
194 | info = &iosapic_intr_info[irq]; | |
24eeb568 | 195 | list_for_each_entry(rte, &info->rtes, rte_list) |
c5e3f9e5 | 196 | if (rte->iosapic->gsi_base + rte->rte_index == gsi) |
4bbdec7a YI |
197 | return irq; |
198 | } | |
1da177e4 LT |
199 | return -1; |
200 | } | |
201 | ||
202 | /* | |
203 | * Translate GSI number to the corresponding IA-64 interrupt vector. If no | |
204 | * entry exists, return -1. | |
205 | */ | |
206 | inline int | |
207 | gsi_to_vector (unsigned int gsi) | |
208 | { | |
4bbdec7a | 209 | int irq = __gsi_to_irq(gsi); |
e1b30a39 | 210 | if (check_irq_used(irq) < 0) |
4bbdec7a YI |
211 | return -1; |
212 | return irq_to_vector(irq); | |
1da177e4 LT |
213 | } |
214 | ||
215 | int | |
216 | gsi_to_irq (unsigned int gsi) | |
217 | { | |
24eeb568 KK |
218 | unsigned long flags; |
219 | int irq; | |
4bbdec7a | 220 | |
24eeb568 | 221 | spin_lock_irqsave(&iosapic_lock, flags); |
4bbdec7a | 222 | irq = __gsi_to_irq(gsi); |
24eeb568 | 223 | spin_unlock_irqrestore(&iosapic_lock, flags); |
24eeb568 KK |
224 | return irq; |
225 | } | |
226 | ||
4bbdec7a | 227 | static struct iosapic_rte_info *find_rte(unsigned int irq, unsigned int gsi) |
24eeb568 KK |
228 | { |
229 | struct iosapic_rte_info *rte; | |
230 | ||
4bbdec7a | 231 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) |
c5e3f9e5 | 232 | if (rte->iosapic->gsi_base + rte->rte_index == gsi) |
24eeb568 KK |
233 | return rte; |
234 | return NULL; | |
1da177e4 LT |
235 | } |
236 | ||
237 | static void | |
4bbdec7a | 238 | set_rte (unsigned int gsi, unsigned int irq, unsigned int dest, int mask) |
1da177e4 LT |
239 | { |
240 | unsigned long pol, trigger, dmode; | |
241 | u32 low32, high32; | |
1da177e4 LT |
242 | int rte_index; |
243 | char redir; | |
24eeb568 | 244 | struct iosapic_rte_info *rte; |
4bbdec7a | 245 | ia64_vector vector = irq_to_vector(irq); |
1da177e4 LT |
246 | |
247 | DBG(KERN_DEBUG"IOSAPIC: routing vector %d to 0x%x\n", vector, dest); | |
248 | ||
4bbdec7a | 249 | rte = find_rte(irq, gsi); |
24eeb568 | 250 | if (!rte) |
1da177e4 LT |
251 | return; /* not an IOSAPIC interrupt */ |
252 | ||
24eeb568 | 253 | rte_index = rte->rte_index; |
4bbdec7a YI |
254 | pol = iosapic_intr_info[irq].polarity; |
255 | trigger = iosapic_intr_info[irq].trigger; | |
256 | dmode = iosapic_intr_info[irq].dmode; | |
1da177e4 LT |
257 | |
258 | redir = (dmode == IOSAPIC_LOWEST_PRIORITY) ? 1 : 0; | |
259 | ||
260 | #ifdef CONFIG_SMP | |
4bbdec7a | 261 | set_irq_affinity_info(irq, (int)(dest & 0xffff), redir); |
1da177e4 LT |
262 | #endif |
263 | ||
264 | low32 = ((pol << IOSAPIC_POLARITY_SHIFT) | | |
265 | (trigger << IOSAPIC_TRIGGER_SHIFT) | | |
266 | (dmode << IOSAPIC_DELIVERY_SHIFT) | | |
267 | ((mask ? 1 : 0) << IOSAPIC_MASK_SHIFT) | | |
268 | vector); | |
269 | ||
270 | /* dest contains both id and eid */ | |
271 | high32 = (dest << IOSAPIC_DEST_SHIFT); | |
272 | ||
c1726d6f YI |
273 | iosapic_write(rte->iosapic, IOSAPIC_RTE_HIGH(rte_index), high32); |
274 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); | |
4bbdec7a YI |
275 | iosapic_intr_info[irq].low32 = low32; |
276 | iosapic_intr_info[irq].dest = dest; | |
1da177e4 LT |
277 | } |
278 | ||
279 | static void | |
46cba3dc | 280 | nop (unsigned int irq) |
1da177e4 LT |
281 | { |
282 | /* do nothing... */ | |
283 | } | |
284 | ||
a7956113 ZN |
285 | |
286 | #ifdef CONFIG_KEXEC | |
287 | void | |
288 | kexec_disable_iosapic(void) | |
289 | { | |
290 | struct iosapic_intr_info *info; | |
291 | struct iosapic_rte_info *rte; | |
4bbdec7a YI |
292 | ia64_vector vec; |
293 | int irq; | |
294 | ||
295 | for (irq = 0; irq < NR_IRQS; irq++) { | |
296 | info = &iosapic_intr_info[irq]; | |
297 | vec = irq_to_vector(irq); | |
a7956113 ZN |
298 | list_for_each_entry(rte, &info->rtes, |
299 | rte_list) { | |
c1726d6f | 300 | iosapic_write(rte->iosapic, |
a7956113 ZN |
301 | IOSAPIC_RTE_LOW(rte->rte_index), |
302 | IOSAPIC_MASK|vec); | |
c5e3f9e5 | 303 | iosapic_eoi(rte->iosapic->addr, vec); |
a7956113 ZN |
304 | } |
305 | } | |
306 | } | |
307 | #endif | |
308 | ||
1da177e4 LT |
309 | static void |
310 | mask_irq (unsigned int irq) | |
311 | { | |
1da177e4 LT |
312 | u32 low32; |
313 | int rte_index; | |
24eeb568 | 314 | struct iosapic_rte_info *rte; |
1da177e4 | 315 | |
4bbdec7a | 316 | if (list_empty(&iosapic_intr_info[irq].rtes)) |
1da177e4 LT |
317 | return; /* not an IOSAPIC interrupt! */ |
318 | ||
e3a8f7b8 | 319 | /* set only the mask bit */ |
4bbdec7a YI |
320 | low32 = iosapic_intr_info[irq].low32 |= IOSAPIC_MASK; |
321 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { | |
e3a8f7b8 | 322 | rte_index = rte->rte_index; |
c1726d6f | 323 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
1da177e4 | 324 | } |
1da177e4 LT |
325 | } |
326 | ||
327 | static void | |
328 | unmask_irq (unsigned int irq) | |
329 | { | |
1da177e4 LT |
330 | u32 low32; |
331 | int rte_index; | |
24eeb568 | 332 | struct iosapic_rte_info *rte; |
1da177e4 | 333 | |
4bbdec7a | 334 | if (list_empty(&iosapic_intr_info[irq].rtes)) |
1da177e4 LT |
335 | return; /* not an IOSAPIC interrupt! */ |
336 | ||
4bbdec7a YI |
337 | low32 = iosapic_intr_info[irq].low32 &= ~IOSAPIC_MASK; |
338 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { | |
e3a8f7b8 | 339 | rte_index = rte->rte_index; |
c1726d6f | 340 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte_index), low32); |
1da177e4 | 341 | } |
1da177e4 LT |
342 | } |
343 | ||
344 | ||
345 | static void | |
346 | iosapic_set_affinity (unsigned int irq, cpumask_t mask) | |
347 | { | |
348 | #ifdef CONFIG_SMP | |
1da177e4 LT |
349 | u32 high32, low32; |
350 | int dest, rte_index; | |
1da177e4 | 351 | int redir = (irq & IA64_IRQ_REDIRECTED) ? 1 : 0; |
24eeb568 | 352 | struct iosapic_rte_info *rte; |
c1726d6f | 353 | struct iosapic *iosapic; |
1da177e4 LT |
354 | |
355 | irq &= (~IA64_IRQ_REDIRECTED); | |
1da177e4 | 356 | |
cd378f18 | 357 | cpus_and(mask, mask, cpu_online_map); |
1da177e4 LT |
358 | if (cpus_empty(mask)) |
359 | return; | |
360 | ||
cd378f18 YI |
361 | if (reassign_irq_vector(irq, first_cpu(mask))) |
362 | return; | |
363 | ||
1da177e4 LT |
364 | dest = cpu_physical_id(first_cpu(mask)); |
365 | ||
4bbdec7a | 366 | if (list_empty(&iosapic_intr_info[irq].rtes)) |
1da177e4 LT |
367 | return; /* not an IOSAPIC interrupt */ |
368 | ||
369 | set_irq_affinity_info(irq, dest, redir); | |
370 | ||
371 | /* dest contains both id and eid */ | |
372 | high32 = dest << IOSAPIC_DEST_SHIFT; | |
373 | ||
4bbdec7a | 374 | low32 = iosapic_intr_info[irq].low32 & ~(7 << IOSAPIC_DELIVERY_SHIFT); |
e3a8f7b8 YI |
375 | if (redir) |
376 | /* change delivery mode to lowest priority */ | |
377 | low32 |= (IOSAPIC_LOWEST_PRIORITY << IOSAPIC_DELIVERY_SHIFT); | |
378 | else | |
379 | /* change delivery mode to fixed */ | |
380 | low32 |= (IOSAPIC_FIXED << IOSAPIC_DELIVERY_SHIFT); | |
cd378f18 YI |
381 | low32 &= IOSAPIC_VECTOR_MASK; |
382 | low32 |= irq_to_vector(irq); | |
e3a8f7b8 | 383 | |
4bbdec7a YI |
384 | iosapic_intr_info[irq].low32 = low32; |
385 | iosapic_intr_info[irq].dest = dest; | |
386 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) { | |
c1726d6f | 387 | iosapic = rte->iosapic; |
e3a8f7b8 | 388 | rte_index = rte->rte_index; |
c1726d6f YI |
389 | iosapic_write(iosapic, IOSAPIC_RTE_HIGH(rte_index), high32); |
390 | iosapic_write(iosapic, IOSAPIC_RTE_LOW(rte_index), low32); | |
1da177e4 | 391 | } |
1da177e4 LT |
392 | #endif |
393 | } | |
394 | ||
395 | /* | |
396 | * Handlers for level-triggered interrupts. | |
397 | */ | |
398 | ||
399 | static unsigned int | |
400 | iosapic_startup_level_irq (unsigned int irq) | |
401 | { | |
402 | unmask_irq(irq); | |
403 | return 0; | |
404 | } | |
405 | ||
406 | static void | |
407 | iosapic_end_level_irq (unsigned int irq) | |
408 | { | |
409 | ia64_vector vec = irq_to_vector(irq); | |
24eeb568 | 410 | struct iosapic_rte_info *rte; |
cd378f18 YI |
411 | int do_unmask_irq = 0; |
412 | ||
413 | if (unlikely(irq_desc[irq].status & IRQ_MOVE_PENDING)) { | |
414 | do_unmask_irq = 1; | |
415 | mask_irq(irq); | |
416 | } | |
1da177e4 | 417 | |
4bbdec7a | 418 | list_for_each_entry(rte, &iosapic_intr_info[irq].rtes, rte_list) |
c5e3f9e5 | 419 | iosapic_eoi(rte->iosapic->addr, vec); |
cd378f18 YI |
420 | |
421 | if (unlikely(do_unmask_irq)) { | |
422 | move_masked_irq(irq); | |
423 | unmask_irq(irq); | |
424 | } | |
1da177e4 LT |
425 | } |
426 | ||
427 | #define iosapic_shutdown_level_irq mask_irq | |
428 | #define iosapic_enable_level_irq unmask_irq | |
429 | #define iosapic_disable_level_irq mask_irq | |
430 | #define iosapic_ack_level_irq nop | |
431 | ||
e253eb0c | 432 | struct irq_chip irq_type_iosapic_level = { |
06344db3 | 433 | .name = "IO-SAPIC-level", |
1da177e4 LT |
434 | .startup = iosapic_startup_level_irq, |
435 | .shutdown = iosapic_shutdown_level_irq, | |
436 | .enable = iosapic_enable_level_irq, | |
437 | .disable = iosapic_disable_level_irq, | |
438 | .ack = iosapic_ack_level_irq, | |
439 | .end = iosapic_end_level_irq, | |
e253eb0c KH |
440 | .mask = mask_irq, |
441 | .unmask = unmask_irq, | |
1da177e4 LT |
442 | .set_affinity = iosapic_set_affinity |
443 | }; | |
444 | ||
445 | /* | |
446 | * Handlers for edge-triggered interrupts. | |
447 | */ | |
448 | ||
449 | static unsigned int | |
450 | iosapic_startup_edge_irq (unsigned int irq) | |
451 | { | |
452 | unmask_irq(irq); | |
453 | /* | |
454 | * IOSAPIC simply drops interrupts pended while the | |
455 | * corresponding pin was masked, so we can't know if an | |
456 | * interrupt is pending already. Let's hope not... | |
457 | */ | |
458 | return 0; | |
459 | } | |
460 | ||
461 | static void | |
462 | iosapic_ack_edge_irq (unsigned int irq) | |
463 | { | |
a8553acd | 464 | irq_desc_t *idesc = irq_desc + irq; |
1da177e4 | 465 | |
41503def | 466 | move_native_irq(irq); |
1da177e4 LT |
467 | /* |
468 | * Once we have recorded IRQ_PENDING already, we can mask the | |
469 | * interrupt for real. This prevents IRQ storms from unhandled | |
470 | * devices. | |
471 | */ | |
46cba3dc ST |
472 | if ((idesc->status & (IRQ_PENDING|IRQ_DISABLED)) == |
473 | (IRQ_PENDING|IRQ_DISABLED)) | |
1da177e4 LT |
474 | mask_irq(irq); |
475 | } | |
476 | ||
477 | #define iosapic_enable_edge_irq unmask_irq | |
478 | #define iosapic_disable_edge_irq nop | |
479 | #define iosapic_end_edge_irq nop | |
480 | ||
e253eb0c | 481 | struct irq_chip irq_type_iosapic_edge = { |
06344db3 | 482 | .name = "IO-SAPIC-edge", |
1da177e4 LT |
483 | .startup = iosapic_startup_edge_irq, |
484 | .shutdown = iosapic_disable_edge_irq, | |
485 | .enable = iosapic_enable_edge_irq, | |
486 | .disable = iosapic_disable_edge_irq, | |
487 | .ack = iosapic_ack_edge_irq, | |
488 | .end = iosapic_end_edge_irq, | |
e253eb0c KH |
489 | .mask = mask_irq, |
490 | .unmask = unmask_irq, | |
1da177e4 LT |
491 | .set_affinity = iosapic_set_affinity |
492 | }; | |
493 | ||
494 | unsigned int | |
495 | iosapic_version (char __iomem *addr) | |
496 | { | |
497 | /* | |
498 | * IOSAPIC Version Register return 32 bit structure like: | |
499 | * { | |
500 | * unsigned int version : 8; | |
501 | * unsigned int reserved1 : 8; | |
502 | * unsigned int max_redir : 8; | |
503 | * unsigned int reserved2 : 8; | |
504 | * } | |
505 | */ | |
c1726d6f | 506 | return __iosapic_read(addr, IOSAPIC_VERSION); |
1da177e4 LT |
507 | } |
508 | ||
4bbdec7a | 509 | static int iosapic_find_sharable_irq(unsigned long trigger, unsigned long pol) |
24eeb568 | 510 | { |
4bbdec7a | 511 | int i, irq = -ENOSPC, min_count = -1; |
24eeb568 KK |
512 | struct iosapic_intr_info *info; |
513 | ||
514 | /* | |
515 | * shared vectors for edge-triggered interrupts are not | |
516 | * supported yet | |
517 | */ | |
518 | if (trigger == IOSAPIC_EDGE) | |
40598cbe | 519 | return -EINVAL; |
24eeb568 | 520 | |
4bbdec7a | 521 | for (i = 0; i <= NR_IRQS; i++) { |
24eeb568 KK |
522 | info = &iosapic_intr_info[i]; |
523 | if (info->trigger == trigger && info->polarity == pol && | |
f8c087f3 YI |
524 | (info->dmode == IOSAPIC_FIXED || |
525 | info->dmode == IOSAPIC_LOWEST_PRIORITY) && | |
526 | can_request_irq(i, IRQF_SHARED)) { | |
24eeb568 | 527 | if (min_count == -1 || info->count < min_count) { |
4bbdec7a | 528 | irq = i; |
24eeb568 KK |
529 | min_count = info->count; |
530 | } | |
531 | } | |
532 | } | |
4bbdec7a | 533 | return irq; |
24eeb568 KK |
534 | } |
535 | ||
1da177e4 LT |
536 | /* |
537 | * if the given vector is already owned by other, | |
538 | * assign a new vector for the other and make the vector available | |
539 | */ | |
540 | static void __init | |
4bbdec7a | 541 | iosapic_reassign_vector (int irq) |
1da177e4 | 542 | { |
4bbdec7a | 543 | int new_irq; |
1da177e4 | 544 | |
4bbdec7a YI |
545 | if (!list_empty(&iosapic_intr_info[irq].rtes)) { |
546 | new_irq = create_irq(); | |
547 | if (new_irq < 0) | |
3b5cc090 | 548 | panic("%s: out of interrupt vectors!\n", __FUNCTION__); |
46cba3dc | 549 | printk(KERN_INFO "Reassigning vector %d to %d\n", |
4bbdec7a YI |
550 | irq_to_vector(irq), irq_to_vector(new_irq)); |
551 | memcpy(&iosapic_intr_info[new_irq], &iosapic_intr_info[irq], | |
1da177e4 | 552 | sizeof(struct iosapic_intr_info)); |
4bbdec7a YI |
553 | INIT_LIST_HEAD(&iosapic_intr_info[new_irq].rtes); |
554 | list_move(iosapic_intr_info[irq].rtes.next, | |
555 | &iosapic_intr_info[new_irq].rtes); | |
556 | memset(&iosapic_intr_info[irq], 0, | |
46cba3dc | 557 | sizeof(struct iosapic_intr_info)); |
4bbdec7a YI |
558 | iosapic_intr_info[irq].low32 = IOSAPIC_MASK; |
559 | INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes); | |
1da177e4 LT |
560 | } |
561 | } | |
562 | ||
056e6d89 | 563 | static struct iosapic_rte_info * __init_refok iosapic_alloc_rte (void) |
24eeb568 KK |
564 | { |
565 | int i; | |
566 | struct iosapic_rte_info *rte; | |
567 | int preallocated = 0; | |
568 | ||
569 | if (!iosapic_kmalloc_ok && list_empty(&free_rte_list)) { | |
46cba3dc ST |
570 | rte = alloc_bootmem(sizeof(struct iosapic_rte_info) * |
571 | NR_PREALLOCATE_RTE_ENTRIES); | |
24eeb568 KK |
572 | if (!rte) |
573 | return NULL; | |
574 | for (i = 0; i < NR_PREALLOCATE_RTE_ENTRIES; i++, rte++) | |
575 | list_add(&rte->rte_list, &free_rte_list); | |
576 | } | |
577 | ||
578 | if (!list_empty(&free_rte_list)) { | |
46cba3dc ST |
579 | rte = list_entry(free_rte_list.next, struct iosapic_rte_info, |
580 | rte_list); | |
24eeb568 KK |
581 | list_del(&rte->rte_list); |
582 | preallocated++; | |
583 | } else { | |
584 | rte = kmalloc(sizeof(struct iosapic_rte_info), GFP_ATOMIC); | |
585 | if (!rte) | |
586 | return NULL; | |
587 | } | |
588 | ||
589 | memset(rte, 0, sizeof(struct iosapic_rte_info)); | |
590 | if (preallocated) | |
591 | rte->flags |= RTE_PREALLOCATED; | |
592 | ||
593 | return rte; | |
594 | } | |
595 | ||
4bbdec7a | 596 | static inline int irq_is_shared (int irq) |
24eeb568 | 597 | { |
4bbdec7a | 598 | return (iosapic_intr_info[irq].count > 1); |
24eeb568 KK |
599 | } |
600 | ||
14454a1b | 601 | static int |
4bbdec7a | 602 | register_intr (unsigned int gsi, int irq, unsigned char delivery, |
1da177e4 LT |
603 | unsigned long polarity, unsigned long trigger) |
604 | { | |
605 | irq_desc_t *idesc; | |
606 | struct hw_interrupt_type *irq_type; | |
1da177e4 | 607 | int index; |
24eeb568 | 608 | struct iosapic_rte_info *rte; |
1da177e4 LT |
609 | |
610 | index = find_iosapic(gsi); | |
611 | if (index < 0) { | |
46cba3dc ST |
612 | printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n", |
613 | __FUNCTION__, gsi); | |
14454a1b | 614 | return -ENODEV; |
1da177e4 LT |
615 | } |
616 | ||
4bbdec7a | 617 | rte = find_rte(irq, gsi); |
24eeb568 KK |
618 | if (!rte) { |
619 | rte = iosapic_alloc_rte(); | |
620 | if (!rte) { | |
46cba3dc ST |
621 | printk(KERN_WARNING "%s: cannot allocate memory\n", |
622 | __FUNCTION__); | |
14454a1b | 623 | return -ENOMEM; |
24eeb568 KK |
624 | } |
625 | ||
c5e3f9e5 YI |
626 | rte->iosapic = &iosapic_lists[index]; |
627 | rte->rte_index = gsi - rte->iosapic->gsi_base; | |
24eeb568 | 628 | rte->refcnt++; |
4bbdec7a YI |
629 | list_add_tail(&rte->rte_list, &iosapic_intr_info[irq].rtes); |
630 | iosapic_intr_info[irq].count++; | |
0e888adc | 631 | iosapic_lists[index].rtes_inuse++; |
24eeb568 | 632 | } |
e1b30a39 | 633 | else if (rte->refcnt == NO_REF_RTE) { |
4bbdec7a | 634 | struct iosapic_intr_info *info = &iosapic_intr_info[irq]; |
e1b30a39 YI |
635 | if (info->count > 0 && |
636 | (info->trigger != trigger || info->polarity != polarity)){ | |
46cba3dc ST |
637 | printk (KERN_WARNING |
638 | "%s: cannot override the interrupt\n", | |
639 | __FUNCTION__); | |
14454a1b | 640 | return -EINVAL; |
24eeb568 | 641 | } |
e1b30a39 YI |
642 | rte->refcnt++; |
643 | iosapic_intr_info[irq].count++; | |
644 | iosapic_lists[index].rtes_inuse++; | |
24eeb568 KK |
645 | } |
646 | ||
4bbdec7a YI |
647 | iosapic_intr_info[irq].polarity = polarity; |
648 | iosapic_intr_info[irq].dmode = delivery; | |
649 | iosapic_intr_info[irq].trigger = trigger; | |
1da177e4 LT |
650 | |
651 | if (trigger == IOSAPIC_EDGE) | |
652 | irq_type = &irq_type_iosapic_edge; | |
653 | else | |
654 | irq_type = &irq_type_iosapic_level; | |
655 | ||
4bbdec7a | 656 | idesc = irq_desc + irq; |
d1bef4ed IM |
657 | if (idesc->chip != irq_type) { |
658 | if (idesc->chip != &no_irq_type) | |
46cba3dc ST |
659 | printk(KERN_WARNING |
660 | "%s: changing vector %d from %s to %s\n", | |
4bbdec7a | 661 | __FUNCTION__, irq_to_vector(irq), |
351a5839 | 662 | idesc->chip->name, irq_type->name); |
d1bef4ed | 663 | idesc->chip = irq_type; |
1da177e4 | 664 | } |
14454a1b | 665 | return 0; |
1da177e4 LT |
666 | } |
667 | ||
668 | static unsigned int | |
4bbdec7a | 669 | get_target_cpu (unsigned int gsi, int irq) |
1da177e4 LT |
670 | { |
671 | #ifdef CONFIG_SMP | |
672 | static int cpu = -1; | |
ff741906 | 673 | extern int cpe_vector; |
4994be1b | 674 | cpumask_t domain = irq_to_domain(irq); |
1da177e4 | 675 | |
24eeb568 KK |
676 | /* |
677 | * In case of vector shared by multiple RTEs, all RTEs that | |
678 | * share the vector need to use the same destination CPU. | |
679 | */ | |
4bbdec7a YI |
680 | if (!list_empty(&iosapic_intr_info[irq].rtes)) |
681 | return iosapic_intr_info[irq].dest; | |
24eeb568 | 682 | |
1da177e4 LT |
683 | /* |
684 | * If the platform supports redirection via XTP, let it | |
685 | * distribute interrupts. | |
686 | */ | |
687 | if (smp_int_redirect & SMP_IRQ_REDIRECTION) | |
688 | return cpu_physical_id(smp_processor_id()); | |
689 | ||
690 | /* | |
691 | * Some interrupts (ACPI SCI, for instance) are registered | |
692 | * before the BSP is marked as online. | |
693 | */ | |
694 | if (!cpu_online(smp_processor_id())) | |
695 | return cpu_physical_id(smp_processor_id()); | |
696 | ||
ff741906 | 697 | #ifdef CONFIG_ACPI |
4bbdec7a | 698 | if (cpe_vector > 0 && irq_to_vector(irq) == IA64_CPEP_VECTOR) |
b88e9265 | 699 | return get_cpei_target_cpu(); |
ff741906 AR |
700 | #endif |
701 | ||
1da177e4 LT |
702 | #ifdef CONFIG_NUMA |
703 | { | |
704 | int num_cpus, cpu_index, iosapic_index, numa_cpu, i = 0; | |
705 | cpumask_t cpu_mask; | |
706 | ||
707 | iosapic_index = find_iosapic(gsi); | |
708 | if (iosapic_index < 0 || | |
709 | iosapic_lists[iosapic_index].node == MAX_NUMNODES) | |
710 | goto skip_numa_setup; | |
711 | ||
712 | cpu_mask = node_to_cpumask(iosapic_lists[iosapic_index].node); | |
4994be1b | 713 | cpus_and(cpu_mask, cpu_mask, domain); |
1da177e4 LT |
714 | for_each_cpu_mask(numa_cpu, cpu_mask) { |
715 | if (!cpu_online(numa_cpu)) | |
716 | cpu_clear(numa_cpu, cpu_mask); | |
717 | } | |
718 | ||
719 | num_cpus = cpus_weight(cpu_mask); | |
720 | ||
721 | if (!num_cpus) | |
722 | goto skip_numa_setup; | |
723 | ||
4bbdec7a YI |
724 | /* Use irq assignment to distribute across cpus in node */ |
725 | cpu_index = irq % num_cpus; | |
1da177e4 LT |
726 | |
727 | for (numa_cpu = first_cpu(cpu_mask) ; i < cpu_index ; i++) | |
728 | numa_cpu = next_cpu(numa_cpu, cpu_mask); | |
729 | ||
730 | if (numa_cpu != NR_CPUS) | |
731 | return cpu_physical_id(numa_cpu); | |
732 | } | |
733 | skip_numa_setup: | |
734 | #endif | |
735 | /* | |
736 | * Otherwise, round-robin interrupt vectors across all the | |
737 | * processors. (It'd be nice if we could be smarter in the | |
738 | * case of NUMA.) | |
739 | */ | |
740 | do { | |
741 | if (++cpu >= NR_CPUS) | |
742 | cpu = 0; | |
4994be1b | 743 | } while (!cpu_online(cpu) || !cpu_isset(cpu, domain)); |
1da177e4 LT |
744 | |
745 | return cpu_physical_id(cpu); | |
46cba3dc | 746 | #else /* CONFIG_SMP */ |
1da177e4 LT |
747 | return cpu_physical_id(smp_processor_id()); |
748 | #endif | |
749 | } | |
750 | ||
751 | /* | |
752 | * ACPI can describe IOSAPIC interrupts via static tables and namespace | |
753 | * methods. This provides an interface to register those interrupts and | |
754 | * program the IOSAPIC RTE. | |
755 | */ | |
756 | int | |
757 | iosapic_register_intr (unsigned int gsi, | |
758 | unsigned long polarity, unsigned long trigger) | |
759 | { | |
4bbdec7a | 760 | int irq, mask = 1, err; |
1da177e4 LT |
761 | unsigned int dest; |
762 | unsigned long flags; | |
24eeb568 KK |
763 | struct iosapic_rte_info *rte; |
764 | u32 low32; | |
40598cbe | 765 | |
1da177e4 LT |
766 | /* |
767 | * If this GSI has already been registered (i.e., it's a | |
768 | * shared interrupt, or we lost a race to register it), | |
769 | * don't touch the RTE. | |
770 | */ | |
771 | spin_lock_irqsave(&iosapic_lock, flags); | |
4bbdec7a YI |
772 | irq = __gsi_to_irq(gsi); |
773 | if (irq > 0) { | |
774 | rte = find_rte(irq, gsi); | |
e1b30a39 YI |
775 | if(iosapic_intr_info[irq].count == 0) { |
776 | assign_irq_vector(irq); | |
777 | dynamic_irq_init(irq); | |
778 | } else if (rte->refcnt != NO_REF_RTE) { | |
779 | rte->refcnt++; | |
780 | goto unlock_iosapic_lock; | |
781 | } | |
782 | } else | |
783 | irq = create_irq(); | |
24eeb568 KK |
784 | |
785 | /* If vector is running out, we try to find a sharable vector */ | |
eb21ab24 | 786 | if (irq < 0) { |
4bbdec7a YI |
787 | irq = iosapic_find_sharable_irq(trigger, polarity); |
788 | if (irq < 0) | |
40598cbe | 789 | goto unlock_iosapic_lock; |
4bbdec7a | 790 | } |
1da177e4 | 791 | |
4bbdec7a YI |
792 | spin_lock(&irq_desc[irq].lock); |
793 | dest = get_target_cpu(gsi, irq); | |
794 | err = register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY, | |
e3a8f7b8 YI |
795 | polarity, trigger); |
796 | if (err < 0) { | |
4bbdec7a | 797 | irq = err; |
40598cbe | 798 | goto unlock_all; |
1da177e4 | 799 | } |
e3a8f7b8 YI |
800 | |
801 | /* | |
802 | * If the vector is shared and already unmasked for other | |
803 | * interrupt sources, don't mask it. | |
804 | */ | |
4bbdec7a YI |
805 | low32 = iosapic_intr_info[irq].low32; |
806 | if (irq_is_shared(irq) && !(low32 & IOSAPIC_MASK)) | |
e3a8f7b8 | 807 | mask = 0; |
4bbdec7a | 808 | set_rte(gsi, irq, dest, mask); |
1da177e4 LT |
809 | |
810 | printk(KERN_INFO "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d\n", | |
811 | gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), | |
812 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), | |
4bbdec7a | 813 | cpu_logical_id(dest), dest, irq_to_vector(irq)); |
40598cbe | 814 | unlock_all: |
4bbdec7a | 815 | spin_unlock(&irq_desc[irq].lock); |
40598cbe YI |
816 | unlock_iosapic_lock: |
817 | spin_unlock_irqrestore(&iosapic_lock, flags); | |
4bbdec7a | 818 | return irq; |
1da177e4 LT |
819 | } |
820 | ||
1da177e4 LT |
821 | void |
822 | iosapic_unregister_intr (unsigned int gsi) | |
823 | { | |
824 | unsigned long flags; | |
4bbdec7a | 825 | int irq, index; |
1da177e4 | 826 | irq_desc_t *idesc; |
24eeb568 | 827 | u32 low32; |
1da177e4 | 828 | unsigned long trigger, polarity; |
24eeb568 KK |
829 | unsigned int dest; |
830 | struct iosapic_rte_info *rte; | |
1da177e4 LT |
831 | |
832 | /* | |
833 | * If the irq associated with the gsi is not found, | |
834 | * iosapic_unregister_intr() is unbalanced. We need to check | |
835 | * this again after getting locks. | |
836 | */ | |
837 | irq = gsi_to_irq(gsi); | |
838 | if (irq < 0) { | |
46cba3dc ST |
839 | printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", |
840 | gsi); | |
1da177e4 LT |
841 | WARN_ON(1); |
842 | return; | |
843 | } | |
1da177e4 | 844 | |
40598cbe | 845 | spin_lock_irqsave(&iosapic_lock, flags); |
4bbdec7a | 846 | if ((rte = find_rte(irq, gsi)) == NULL) { |
e3a8f7b8 YI |
847 | printk(KERN_ERR "iosapic_unregister_intr(%u) unbalanced\n", |
848 | gsi); | |
849 | WARN_ON(1); | |
850 | goto out; | |
851 | } | |
1da177e4 | 852 | |
e3a8f7b8 YI |
853 | if (--rte->refcnt > 0) |
854 | goto out; | |
1da177e4 | 855 | |
40598cbe | 856 | idesc = irq_desc + irq; |
e1b30a39 | 857 | rte->refcnt = NO_REF_RTE; |
40598cbe | 858 | |
e3a8f7b8 | 859 | /* Mask the interrupt */ |
4bbdec7a | 860 | low32 = iosapic_intr_info[irq].low32 | IOSAPIC_MASK; |
c1726d6f | 861 | iosapic_write(rte->iosapic, IOSAPIC_RTE_LOW(rte->rte_index), low32); |
1da177e4 | 862 | |
4bbdec7a | 863 | iosapic_intr_info[irq].count--; |
e3a8f7b8 YI |
864 | index = find_iosapic(gsi); |
865 | iosapic_lists[index].rtes_inuse--; | |
866 | WARN_ON(iosapic_lists[index].rtes_inuse < 0); | |
24eeb568 | 867 | |
4bbdec7a YI |
868 | trigger = iosapic_intr_info[irq].trigger; |
869 | polarity = iosapic_intr_info[irq].polarity; | |
870 | dest = iosapic_intr_info[irq].dest; | |
e3a8f7b8 YI |
871 | printk(KERN_INFO |
872 | "GSI %u (%s, %s) -> CPU %d (0x%04x) vector %d unregistered\n", | |
873 | gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), | |
874 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), | |
4bbdec7a | 875 | cpu_logical_id(dest), dest, irq_to_vector(irq)); |
24eeb568 | 876 | |
e1b30a39 | 877 | if (iosapic_intr_info[irq].count == 0) { |
451fe00c | 878 | #ifdef CONFIG_SMP |
e3a8f7b8 YI |
879 | /* Clear affinity */ |
880 | cpus_setall(idesc->affinity); | |
451fe00c | 881 | #endif |
e3a8f7b8 | 882 | /* Clear the interrupt information */ |
e1b30a39 YI |
883 | iosapic_intr_info[irq].dest = 0; |
884 | iosapic_intr_info[irq].dmode = 0; | |
885 | iosapic_intr_info[irq].polarity = 0; | |
886 | iosapic_intr_info[irq].trigger = 0; | |
4bbdec7a | 887 | iosapic_intr_info[irq].low32 |= IOSAPIC_MASK; |
1da177e4 | 888 | |
e1b30a39 YI |
889 | /* Destroy and reserve IRQ */ |
890 | destroy_and_reserve_irq(irq); | |
1da177e4 | 891 | } |
24eeb568 | 892 | out: |
40598cbe | 893 | spin_unlock_irqrestore(&iosapic_lock, flags); |
1da177e4 | 894 | } |
1da177e4 LT |
895 | |
896 | /* | |
897 | * ACPI calls this when it finds an entry for a platform interrupt. | |
1da177e4 LT |
898 | */ |
899 | int __init | |
900 | iosapic_register_platform_intr (u32 int_type, unsigned int gsi, | |
901 | int iosapic_vector, u16 eid, u16 id, | |
902 | unsigned long polarity, unsigned long trigger) | |
903 | { | |
904 | static const char * const name[] = {"unknown", "PMI", "INIT", "CPEI"}; | |
905 | unsigned char delivery; | |
eb21ab24 | 906 | int irq, vector, mask = 0; |
1da177e4 LT |
907 | unsigned int dest = ((id << 8) | eid) & 0xffff; |
908 | ||
909 | switch (int_type) { | |
910 | case ACPI_INTERRUPT_PMI: | |
e1b30a39 | 911 | irq = vector = iosapic_vector; |
4994be1b | 912 | bind_irq_vector(irq, vector, CPU_MASK_ALL); |
1da177e4 LT |
913 | /* |
914 | * since PMI vector is alloc'd by FW(ACPI) not by kernel, | |
915 | * we need to make sure the vector is available | |
916 | */ | |
4bbdec7a | 917 | iosapic_reassign_vector(irq); |
1da177e4 LT |
918 | delivery = IOSAPIC_PMI; |
919 | break; | |
920 | case ACPI_INTERRUPT_INIT: | |
eb21ab24 YI |
921 | irq = create_irq(); |
922 | if (irq < 0) | |
3b5cc090 | 923 | panic("%s: out of interrupt vectors!\n", __FUNCTION__); |
eb21ab24 | 924 | vector = irq_to_vector(irq); |
1da177e4 LT |
925 | delivery = IOSAPIC_INIT; |
926 | break; | |
927 | case ACPI_INTERRUPT_CPEI: | |
e1b30a39 | 928 | irq = vector = IA64_CPE_VECTOR; |
4994be1b | 929 | BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL)); |
1da177e4 LT |
930 | delivery = IOSAPIC_LOWEST_PRIORITY; |
931 | mask = 1; | |
932 | break; | |
933 | default: | |
46cba3dc ST |
934 | printk(KERN_ERR "%s: invalid int type 0x%x\n", __FUNCTION__, |
935 | int_type); | |
1da177e4 LT |
936 | return -1; |
937 | } | |
938 | ||
4bbdec7a | 939 | register_intr(gsi, irq, delivery, polarity, trigger); |
1da177e4 | 940 | |
46cba3dc ST |
941 | printk(KERN_INFO |
942 | "PLATFORM int %s (0x%x): GSI %u (%s, %s) -> CPU %d (0x%04x)" | |
943 | " vector %d\n", | |
1da177e4 LT |
944 | int_type < ARRAY_SIZE(name) ? name[int_type] : "unknown", |
945 | int_type, gsi, (trigger == IOSAPIC_EDGE ? "edge" : "level"), | |
946 | (polarity == IOSAPIC_POL_HIGH ? "high" : "low"), | |
947 | cpu_logical_id(dest), dest, vector); | |
948 | ||
4bbdec7a | 949 | set_rte(gsi, irq, dest, mask); |
1da177e4 LT |
950 | return vector; |
951 | } | |
952 | ||
1da177e4 LT |
953 | /* |
954 | * ACPI calls this when it finds an entry for a legacy ISA IRQ override. | |
1da177e4 | 955 | */ |
0f7ac29e | 956 | void __devinit |
1da177e4 LT |
957 | iosapic_override_isa_irq (unsigned int isa_irq, unsigned int gsi, |
958 | unsigned long polarity, | |
959 | unsigned long trigger) | |
960 | { | |
4bbdec7a | 961 | int vector, irq; |
1da177e4 LT |
962 | unsigned int dest = cpu_physical_id(smp_processor_id()); |
963 | ||
e1b30a39 | 964 | irq = vector = isa_irq_to_vector(isa_irq); |
4994be1b | 965 | BUG_ON(bind_irq_vector(irq, vector, CPU_MASK_ALL)); |
4bbdec7a | 966 | register_intr(gsi, irq, IOSAPIC_LOWEST_PRIORITY, polarity, trigger); |
1da177e4 LT |
967 | |
968 | DBG("ISA: IRQ %u -> GSI %u (%s,%s) -> CPU %d (0x%04x) vector %d\n", | |
969 | isa_irq, gsi, trigger == IOSAPIC_EDGE ? "edge" : "level", | |
970 | polarity == IOSAPIC_POL_HIGH ? "high" : "low", | |
971 | cpu_logical_id(dest), dest, vector); | |
972 | ||
4bbdec7a | 973 | set_rte(gsi, irq, dest, 1); |
1da177e4 LT |
974 | } |
975 | ||
976 | void __init | |
977 | iosapic_system_init (int system_pcat_compat) | |
978 | { | |
4bbdec7a | 979 | int irq; |
1da177e4 | 980 | |
4bbdec7a YI |
981 | for (irq = 0; irq < NR_IRQS; ++irq) { |
982 | iosapic_intr_info[irq].low32 = IOSAPIC_MASK; | |
46cba3dc | 983 | /* mark as unused */ |
4bbdec7a | 984 | INIT_LIST_HEAD(&iosapic_intr_info[irq].rtes); |
e1b30a39 YI |
985 | |
986 | iosapic_intr_info[irq].count = 0; | |
24eeb568 | 987 | } |
1da177e4 LT |
988 | |
989 | pcat_compat = system_pcat_compat; | |
990 | if (pcat_compat) { | |
991 | /* | |
46cba3dc ST |
992 | * Disable the compatibility mode interrupts (8259 style), |
993 | * needs IN/OUT support enabled. | |
1da177e4 | 994 | */ |
46cba3dc ST |
995 | printk(KERN_INFO |
996 | "%s: Disabling PC-AT compatible 8259 interrupts\n", | |
997 | __FUNCTION__); | |
1da177e4 LT |
998 | outb(0xff, 0xA1); |
999 | outb(0xff, 0x21); | |
1000 | } | |
1001 | } | |
1002 | ||
0e888adc KK |
1003 | static inline int |
1004 | iosapic_alloc (void) | |
1005 | { | |
1006 | int index; | |
1007 | ||
1008 | for (index = 0; index < NR_IOSAPICS; index++) | |
1009 | if (!iosapic_lists[index].addr) | |
1010 | return index; | |
1011 | ||
1012 | printk(KERN_WARNING "%s: failed to allocate iosapic\n", __FUNCTION__); | |
1013 | return -1; | |
1014 | } | |
1015 | ||
1016 | static inline void | |
1017 | iosapic_free (int index) | |
1018 | { | |
1019 | memset(&iosapic_lists[index], 0, sizeof(iosapic_lists[0])); | |
1020 | } | |
1021 | ||
1022 | static inline int | |
1023 | iosapic_check_gsi_range (unsigned int gsi_base, unsigned int ver) | |
1024 | { | |
1025 | int index; | |
1026 | unsigned int gsi_end, base, end; | |
1027 | ||
1028 | /* check gsi range */ | |
1029 | gsi_end = gsi_base + ((ver >> 16) & 0xff); | |
1030 | for (index = 0; index < NR_IOSAPICS; index++) { | |
1031 | if (!iosapic_lists[index].addr) | |
1032 | continue; | |
1033 | ||
1034 | base = iosapic_lists[index].gsi_base; | |
1035 | end = base + iosapic_lists[index].num_rte - 1; | |
1036 | ||
e6d1ba5c | 1037 | if (gsi_end < base || end < gsi_base) |
0e888adc KK |
1038 | continue; /* OK */ |
1039 | ||
1040 | return -EBUSY; | |
1041 | } | |
1042 | return 0; | |
1043 | } | |
1044 | ||
1045 | int __devinit | |
1da177e4 LT |
1046 | iosapic_init (unsigned long phys_addr, unsigned int gsi_base) |
1047 | { | |
0e888adc | 1048 | int num_rte, err, index; |
1da177e4 LT |
1049 | unsigned int isa_irq, ver; |
1050 | char __iomem *addr; | |
0e888adc KK |
1051 | unsigned long flags; |
1052 | ||
1053 | spin_lock_irqsave(&iosapic_lock, flags); | |
c1726d6f YI |
1054 | index = find_iosapic(gsi_base); |
1055 | if (index >= 0) { | |
1056 | spin_unlock_irqrestore(&iosapic_lock, flags); | |
1057 | return -EBUSY; | |
1058 | } | |
1059 | ||
e3a8f7b8 YI |
1060 | addr = ioremap(phys_addr, 0); |
1061 | ver = iosapic_version(addr); | |
e3a8f7b8 YI |
1062 | if ((err = iosapic_check_gsi_range(gsi_base, ver))) { |
1063 | iounmap(addr); | |
1064 | spin_unlock_irqrestore(&iosapic_lock, flags); | |
1065 | return err; | |
1066 | } | |
1da177e4 | 1067 | |
e3a8f7b8 YI |
1068 | /* |
1069 | * The MAX_REDIR register holds the highest input pin number | |
1070 | * (starting from 0). We add 1 so that we can use it for | |
1071 | * number of pins (= RTEs) | |
1072 | */ | |
1073 | num_rte = ((ver >> 16) & 0xff) + 1; | |
1da177e4 | 1074 | |
e3a8f7b8 YI |
1075 | index = iosapic_alloc(); |
1076 | iosapic_lists[index].addr = addr; | |
1077 | iosapic_lists[index].gsi_base = gsi_base; | |
1078 | iosapic_lists[index].num_rte = num_rte; | |
1da177e4 | 1079 | #ifdef CONFIG_NUMA |
e3a8f7b8 | 1080 | iosapic_lists[index].node = MAX_NUMNODES; |
1da177e4 | 1081 | #endif |
c1726d6f | 1082 | spin_lock_init(&iosapic_lists[index].lock); |
0e888adc | 1083 | spin_unlock_irqrestore(&iosapic_lock, flags); |
1da177e4 LT |
1084 | |
1085 | if ((gsi_base == 0) && pcat_compat) { | |
1086 | /* | |
46cba3dc ST |
1087 | * Map the legacy ISA devices into the IOSAPIC data. Some of |
1088 | * these may get reprogrammed later on with data from the ACPI | |
1089 | * Interrupt Source Override table. | |
1da177e4 LT |
1090 | */ |
1091 | for (isa_irq = 0; isa_irq < 16; ++isa_irq) | |
46cba3dc ST |
1092 | iosapic_override_isa_irq(isa_irq, isa_irq, |
1093 | IOSAPIC_POL_HIGH, | |
1094 | IOSAPIC_EDGE); | |
1da177e4 | 1095 | } |
0e888adc KK |
1096 | return 0; |
1097 | } | |
1098 | ||
1099 | #ifdef CONFIG_HOTPLUG | |
1100 | int | |
1101 | iosapic_remove (unsigned int gsi_base) | |
1102 | { | |
1103 | int index, err = 0; | |
1104 | unsigned long flags; | |
1105 | ||
1106 | spin_lock_irqsave(&iosapic_lock, flags); | |
e3a8f7b8 YI |
1107 | index = find_iosapic(gsi_base); |
1108 | if (index < 0) { | |
1109 | printk(KERN_WARNING "%s: No IOSAPIC for GSI base %u\n", | |
1110 | __FUNCTION__, gsi_base); | |
1111 | goto out; | |
1112 | } | |
0e888adc | 1113 | |
e3a8f7b8 YI |
1114 | if (iosapic_lists[index].rtes_inuse) { |
1115 | err = -EBUSY; | |
1116 | printk(KERN_WARNING "%s: IOSAPIC for GSI base %u is busy\n", | |
1117 | __FUNCTION__, gsi_base); | |
1118 | goto out; | |
0e888adc | 1119 | } |
e3a8f7b8 YI |
1120 | |
1121 | iounmap(iosapic_lists[index].addr); | |
1122 | iosapic_free(index); | |
0e888adc KK |
1123 | out: |
1124 | spin_unlock_irqrestore(&iosapic_lock, flags); | |
1125 | return err; | |
1da177e4 | 1126 | } |
0e888adc | 1127 | #endif /* CONFIG_HOTPLUG */ |
1da177e4 LT |
1128 | |
1129 | #ifdef CONFIG_NUMA | |
0e888adc | 1130 | void __devinit |
1da177e4 LT |
1131 | map_iosapic_to_node(unsigned int gsi_base, int node) |
1132 | { | |
1133 | int index; | |
1134 | ||
1135 | index = find_iosapic(gsi_base); | |
1136 | if (index < 0) { | |
1137 | printk(KERN_WARNING "%s: No IOSAPIC for GSI %u\n", | |
1138 | __FUNCTION__, gsi_base); | |
1139 | return; | |
1140 | } | |
1141 | iosapic_lists[index].node = node; | |
1142 | return; | |
1143 | } | |
1144 | #endif | |
24eeb568 KK |
1145 | |
1146 | static int __init iosapic_enable_kmalloc (void) | |
1147 | { | |
1148 | iosapic_kmalloc_ok = 1; | |
1149 | return 0; | |
1150 | } | |
1151 | core_initcall (iosapic_enable_kmalloc); |