arch/ia64: remove references to cpu_*_map
[deliverable/linux.git] / arch / ia64 / kernel / smpboot.c
CommitLineData
1da177e4
LT
1/*
2 * SMP boot-related support
3 *
82975115 4 * Copyright (C) 1998-2003, 2005 Hewlett-Packard Co
1da177e4 5 * David Mosberger-Tang <davidm@hpl.hp.com>
e927ecb0
SS
6 * Copyright (C) 2001, 2004-2005 Intel Corp
7 * Rohit Seth <rohit.seth@intel.com>
8 * Suresh Siddha <suresh.b.siddha@intel.com>
9 * Gordon Jin <gordon.jin@intel.com>
10 * Ashok Raj <ashok.raj@intel.com>
1da177e4
LT
11 *
12 * 01/05/16 Rohit Seth <rohit.seth@intel.com> Moved SMP booting functions from smp.c to here.
13 * 01/04/27 David Mosberger <davidm@hpl.hp.com> Added ITC synching code.
14 * 02/07/31 David Mosberger <davidm@hpl.hp.com> Switch over to hotplug-CPU boot-sequence.
15 * smp_boot_cpus()/smp_commence() is replaced by
16 * smp_prepare_cpus()/__cpu_up()/smp_cpus_done().
b8d8b883 17 * 04/06/21 Ashok Raj <ashok.raj@intel.com> Added CPU Hotplug Support
e927ecb0
SS
18 * 04/12/26 Jin Gordon <gordon.jin@intel.com>
19 * 04/12/26 Rohit Seth <rohit.seth@intel.com>
20 * Add multi-threading and multi-core detection
21 * 05/01/30 Suresh Siddha <suresh.b.siddha@intel.com>
22 * Setup cpu_sibling_map and cpu_core_map
1da177e4 23 */
1da177e4
LT
24
25#include <linux/module.h>
26#include <linux/acpi.h>
27#include <linux/bootmem.h>
28#include <linux/cpu.h>
29#include <linux/delay.h>
30#include <linux/init.h>
31#include <linux/interrupt.h>
32#include <linux/irq.h>
33#include <linux/kernel.h>
34#include <linux/kernel_stat.h>
35#include <linux/mm.h>
36#include <linux/notifier.h>
37#include <linux/smp.h>
1da177e4
LT
38#include <linux/spinlock.h>
39#include <linux/efi.h>
40#include <linux/percpu.h>
41#include <linux/bitops.h>
42
60063497 43#include <linux/atomic.h>
1da177e4
LT
44#include <asm/cache.h>
45#include <asm/current.h>
46#include <asm/delay.h>
1da177e4
LT
47#include <asm/io.h>
48#include <asm/irq.h>
49#include <asm/machvec.h>
50#include <asm/mca.h>
51#include <asm/page.h>
e51835d5 52#include <asm/paravirt.h>
1da177e4
LT
53#include <asm/pgalloc.h>
54#include <asm/pgtable.h>
55#include <asm/processor.h>
56#include <asm/ptrace.h>
57#include <asm/sal.h>
58#include <asm/system.h>
59#include <asm/tlbflush.h>
60#include <asm/unistd.h>
6e9de181 61#include <asm/sn/arch.h>
1da177e4
LT
62
63#define SMP_DEBUG 0
64
65#if SMP_DEBUG
66#define Dprintk(x...) printk(x)
67#else
68#define Dprintk(x...)
69#endif
70
b8d8b883 71#ifdef CONFIG_HOTPLUG_CPU
ff741906
AR
72#ifdef CONFIG_PERMIT_BSP_REMOVE
73#define bsp_remove_ok 1
74#else
75#define bsp_remove_ok 0
76#endif
77
b8d8b883
AR
78/*
79 * Store all idle threads, this can be reused instead of creating
80 * a new thread. Also avoids complicated thread destroy functionality
81 * for idle threads.
82 */
83struct task_struct *idle_thread_array[NR_CPUS];
84
85/*
86 * Global array allocated for NR_CPUS at boot time
87 */
88struct sal_to_os_boot sal_boot_rendez_state[NR_CPUS];
89
90/*
91 * start_ap in head.S uses this to store current booting cpu
92 * info.
93 */
94struct sal_to_os_boot *sal_state_for_booting_cpu = &sal_boot_rendez_state[0];
95
96#define set_brendez_area(x) (sal_state_for_booting_cpu = &sal_boot_rendez_state[(x)]);
97
98#define get_idle_for_cpu(x) (idle_thread_array[(x)])
99#define set_idle_for_cpu(x,p) (idle_thread_array[(x)] = (p))
100
101#else
102
103#define get_idle_for_cpu(x) (NULL)
104#define set_idle_for_cpu(x,p)
105#define set_brendez_area(x)
106#endif
107
1da177e4
LT
108
109/*
110 * ITC synchronization related stuff:
111 */
ff741906 112#define MASTER (0)
1da177e4
LT
113#define SLAVE (SMP_CACHE_BYTES/8)
114
115#define NUM_ROUNDS 64 /* magic value */
116#define NUM_ITERS 5 /* likewise */
117
118static DEFINE_SPINLOCK(itc_sync_lock);
119static volatile unsigned long go[SLAVE + 1];
120
121#define DEBUG_ITC_SYNC 0
122
1da177e4
LT
123extern void start_ap (void);
124extern unsigned long ia64_iobase;
125
36c8b586 126struct task_struct *task_for_booting_cpu;
1da177e4
LT
127
128/*
129 * State for each CPU
130 */
131DEFINE_PER_CPU(int, cpu_state);
132
e927ecb0 133cpumask_t cpu_core_map[NR_CPUS] __cacheline_aligned;
42aca483 134EXPORT_SYMBOL(cpu_core_map);
d5a7430d
MT
135DEFINE_PER_CPU_SHARED_ALIGNED(cpumask_t, cpu_sibling_map);
136EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
137
e927ecb0 138int smp_num_siblings = 1;
e927ecb0 139
1da177e4
LT
140/* which logical CPU number maps to which CPU (physical APIC ID) */
141volatile int ia64_cpu_to_sapicid[NR_CPUS];
142EXPORT_SYMBOL(ia64_cpu_to_sapicid);
143
144static volatile cpumask_t cpu_callin_map;
145
146struct smp_boot_data smp_boot_data __initdata;
147
148unsigned long ap_wakeup_vector = -1; /* External Int use to wakeup APs */
149
150char __initdata no_int_routing;
151
152unsigned char smp_int_redirect; /* are INT and IPI redirectable by the chipset? */
153
ff741906
AR
154#ifdef CONFIG_FORCE_CPEI_RETARGET
155#define CPEI_OVERRIDE_DEFAULT (1)
156#else
157#define CPEI_OVERRIDE_DEFAULT (0)
158#endif
159
160unsigned int force_cpei_retarget = CPEI_OVERRIDE_DEFAULT;
161
162static int __init
163cmdl_force_cpei(char *str)
164{
165 int value=0;
166
167 get_option (&str, &value);
168 force_cpei_retarget = value;
169
170 return 1;
171}
172
173__setup("force_cpei=", cmdl_force_cpei);
174
1da177e4
LT
175static int __init
176nointroute (char *str)
177{
178 no_int_routing = 1;
179 printk ("no_int_routing on\n");
180 return 1;
181}
182
183__setup("nointroute", nointroute);
184
ff741906
AR
185static void fix_b0_for_bsp(void)
186{
187#ifdef CONFIG_HOTPLUG_CPU
188 int cpuid;
189 static int fix_bsp_b0 = 1;
190
191 cpuid = smp_processor_id();
192
193 /*
194 * Cache the b0 value on the first AP that comes up
195 */
196 if (!(fix_bsp_b0 && cpuid))
197 return;
198
199 sal_boot_rendez_state[0].br[0] = sal_boot_rendez_state[cpuid].br[0];
200 printk ("Fixed BSP b0 value from CPU %d\n", cpuid);
201
202 fix_bsp_b0 = 0;
203#endif
204}
205
1da177e4
LT
206void
207sync_master (void *arg)
208{
209 unsigned long flags, i;
210
211 go[MASTER] = 0;
212
213 local_irq_save(flags);
214 {
215 for (i = 0; i < NUM_ROUNDS*NUM_ITERS; ++i) {
82975115
DMT
216 while (!go[MASTER])
217 cpu_relax();
1da177e4
LT
218 go[MASTER] = 0;
219 go[SLAVE] = ia64_get_itc();
220 }
221 }
222 local_irq_restore(flags);
223}
224
225/*
226 * Return the number of cycles by which our itc differs from the itc on the master
227 * (time-keeper) CPU. A positive number indicates our itc is ahead of the master,
228 * negative that it is behind.
229 */
230static inline long
231get_delta (long *rt, long *master)
232{
233 unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
234 unsigned long tcenter, t0, t1, tm;
235 long i;
236
237 for (i = 0; i < NUM_ITERS; ++i) {
238 t0 = ia64_get_itc();
239 go[MASTER] = 1;
82975115
DMT
240 while (!(tm = go[SLAVE]))
241 cpu_relax();
1da177e4
LT
242 go[SLAVE] = 0;
243 t1 = ia64_get_itc();
244
245 if (t1 - t0 < best_t1 - best_t0)
246 best_t0 = t0, best_t1 = t1, best_tm = tm;
247 }
248
249 *rt = best_t1 - best_t0;
250 *master = best_tm - best_t0;
251
252 /* average best_t0 and best_t1 without overflow: */
253 tcenter = (best_t0/2 + best_t1/2);
254 if (best_t0 % 2 + best_t1 % 2 == 2)
255 ++tcenter;
256 return tcenter - best_tm;
257}
258
259/*
260 * Synchronize ar.itc of the current (slave) CPU with the ar.itc of the MASTER CPU
261 * (normally the time-keeper CPU). We use a closed loop to eliminate the possibility of
262 * unaccounted-for errors (such as getting a machine check in the middle of a calibration
263 * step). The basic idea is for the slave to ask the master what itc value it has and to
264 * read its own itc before and after the master responds. Each iteration gives us three
265 * timestamps:
266 *
267 * slave master
268 *
269 * t0 ---\
270 * ---\
271 * --->
272 * tm
273 * /---
274 * /---
275 * t1 <---
276 *
277 *
278 * The goal is to adjust the slave's ar.itc such that tm falls exactly half-way between t0
279 * and t1. If we achieve this, the clocks are synchronized provided the interconnect
280 * between the slave and the master is symmetric. Even if the interconnect were
281 * asymmetric, we would still know that the synchronization error is smaller than the
282 * roundtrip latency (t0 - t1).
283 *
284 * When the interconnect is quiet and symmetric, this lets us synchronize the itc to
285 * within one or two cycles. However, we can only *guarantee* that the synchronization is
286 * accurate to within a round-trip time, which is typically in the range of several
287 * hundred cycles (e.g., ~500 cycles). In practice, this means that the itc's are usually
288 * almost perfectly synchronized, but we shouldn't assume that the accuracy is much better
289 * than half a micro second or so.
290 */
291void
292ia64_sync_itc (unsigned int master)
293{
294 long i, delta, adj, adjust_latency = 0, done = 0;
295 unsigned long flags, rt, master_time_stamp, bound;
296#if DEBUG_ITC_SYNC
297 struct {
298 long rt; /* roundtrip time */
299 long master; /* master's timestamp */
300 long diff; /* difference between midpoint and master's timestamp */
301 long lat; /* estimate of itc adjustment latency */
302 } t[NUM_ROUNDS];
303#endif
304
305 /*
306 * Make sure local timer ticks are disabled while we sync. If
307 * they were enabled, we'd have to worry about nasty issues
308 * like setting the ITC ahead of (or a long time before) the
309 * next scheduled tick.
310 */
311 BUG_ON((ia64_get_itv() & (1 << 16)) == 0);
312
313 go[MASTER] = 1;
314
8691e5a8 315 if (smp_call_function_single(master, sync_master, NULL, 0) < 0) {
1da177e4
LT
316 printk(KERN_ERR "sync_itc: failed to get attention of CPU %u!\n", master);
317 return;
318 }
319
82975115
DMT
320 while (go[MASTER])
321 cpu_relax(); /* wait for master to be ready */
1da177e4
LT
322
323 spin_lock_irqsave(&itc_sync_lock, flags);
324 {
325 for (i = 0; i < NUM_ROUNDS; ++i) {
326 delta = get_delta(&rt, &master_time_stamp);
327 if (delta == 0) {
328 done = 1; /* let's lock on to this... */
329 bound = rt;
330 }
331
332 if (!done) {
333 if (i > 0) {
334 adjust_latency += -delta;
335 adj = -delta + adjust_latency/4;
336 } else
337 adj = -delta;
338
339 ia64_set_itc(ia64_get_itc() + adj);
340 }
341#if DEBUG_ITC_SYNC
342 t[i].rt = rt;
343 t[i].master = master_time_stamp;
344 t[i].diff = delta;
345 t[i].lat = adjust_latency/4;
346#endif
347 }
348 }
349 spin_unlock_irqrestore(&itc_sync_lock, flags);
350
351#if DEBUG_ITC_SYNC
352 for (i = 0; i < NUM_ROUNDS; ++i)
353 printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
354 t[i].rt, t[i].master, t[i].diff, t[i].lat);
355#endif
356
357 printk(KERN_INFO "CPU %d: synchronized ITC with CPU %u (last diff %ld cycles, "
358 "maxerr %lu cycles)\n", smp_processor_id(), master, delta, rt);
359}
360
361/*
362 * Ideally sets up per-cpu profiling hooks. Doesn't do much now...
363 */
364static inline void __devinit
365smp_setup_percpu_timer (void)
366{
367}
368
d86ebd14 369static void __cpuinit
1da177e4
LT
370smp_callin (void)
371{
ff741906 372 int cpuid, phys_id, itc_master;
ead6caae 373 struct cpuinfo_ia64 *last_cpuinfo, *this_cpuinfo;
1da177e4 374 extern void ia64_init_itm(void);
ff741906 375 extern volatile int time_keeper_id;
1da177e4
LT
376
377#ifdef CONFIG_PERFMON
378 extern void pfm_init_percpu(void);
379#endif
380
381 cpuid = smp_processor_id();
382 phys_id = hard_smp_processor_id();
ff741906 383 itc_master = time_keeper_id;
1da177e4
LT
384
385 if (cpu_online(cpuid)) {
386 printk(KERN_ERR "huh, phys CPU#0x%x, CPU#0x%x already present??\n",
387 phys_id, cpuid);
388 BUG();
389 }
390
ff741906
AR
391 fix_b0_for_bsp();
392
3bccd996
LS
393 /*
394 * numa_node_id() works after this.
395 */
396 set_numa_node(cpu_to_node_map[cpuid]);
fd1197f1 397 set_numa_mem(local_memory_node(cpu_to_node_map[cpuid]));
3bccd996 398
f27b433e 399 ipi_call_lock_irq();
e1b30a39
YI
400 spin_lock(&vector_lock);
401 /* Setup the per cpu irq handling data structures */
402 __setup_vector_irq(cpuid);
e545a614 403 notify_cpu_starting(cpuid);
7d7f9848 404 set_cpu_online(cpuid, true);
a9fa06c2 405 per_cpu(cpu_state, cpuid) = CPU_ONLINE;
e1b30a39 406 spin_unlock(&vector_lock);
f27b433e 407 ipi_call_unlock_irq();
1da177e4
LT
408
409 smp_setup_percpu_timer();
410
411 ia64_mca_cmc_vector_setup(); /* Setup vector on AP */
412
413#ifdef CONFIG_PERFMON
414 pfm_init_percpu();
415#endif
416
417 local_irq_enable();
418
419 if (!(sal_platform_features & IA64_SAL_PLATFORM_FEATURE_ITC_DRIFT)) {
420 /*
421 * Synchronize the ITC with the BP. Need to do this after irqs are
422 * enabled because ia64_sync_itc() calls smp_call_function_single(), which
423 * calls spin_unlock_bh(), which calls spin_unlock_bh(), which calls
424 * local_bh_enable(), which bugs out if irqs are not enabled...
425 */
ff741906
AR
426 Dprintk("Going to syncup ITC with ITC Master.\n");
427 ia64_sync_itc(itc_master);
1da177e4
LT
428 }
429
430 /*
431 * Get our bogomips.
432 */
433 ia64_init_itm();
ead6caae
JS
434
435 /*
436 * Delay calibration can be skipped if new processor is identical to the
437 * previous processor.
438 */
439 last_cpuinfo = cpu_data(cpuid - 1);
440 this_cpuinfo = local_cpu_data;
441 if (last_cpuinfo->itc_freq != this_cpuinfo->itc_freq ||
442 last_cpuinfo->proc_freq != this_cpuinfo->proc_freq ||
443 last_cpuinfo->features != this_cpuinfo->features ||
444 last_cpuinfo->revision != this_cpuinfo->revision ||
445 last_cpuinfo->family != this_cpuinfo->family ||
446 last_cpuinfo->archrev != this_cpuinfo->archrev ||
447 last_cpuinfo->model != this_cpuinfo->model)
448 calibrate_delay();
1da177e4
LT
449 local_cpu_data->loops_per_jiffy = loops_per_jiffy;
450
1da177e4
LT
451 /*
452 * Allow the master to continue.
453 */
454 cpu_set(cpuid, cpu_callin_map);
455 Dprintk("Stack on CPU %d at about %p\n",cpuid, &cpuid);
456}
457
458
459/*
460 * Activate a secondary processor. head.S calls this.
461 */
d86ebd14 462int __cpuinit
1da177e4
LT
463start_secondary (void *unused)
464{
465 /* Early console may use I/O ports */
466 ia64_set_kr(IA64_KR_IO_BASE, __pa(ia64_iobase));
10617bbe 467#ifndef CONFIG_PRINTK_TIME
1da177e4 468 Dprintk("start_secondary: starting CPU 0x%x\n", hard_smp_processor_id());
10617bbe 469#endif
1da177e4
LT
470 efi_map_pal_code();
471 cpu_init();
5bfb5d69 472 preempt_disable();
1da177e4
LT
473 smp_callin();
474
475 cpu_idle();
476 return 0;
477}
478
6b2fb3c6 479struct pt_regs * __cpuinit idle_regs(struct pt_regs *regs)
1da177e4
LT
480{
481 return NULL;
482}
483
484struct create_idle {
6d5aefb8 485 struct work_struct work;
1da177e4
LT
486 struct task_struct *idle;
487 struct completion done;
488 int cpu;
489};
490
9d6f40b8 491void __cpuinit
6d5aefb8 492do_fork_idle(struct work_struct *work)
1da177e4 493{
6d5aefb8
DH
494 struct create_idle *c_idle =
495 container_of(work, struct create_idle, work);
1da177e4
LT
496
497 c_idle->idle = fork_idle(c_idle->cpu);
498 complete(&c_idle->done);
499}
500
9d6f40b8 501static int __cpuinit
1da177e4
LT
502do_boot_cpu (int sapicid, int cpu)
503{
504 int timeout;
505 struct create_idle c_idle = {
6d5aefb8 506 .work = __WORK_INITIALIZER(c_idle.work, do_fork_idle),
1da177e4
LT
507 .cpu = cpu,
508 .done = COMPLETION_INITIALIZER(c_idle.done),
509 };
b8d8b883 510
d7a7c573
SS
511 /*
512 * We can't use kernel_thread since we must avoid to
513 * reschedule the child.
514 */
b8d8b883
AR
515 c_idle.idle = get_idle_for_cpu(cpu);
516 if (c_idle.idle) {
517 init_idle(c_idle.idle, cpu);
518 goto do_rest;
519 }
520
d7a7c573
SS
521 schedule_work(&c_idle.work);
522 wait_for_completion(&c_idle.done);
1da177e4
LT
523
524 if (IS_ERR(c_idle.idle))
525 panic("failed fork for CPU %d", cpu);
b8d8b883
AR
526
527 set_idle_for_cpu(cpu, c_idle.idle);
528
529do_rest:
1da177e4
LT
530 task_for_booting_cpu = c_idle.idle;
531
532 Dprintk("Sending wakeup vector %lu to AP 0x%x/0x%x.\n", ap_wakeup_vector, cpu, sapicid);
533
b8d8b883 534 set_brendez_area(cpu);
1da177e4
LT
535 platform_send_ipi(cpu, ap_wakeup_vector, IA64_IPI_DM_INT, 0);
536
537 /*
538 * Wait 10s total for the AP to start
539 */
540 Dprintk("Waiting on callin_map ...");
541 for (timeout = 0; timeout < 100000; timeout++) {
542 if (cpu_isset(cpu, cpu_callin_map))
543 break; /* It has booted */
544 udelay(100);
545 }
546 Dprintk("\n");
547
548 if (!cpu_isset(cpu, cpu_callin_map)) {
549 printk(KERN_ERR "Processor 0x%x/0x%x is stuck.\n", cpu, sapicid);
550 ia64_cpu_to_sapicid[cpu] = -1;
7d7f9848 551 set_cpu_online(cpu, false); /* was set in smp_callin() */
1da177e4
LT
552 return -EINVAL;
553 }
554 return 0;
555}
556
557static int __init
558decay (char *str)
559{
560 int ticks;
561 get_option (&str, &ticks);
562 return 1;
563}
564
565__setup("decay=", decay);
566
567/*
568 * Initialize the logical CPU number to SAPICID mapping
569 */
570void __init
571smp_build_cpu_map (void)
572{
573 int sapicid, cpu, i;
574 int boot_cpu_id = hard_smp_processor_id();
575
576 for (cpu = 0; cpu < NR_CPUS; cpu++) {
577 ia64_cpu_to_sapicid[cpu] = -1;
1da177e4
LT
578 }
579
580 ia64_cpu_to_sapicid[0] = boot_cpu_id;
7d7f9848 581 init_cpu_present(cpumask_of(0));
2af51a3f 582 set_cpu_possible(0, true);
1da177e4
LT
583 for (cpu = 1, i = 0; i < smp_boot_data.cpu_count; i++) {
584 sapicid = smp_boot_data.cpu_phys_id[i];
585 if (sapicid == boot_cpu_id)
586 continue;
2af51a3f
RR
587 set_cpu_present(cpu, true);
588 set_cpu_possible(cpu, true);
1da177e4
LT
589 ia64_cpu_to_sapicid[cpu] = sapicid;
590 cpu++;
591 }
592}
593
1da177e4
LT
594/*
595 * Cycle through the APs sending Wakeup IPIs to boot each.
596 */
597void __init
598smp_prepare_cpus (unsigned int max_cpus)
599{
600 int boot_cpu_id = hard_smp_processor_id();
601
602 /*
603 * Initialize the per-CPU profiling counter/multiplier
604 */
605
606 smp_setup_percpu_timer();
607
1da177e4
LT
608 cpu_set(0, cpu_callin_map);
609
610 local_cpu_data->loops_per_jiffy = loops_per_jiffy;
611 ia64_cpu_to_sapicid[0] = boot_cpu_id;
612
613 printk(KERN_INFO "Boot processor id 0x%x/0x%x\n", 0, boot_cpu_id);
614
615 current_thread_info()->cpu = 0;
616
617 /*
618 * If SMP should be disabled, then really disable it!
619 */
620 if (!max_cpus) {
621 printk(KERN_INFO "SMP mode deactivated.\n");
2af51a3f
RR
622 init_cpu_online(cpumask_of(0));
623 init_cpu_present(cpumask_of(0));
624 init_cpu_possible(cpumask_of(0));
1da177e4
LT
625 return;
626 }
627}
628
629void __devinit smp_prepare_boot_cpu(void)
630{
7d7f9848 631 set_cpu_online(smp_processor_id(), true);
1da177e4 632 cpu_set(smp_processor_id(), cpu_callin_map);
3bccd996 633 set_numa_node(cpu_to_node_map[smp_processor_id()]);
a9fa06c2 634 per_cpu(cpu_state, smp_processor_id()) = CPU_ONLINE;
e51835d5 635 paravirt_post_smp_prepare_boot_cpu();
1da177e4
LT
636}
637
638#ifdef CONFIG_HOTPLUG_CPU
e927ecb0
SS
639static inline void
640clear_cpu_sibling_map(int cpu)
641{
642 int i;
643
d5a7430d
MT
644 for_each_cpu_mask(i, per_cpu(cpu_sibling_map, cpu))
645 cpu_clear(cpu, per_cpu(cpu_sibling_map, i));
e927ecb0
SS
646 for_each_cpu_mask(i, cpu_core_map[cpu])
647 cpu_clear(cpu, cpu_core_map[i]);
648
d5a7430d 649 per_cpu(cpu_sibling_map, cpu) = cpu_core_map[cpu] = CPU_MASK_NONE;
e927ecb0
SS
650}
651
652static void
653remove_siblinginfo(int cpu)
654{
655 int last = 0;
656
657 if (cpu_data(cpu)->threads_per_core == 1 &&
658 cpu_data(cpu)->cores_per_socket == 1) {
659 cpu_clear(cpu, cpu_core_map[cpu]);
d5a7430d 660 cpu_clear(cpu, per_cpu(cpu_sibling_map, cpu));
e927ecb0
SS
661 return;
662 }
663
664 last = (cpus_weight(cpu_core_map[cpu]) == 1 ? 1 : 0);
665
666 /* remove it from all sibling map's */
667 clear_cpu_sibling_map(cpu);
e927ecb0
SS
668}
669
1da177e4 670extern void fixup_irqs(void);
ff741906
AR
671
672int migrate_platform_irqs(unsigned int cpu)
673{
674 int new_cpei_cpu;
097e98b4 675 struct irq_data *data = NULL;
0de26520 676 const struct cpumask *mask;
ff741906
AR
677 int retval = 0;
678
679 /*
680 * dont permit CPEI target to removed.
681 */
682 if (cpe_vector > 0 && is_cpu_cpei_target(cpu)) {
683 printk ("CPU (%d) is CPEI Target\n", cpu);
684 if (can_cpei_retarget()) {
685 /*
686 * Now re-target the CPEI to a different processor
687 */
7d7f9848 688 new_cpei_cpu = cpumask_any(cpu_online_mask);
0de26520 689 mask = cpumask_of(new_cpei_cpu);
ff741906 690 set_cpei_target_cpu(new_cpei_cpu);
097e98b4 691 data = irq_get_irq_data(ia64_cpe_irq);
ff741906 692 /*
72fdbdce 693 * Switch for now, immediately, we need to do fake intr
ff741906
AR
694 * as other interrupts, but need to study CPEI behaviour with
695 * polling before making changes.
696 */
097e98b4
TG
697 if (data && data->chip) {
698 data->chip->irq_disable(data);
699 data->chip->irq_set_affinity(data, mask, false);
700 data->chip->irq_enable(data);
25985edc 701 printk ("Re-targeting CPEI to cpu %d\n", new_cpei_cpu);
ff741906
AR
702 }
703 }
097e98b4 704 if (!data) {
ff741906
AR
705 printk ("Unable to retarget CPEI, offline cpu [%d] failed\n", cpu);
706 retval = -EBUSY;
707 }
708 }
709 return retval;
710}
711
1da177e4 712/* must be called with cpucontrol mutex held */
1da177e4
LT
713int __cpu_disable(void)
714{
715 int cpu = smp_processor_id();
716
717 /*
718 * dont permit boot processor for now
719 */
ff741906
AR
720 if (cpu == 0 && !bsp_remove_ok) {
721 printk ("Your platform does not support removal of BSP\n");
722 return (-EBUSY);
723 }
724
6e9de181
JK
725 if (ia64_platform_is("sn2")) {
726 if (!sn_cpu_disable_allowed(cpu))
727 return -EBUSY;
728 }
729
7d7f9848 730 set_cpu_online(cpu, false);
66db2e63 731
ff741906 732 if (migrate_platform_irqs(cpu)) {
7d7f9848 733 set_cpu_online(cpu, true);
c0acdea2 734 return -EBUSY;
ff741906 735 }
1da177e4 736
e927ecb0 737 remove_siblinginfo(cpu);
66db2e63 738 fixup_irqs();
1da177e4 739 local_flush_tlb_all();
b8d8b883 740 cpu_clear(cpu, cpu_callin_map);
1da177e4
LT
741 return 0;
742}
743
744void __cpu_die(unsigned int cpu)
745{
746 unsigned int i;
747
748 for (i = 0; i < 100; i++) {
749 /* They ack this in play_dead by setting CPU_DEAD */
750 if (per_cpu(cpu_state, cpu) == CPU_DEAD)
751 {
b8d8b883 752 printk ("CPU %d is now offline\n", cpu);
1da177e4
LT
753 return;
754 }
755 msleep(100);
756 }
757 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
758}
1da177e4
LT
759#endif /* CONFIG_HOTPLUG_CPU */
760
761void
762smp_cpus_done (unsigned int dummy)
763{
764 int cpu;
765 unsigned long bogosum = 0;
766
767 /*
768 * Allow the user to impress friends.
769 */
770
dc565b52 771 for_each_online_cpu(cpu) {
772 bogosum += cpu_data(cpu)->loops_per_jiffy;
773 }
1da177e4
LT
774
775 printk(KERN_INFO "Total of %d processors activated (%lu.%02lu BogoMIPS).\n",
776 (int)num_online_cpus(), bogosum/(500000/HZ), (bogosum/(5000/HZ))%100);
777}
778
e927ecb0
SS
779static inline void __devinit
780set_cpu_sibling_map(int cpu)
781{
782 int i;
783
784 for_each_online_cpu(i) {
785 if ((cpu_data(cpu)->socket_id == cpu_data(i)->socket_id)) {
786 cpu_set(i, cpu_core_map[cpu]);
787 cpu_set(cpu, cpu_core_map[i]);
788 if (cpu_data(cpu)->core_id == cpu_data(i)->core_id) {
d5a7430d
MT
789 cpu_set(i, per_cpu(cpu_sibling_map, cpu));
790 cpu_set(cpu, per_cpu(cpu_sibling_map, i));
e927ecb0
SS
791 }
792 }
793 }
794}
795
9d6f40b8 796int __cpuinit
1da177e4
LT
797__cpu_up (unsigned int cpu)
798{
799 int ret;
800 int sapicid;
801
802 sapicid = ia64_cpu_to_sapicid[cpu];
803 if (sapicid == -1)
804 return -EINVAL;
805
806 /*
b8d8b883
AR
807 * Already booted cpu? not valid anymore since we dont
808 * do idle loop tightspin anymore.
1da177e4
LT
809 */
810 if (cpu_isset(cpu, cpu_callin_map))
b8d8b883
AR
811 return -EINVAL;
812
a9fa06c2 813 per_cpu(cpu_state, cpu) = CPU_UP_PREPARE;
1da177e4
LT
814 /* Processor goes to start_secondary(), sets online flag */
815 ret = do_boot_cpu(sapicid, cpu);
816 if (ret < 0)
817 return ret;
818
e927ecb0
SS
819 if (cpu_data(cpu)->threads_per_core == 1 &&
820 cpu_data(cpu)->cores_per_socket == 1) {
d5a7430d 821 cpu_set(cpu, per_cpu(cpu_sibling_map, cpu));
e927ecb0
SS
822 cpu_set(cpu, cpu_core_map[cpu]);
823 return 0;
824 }
825
826 set_cpu_sibling_map(cpu);
827
1da177e4
LT
828 return 0;
829}
830
831/*
72fdbdce 832 * Assume that CPUs have been discovered by some platform-dependent interface. For
1da177e4
LT
833 * SoftSDV/Lion, that would be ACPI.
834 *
835 * Setup of the IPI irq handler is done in irq.c:init_IRQ_SMP().
836 */
837void __init
838init_smp_config(void)
839{
840 struct fptr {
841 unsigned long fp;
842 unsigned long gp;
843 } *ap_startup;
844 long sal_ret;
845
72fdbdce 846 /* Tell SAL where to drop the APs. */
1da177e4
LT
847 ap_startup = (struct fptr *) start_ap;
848 sal_ret = ia64_sal_set_vectors(SAL_VECTOR_OS_BOOT_RENDEZ,
849 ia64_tpa(ap_startup->fp), ia64_tpa(ap_startup->gp), 0, 0, 0, 0);
850 if (sal_ret < 0)
851 printk(KERN_ERR "SMP: Can't set SAL AP Boot Rendezvous: %s\n",
852 ia64_sal_strerror(sal_ret));
853}
854
e927ecb0
SS
855/*
856 * identify_siblings(cpu) gets called from identify_cpu. This populates the
857 * information related to logical execution units in per_cpu_data structure.
858 */
859void __devinit
860identify_siblings(struct cpuinfo_ia64 *c)
861{
e088a4ad 862 long status;
e927ecb0 863 u16 pltid;
e927ecb0
SS
864 pal_logical_to_physical_t info;
865
6ff0bc94
AC
866 status = ia64_pal_logical_to_phys(-1, &info);
867 if (status != PAL_STATUS_SUCCESS) {
113134fc
AC
868 if (status != PAL_STATUS_UNIMPLEMENTED) {
869 printk(KERN_ERR
870 "ia64_pal_logical_to_phys failed with %ld\n",
871 status);
872 return;
873 }
874
875 info.overview_ppid = 0;
876 info.overview_cpp = 1;
877 info.overview_tpc = 1;
e927ecb0 878 }
6ff0bc94
AC
879
880 status = ia64_sal_physical_id_info(&pltid);
881 if (status != PAL_STATUS_SUCCESS) {
882 if (status != PAL_STATUS_UNIMPLEMENTED)
883 printk(KERN_ERR
884 "ia64_sal_pltid failed with %ld\n",
885 status);
e927ecb0
SS
886 return;
887 }
e927ecb0
SS
888
889 c->socket_id = (pltid << 8) | info.overview_ppid;
113134fc
AC
890
891 if (info.overview_cpp == 1 && info.overview_tpc == 1)
892 return;
893
e927ecb0
SS
894 c->cores_per_socket = info.overview_cpp;
895 c->threads_per_core = info.overview_tpc;
4129a953 896 c->num_log = info.overview_num_log;
e927ecb0 897
4129a953
FY
898 c->core_id = info.log1_cid;
899 c->thread_id = info.log1_tid;
e927ecb0 900}
dd562c05
SE
901
902/*
903 * returns non zero, if multi-threading is enabled
904 * on at least one physical package. Due to hotplug cpu
905 * and (maxcpus=), all threads may not necessarily be enabled
906 * even though the processor supports multi-threading.
907 */
908int is_multithreading_enabled(void)
909{
910 int i, j;
911
912 for_each_present_cpu(i) {
913 for_each_present_cpu(j) {
914 if (j == i)
915 continue;
916 if ((cpu_data(j)->socket_id == cpu_data(i)->socket_id)) {
917 if (cpu_data(j)->core_id == cpu_data(i)->core_id)
918 return 1;
919 }
920 }
921 }
922 return 0;
923}
924EXPORT_SYMBOL_GPL(is_multithreading_enabled);
This page took 0.555644 seconds and 5 git commands to generate.