[IA64] remove unnecessary nfs includes from sys_ia32.c
[deliverable/linux.git] / arch / ia64 / pci / pci.c
CommitLineData
1da177e4
LT
1/*
2 * pci.c - Low-Level PCI Access in IA-64
3 *
4 * Derived from bios32.c of i386 tree.
5 *
6 * (c) Copyright 2002, 2005 Hewlett-Packard Development Company, L.P.
7 * David Mosberger-Tang <davidm@hpl.hp.com>
8 * Bjorn Helgaas <bjorn.helgaas@hp.com>
9 * Copyright (C) 2004 Silicon Graphics, Inc.
10 *
11 * Note: Above list of copyright holders is incomplete...
12 */
1da177e4
LT
13
14#include <linux/acpi.h>
15#include <linux/types.h>
16#include <linux/kernel.h>
17#include <linux/pci.h>
18#include <linux/init.h>
19#include <linux/ioport.h>
20#include <linux/slab.h>
1da177e4
LT
21#include <linux/spinlock.h>
22
23#include <asm/machvec.h>
24#include <asm/page.h>
1da177e4
LT
25#include <asm/system.h>
26#include <asm/io.h>
27#include <asm/sal.h>
28#include <asm/smp.h>
29#include <asm/irq.h>
30#include <asm/hw_irq.h>
31
1da177e4
LT
32/*
33 * Low-level SAL-based PCI configuration access functions. Note that SAL
34 * calls are already serialized (via sal_lock), so we don't need another
35 * synchronization mechanism here.
36 */
37
38#define PCI_SAL_ADDRESS(seg, bus, devfn, reg) \
39 (((u64) seg << 24) | (bus << 16) | (devfn << 8) | (reg))
40
41/* SAL 3.2 adds support for extended config space. */
42
43#define PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg) \
44 (((u64) seg << 28) | (bus << 20) | (devfn << 12) | (reg))
45
b6ce068a 46int raw_pci_read(unsigned int seg, unsigned int bus, unsigned int devfn,
1da177e4
LT
47 int reg, int len, u32 *value)
48{
49 u64 addr, data = 0;
50 int mode, result;
51
52 if (!value || (seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
53 return -EINVAL;
54
55 if ((seg | reg) <= 255) {
56 addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
57 mode = 0;
58 } else {
59 addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
60 mode = 1;
61 }
62 result = ia64_sal_pci_config_read(addr, mode, len, &data);
63 if (result != 0)
64 return -EINVAL;
65
66 *value = (u32) data;
67 return 0;
68}
69
b6ce068a 70int raw_pci_write(unsigned int seg, unsigned int bus, unsigned int devfn,
1da177e4
LT
71 int reg, int len, u32 value)
72{
73 u64 addr;
74 int mode, result;
75
76 if ((seg > 65535) || (bus > 255) || (devfn > 255) || (reg > 4095))
77 return -EINVAL;
78
79 if ((seg | reg) <= 255) {
80 addr = PCI_SAL_ADDRESS(seg, bus, devfn, reg);
81 mode = 0;
82 } else {
83 addr = PCI_SAL_EXT_ADDRESS(seg, bus, devfn, reg);
84 mode = 1;
85 }
86 result = ia64_sal_pci_config_write(addr, mode, len, value);
87 if (result != 0)
88 return -EINVAL;
89 return 0;
90}
91
b6ce068a
MW
92static int pci_read(struct pci_bus *bus, unsigned int devfn, int where,
93 int size, u32 *value)
1da177e4 94{
b6ce068a 95 return raw_pci_read(pci_domain_nr(bus), bus->number,
1da177e4
LT
96 devfn, where, size, value);
97}
98
b6ce068a
MW
99static int pci_write(struct pci_bus *bus, unsigned int devfn, int where,
100 int size, u32 value)
1da177e4 101{
b6ce068a 102 return raw_pci_write(pci_domain_nr(bus), bus->number,
1da177e4
LT
103 devfn, where, size, value);
104}
105
106struct pci_ops pci_root_ops = {
107 .read = pci_read,
108 .write = pci_write,
109};
110
1da177e4
LT
111/* Called by ACPI when it finds a new root bus. */
112
113static struct pci_controller * __devinit
114alloc_pci_controller (int seg)
115{
116 struct pci_controller *controller;
117
52fd9108 118 controller = kzalloc(sizeof(*controller), GFP_KERNEL);
1da177e4
LT
119 if (!controller)
120 return NULL;
121
1da177e4 122 controller->segment = seg;
514604c6 123 controller->node = -1;
1da177e4
LT
124 return controller;
125}
126
4f41d5a4
BH
127struct pci_root_info {
128 struct pci_controller *controller;
129 char *name;
130};
131
132static unsigned int
133new_space (u64 phys_base, int sparse)
1da177e4 134{
4f41d5a4 135 u64 mmio_base;
1da177e4
LT
136 int i;
137
4f41d5a4
BH
138 if (phys_base == 0)
139 return 0; /* legacy I/O port space */
1da177e4 140
4f41d5a4 141 mmio_base = (u64) ioremap(phys_base, 0);
1da177e4 142 for (i = 0; i < num_io_spaces; i++)
4f41d5a4 143 if (io_space[i].mmio_base == mmio_base &&
1da177e4 144 io_space[i].sparse == sparse)
4f41d5a4 145 return i;
1da177e4
LT
146
147 if (num_io_spaces == MAX_IO_SPACES) {
4f41d5a4
BH
148 printk(KERN_ERR "PCI: Too many IO port spaces "
149 "(MAX_IO_SPACES=%lu)\n", MAX_IO_SPACES);
1da177e4
LT
150 return ~0;
151 }
152
153 i = num_io_spaces++;
4f41d5a4 154 io_space[i].mmio_base = mmio_base;
1da177e4
LT
155 io_space[i].sparse = sparse;
156
4f41d5a4
BH
157 return i;
158}
159
160static u64 __devinit
161add_io_space (struct pci_root_info *info, struct acpi_resource_address64 *addr)
162{
163 struct resource *resource;
164 char *name;
165 u64 base, min, max, base_port;
166 unsigned int sparse = 0, space_nr, len;
167
168 resource = kzalloc(sizeof(*resource), GFP_KERNEL);
169 if (!resource) {
170 printk(KERN_ERR "PCI: No memory for %s I/O port space\n",
171 info->name);
172 goto out;
173 }
174
175 len = strlen(info->name) + 32;
176 name = kzalloc(len, GFP_KERNEL);
177 if (!name) {
178 printk(KERN_ERR "PCI: No memory for %s I/O port space name\n",
179 info->name);
180 goto free_resource;
181 }
182
50eca3eb 183 min = addr->minimum;
4f41d5a4 184 max = min + addr->address_length - 1;
0897831b 185 if (addr->info.io.translation_type == ACPI_SPARSE_TRANSLATION)
4f41d5a4
BH
186 sparse = 1;
187
50eca3eb 188 space_nr = new_space(addr->translation_offset, sparse);
4f41d5a4
BH
189 if (space_nr == ~0)
190 goto free_name;
191
192 base = __pa(io_space[space_nr].mmio_base);
193 base_port = IO_SPACE_BASE(space_nr);
194 snprintf(name, len, "%s I/O Ports %08lx-%08lx", info->name,
195 base_port + min, base_port + max);
196
197 /*
198 * The SDM guarantees the legacy 0-64K space is sparse, but if the
199 * mapping is done by the processor (not the bridge), ACPI may not
200 * mark it as sparse.
201 */
202 if (space_nr == 0)
203 sparse = 1;
204
205 resource->name = name;
206 resource->flags = IORESOURCE_MEM;
207 resource->start = base + (sparse ? IO_SPACE_SPARSE_ENCODING(min) : min);
208 resource->end = base + (sparse ? IO_SPACE_SPARSE_ENCODING(max) : max);
209 insert_resource(&iomem_resource, resource);
210
211 return base_port;
212
213free_name:
214 kfree(name);
215free_resource:
216 kfree(resource);
217out:
218 return ~0;
1da177e4
LT
219}
220
463eb297
BH
221static acpi_status __devinit resource_to_window(struct acpi_resource *resource,
222 struct acpi_resource_address64 *addr)
223{
224 acpi_status status;
225
226 /*
227 * We're only interested in _CRS descriptors that are
228 * - address space descriptors for memory or I/O space
229 * - non-zero size
230 * - producers, i.e., the address space is routed downstream,
231 * not consumed by the bridge itself
232 */
233 status = acpi_resource_to_address64(resource, addr);
234 if (ACPI_SUCCESS(status) &&
235 (addr->resource_type == ACPI_MEMORY_RANGE ||
236 addr->resource_type == ACPI_IO_RANGE) &&
237 addr->address_length &&
238 addr->producer_consumer == ACPI_PRODUCER)
239 return AE_OK;
240
241 return AE_ERROR;
242}
243
1da177e4
LT
244static acpi_status __devinit
245count_window (struct acpi_resource *resource, void *data)
246{
247 unsigned int *windows = (unsigned int *) data;
248 struct acpi_resource_address64 addr;
249 acpi_status status;
250
463eb297 251 status = resource_to_window(resource, &addr);
1da177e4 252 if (ACPI_SUCCESS(status))
463eb297 253 (*windows)++;
1da177e4
LT
254
255 return AE_OK;
256}
257
1da177e4
LT
258static __devinit acpi_status add_window(struct acpi_resource *res, void *data)
259{
260 struct pci_root_info *info = data;
261 struct pci_window *window;
262 struct acpi_resource_address64 addr;
263 acpi_status status;
264 unsigned long flags, offset = 0;
265 struct resource *root;
266
463eb297
BH
267 /* Return AE_OK for non-window resources to keep scanning for more */
268 status = resource_to_window(res, &addr);
1da177e4
LT
269 if (!ACPI_SUCCESS(status))
270 return AE_OK;
271
1da177e4
LT
272 if (addr.resource_type == ACPI_MEMORY_RANGE) {
273 flags = IORESOURCE_MEM;
274 root = &iomem_resource;
50eca3eb 275 offset = addr.translation_offset;
1da177e4
LT
276 } else if (addr.resource_type == ACPI_IO_RANGE) {
277 flags = IORESOURCE_IO;
278 root = &ioport_resource;
4f41d5a4 279 offset = add_io_space(info, &addr);
1da177e4
LT
280 if (offset == ~0)
281 return AE_OK;
282 } else
283 return AE_OK;
284
285 window = &info->controller->window[info->controller->windows++];
286 window->resource.name = info->name;
287 window->resource.flags = flags;
50eca3eb 288 window->resource.start = addr.minimum + offset;
4f41d5a4 289 window->resource.end = window->resource.start + addr.address_length - 1;
1da177e4
LT
290 window->resource.child = NULL;
291 window->offset = offset;
292
293 if (insert_resource(root, &window->resource)) {
294 printk(KERN_ERR "alloc 0x%lx-0x%lx from %s for %s failed\n",
295 window->resource.start, window->resource.end,
296 root->name, info->name);
297 }
298
299 return AE_OK;
300}
301
302static void __devinit
303pcibios_setup_root_windows(struct pci_bus *bus, struct pci_controller *ctrl)
304{
305 int i, j;
306
307 j = 0;
308 for (i = 0; i < ctrl->windows; i++) {
309 struct resource *res = &ctrl->window[i].resource;
310 /* HP's firmware has a hack to work around a Windows bug.
311 * Ignore these tiny memory ranges */
312 if ((res->flags & IORESOURCE_MEM) &&
313 (res->end - res->start < 16))
314 continue;
315 if (j >= PCI_BUS_NUM_RESOURCES) {
316 printk("Ignoring range [%lx-%lx] (%lx)\n", res->start,
317 res->end, res->flags);
318 continue;
319 }
320 bus->resource[j++] = res;
321 }
322}
323
324struct pci_bus * __devinit
325pci_acpi_scan_root(struct acpi_device *device, int domain, int bus)
326{
327 struct pci_root_info info;
328 struct pci_controller *controller;
329 unsigned int windows = 0;
330 struct pci_bus *pbus;
331 char *name;
514604c6 332 int pxm;
1da177e4
LT
333
334 controller = alloc_pci_controller(domain);
335 if (!controller)
336 goto out1;
337
338 controller->acpi_handle = device->handle;
339
514604c6
CL
340 pxm = acpi_get_pxm(controller->acpi_handle);
341#ifdef CONFIG_NUMA
342 if (pxm >= 0)
762834e8 343 controller->node = pxm_to_node(pxm);
514604c6
CL
344#endif
345
1da177e4
LT
346 acpi_walk_resources(device->handle, METHOD_NAME__CRS, count_window,
347 &windows);
a66aa704
KK
348 if (windows) {
349 controller->window =
350 kmalloc_node(sizeof(*controller->window) * windows,
351 GFP_KERNEL, controller->node);
352 if (!controller->window)
353 goto out2;
354 }
1da177e4
LT
355
356 name = kmalloc(16, GFP_KERNEL);
357 if (!name)
358 goto out3;
359
360 sprintf(name, "PCI Bus %04x:%02x", domain, bus);
361 info.controller = controller;
362 info.name = name;
363 acpi_walk_resources(device->handle, METHOD_NAME__CRS, add_window,
364 &info);
365
c431ada4 366 pbus = pci_scan_bus_parented(NULL, bus, &pci_root_ops, controller);
1da177e4
LT
367 if (pbus)
368 pcibios_setup_root_windows(pbus, controller);
369
370 return pbus;
371
372out3:
373 kfree(controller->window);
374out2:
375 kfree(controller);
376out1:
377 return NULL;
378}
379
380void pcibios_resource_to_bus(struct pci_dev *dev,
381 struct pci_bus_region *region, struct resource *res)
382{
383 struct pci_controller *controller = PCI_CONTROLLER(dev);
384 unsigned long offset = 0;
385 int i;
386
387 for (i = 0; i < controller->windows; i++) {
388 struct pci_window *window = &controller->window[i];
389 if (!(window->resource.flags & res->flags))
390 continue;
391 if (window->resource.start > res->start)
392 continue;
393 if (window->resource.end < res->end)
394 continue;
395 offset = window->offset;
396 break;
397 }
398
399 region->start = res->start - offset;
400 region->end = res->end - offset;
401}
402EXPORT_SYMBOL(pcibios_resource_to_bus);
403
404void pcibios_bus_to_resource(struct pci_dev *dev,
405 struct resource *res, struct pci_bus_region *region)
406{
407 struct pci_controller *controller = PCI_CONTROLLER(dev);
408 unsigned long offset = 0;
409 int i;
410
411 for (i = 0; i < controller->windows; i++) {
412 struct pci_window *window = &controller->window[i];
413 if (!(window->resource.flags & res->flags))
414 continue;
415 if (window->resource.start - window->offset > region->start)
416 continue;
417 if (window->resource.end - window->offset < region->end)
418 continue;
419 offset = window->offset;
420 break;
421 }
422
423 res->start = region->start + offset;
424 res->end = region->end + offset;
425}
41290c14 426EXPORT_SYMBOL(pcibios_bus_to_resource);
1da177e4 427
71c3511c
RS
428static int __devinit is_valid_resource(struct pci_dev *dev, int idx)
429{
430 unsigned int i, type_mask = IORESOURCE_IO | IORESOURCE_MEM;
431 struct resource *devr = &dev->resource[idx];
432
433 if (!dev->bus)
434 return 0;
435 for (i=0; i<PCI_BUS_NUM_RESOURCES; i++) {
436 struct resource *busr = dev->bus->resource[i];
437
438 if (!busr || ((busr->flags ^ devr->flags) & type_mask))
439 continue;
440 if ((devr->start) && (devr->start >= busr->start) &&
441 (devr->end <= busr->end))
442 return 1;
443 }
444 return 0;
445}
446
7b9c8ba2
KK
447static void __devinit
448pcibios_fixup_resources(struct pci_dev *dev, int start, int limit)
1da177e4
LT
449{
450 struct pci_bus_region region;
451 int i;
1da177e4 452
7b9c8ba2 453 for (i = start; i < limit; i++) {
1da177e4
LT
454 if (!dev->resource[i].flags)
455 continue;
456 region.start = dev->resource[i].start;
457 region.end = dev->resource[i].end;
458 pcibios_bus_to_resource(dev, &dev->resource[i], &region);
71c3511c
RS
459 if ((is_valid_resource(dev, i)))
460 pci_claim_resource(dev, i);
1da177e4
LT
461 }
462}
463
8ea6091f 464void __devinit pcibios_fixup_device_resources(struct pci_dev *dev)
7b9c8ba2
KK
465{
466 pcibios_fixup_resources(dev, 0, PCI_BRIDGE_RESOURCES);
467}
8ea6091f 468EXPORT_SYMBOL_GPL(pcibios_fixup_device_resources);
7b9c8ba2
KK
469
470static void __devinit pcibios_fixup_bridge_resources(struct pci_dev *dev)
471{
472 pcibios_fixup_resources(dev, PCI_BRIDGE_RESOURCES, PCI_NUM_RESOURCES);
473}
474
1da177e4
LT
475/*
476 * Called after each bus is probed, but before its children are examined.
477 */
478void __devinit
479pcibios_fixup_bus (struct pci_bus *b)
480{
481 struct pci_dev *dev;
482
f7d473d9
RS
483 if (b->self) {
484 pci_read_bridge_bases(b);
7b9c8ba2 485 pcibios_fixup_bridge_resources(b->self);
f7d473d9 486 }
1da177e4
LT
487 list_for_each_entry(dev, &b->devices, bus_list)
488 pcibios_fixup_device_resources(dev);
8ea6091f 489 platform_pci_fixup_bus(b);
1da177e4
LT
490
491 return;
492}
493
494void __devinit
495pcibios_update_irq (struct pci_dev *dev, int irq)
496{
497 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, irq);
498
499 /* ??? FIXME -- record old value for shutdown. */
500}
501
502static inline int
503pcibios_enable_resources (struct pci_dev *dev, int mask)
504{
505 u16 cmd, old_cmd;
506 int idx;
507 struct resource *r;
fab3fb0a 508 unsigned long type_mask = IORESOURCE_IO | IORESOURCE_MEM;
1da177e4
LT
509
510 if (!dev)
511 return -EINVAL;
512
513 pci_read_config_word(dev, PCI_COMMAND, &cmd);
514 old_cmd = cmd;
fab3fb0a 515 for (idx=0; idx<PCI_NUM_RESOURCES; idx++) {
1da177e4
LT
516 /* Only set up the desired resources. */
517 if (!(mask & (1 << idx)))
518 continue;
519
520 r = &dev->resource[idx];
fab3fb0a
RS
521 if (!(r->flags & type_mask))
522 continue;
523 if ((idx == PCI_ROM_RESOURCE) &&
524 (!(r->flags & IORESOURCE_ROM_ENABLE)))
525 continue;
1da177e4
LT
526 if (!r->start && r->end) {
527 printk(KERN_ERR
528 "PCI: Device %s not available because of resource collisions\n",
529 pci_name(dev));
530 return -EINVAL;
531 }
532 if (r->flags & IORESOURCE_IO)
533 cmd |= PCI_COMMAND_IO;
534 if (r->flags & IORESOURCE_MEM)
535 cmd |= PCI_COMMAND_MEMORY;
536 }
1da177e4
LT
537 if (cmd != old_cmd) {
538 printk("PCI: Enabling device %s (%04x -> %04x)\n", pci_name(dev), old_cmd, cmd);
539 pci_write_config_word(dev, PCI_COMMAND, cmd);
540 }
541 return 0;
542}
543
544int
545pcibios_enable_device (struct pci_dev *dev, int mask)
546{
547 int ret;
548
549 ret = pcibios_enable_resources(dev, mask);
550 if (ret < 0)
551 return ret;
552
bba6f6fc
EB
553 if (!dev->msi_enabled)
554 return acpi_pci_irq_enable(dev);
555 return 0;
1da177e4
LT
556}
557
1da177e4
LT
558void
559pcibios_disable_device (struct pci_dev *dev)
560{
c7f570a5 561 BUG_ON(atomic_read(&dev->enable_cnt));
bba6f6fc
EB
562 if (!dev->msi_enabled)
563 acpi_pci_irq_disable(dev);
1da177e4 564}
1da177e4
LT
565
566void
567pcibios_align_resource (void *data, struct resource *res,
e31dd6e4 568 resource_size_t size, resource_size_t align)
1da177e4
LT
569{
570}
571
572/*
573 * PCI BIOS setup, always defaults to SAL interface
574 */
cb2e0912 575char * __devinit
1da177e4
LT
576pcibios_setup (char *str)
577{
ac311ac2 578 return str;
1da177e4
LT
579}
580
581int
582pci_mmap_page_range (struct pci_dev *dev, struct vm_area_struct *vma,
583 enum pci_mmap_state mmap_state, int write_combine)
584{
012b7105
AC
585 unsigned long size = vma->vm_end - vma->vm_start;
586 pgprot_t prot;
587
1da177e4
LT
588 /*
589 * I/O space cannot be accessed via normal processor loads and
590 * stores on this platform.
591 */
592 if (mmap_state == pci_mmap_io)
593 /*
594 * XXX we could relax this for I/O spaces for which ACPI
595 * indicates that the space is 1-to-1 mapped. But at the
596 * moment, we don't support multiple PCI address spaces and
597 * the legacy I/O space is not 1-to-1 mapped, so this is moot.
598 */
599 return -EINVAL;
600
012b7105
AC
601 if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
602 return -EINVAL;
603
604 prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
605 vma->vm_page_prot);
606
1da177e4 607 /*
012b7105
AC
608 * If the user requested WC, the kernel uses UC or WC for this region,
609 * and the chipset supports WC, we can use WC. Otherwise, we have to
610 * use the same attribute the kernel uses.
1da177e4 611 */
012b7105
AC
612 if (write_combine &&
613 ((pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_UC ||
614 (pgprot_val(prot) & _PAGE_MA_MASK) == _PAGE_MA_WC) &&
615 efi_range_is_wc(vma->vm_start, vma->vm_end - vma->vm_start))
1da177e4
LT
616 vma->vm_page_prot = pgprot_writecombine(vma->vm_page_prot);
617 else
012b7105 618 vma->vm_page_prot = prot;
1da177e4
LT
619
620 if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
621 vma->vm_end - vma->vm_start, vma->vm_page_prot))
622 return -EAGAIN;
623
624 return 0;
625}
626
627/**
628 * ia64_pci_get_legacy_mem - generic legacy mem routine
629 * @bus: bus to get legacy memory base address for
630 *
631 * Find the base of legacy memory for @bus. This is typically the first
632 * megabyte of bus address space for @bus or is simply 0 on platforms whose
633 * chipsets support legacy I/O and memory routing. Returns the base address
634 * or an error pointer if an error occurred.
635 *
636 * This is the ia64 generic version of this routine. Other platforms
637 * are free to override it with a machine vector.
638 */
639char *ia64_pci_get_legacy_mem(struct pci_bus *bus)
640{
641 return (char *)__IA64_UNCACHED_OFFSET;
642}
643
644/**
645 * pci_mmap_legacy_page_range - map legacy memory space to userland
646 * @bus: bus whose legacy space we're mapping
647 * @vma: vma passed in by mmap
648 *
649 * Map legacy memory space for this device back to userspace using a machine
650 * vector to get the base address.
651 */
652int
653pci_mmap_legacy_page_range(struct pci_bus *bus, struct vm_area_struct *vma)
654{
32e62c63
BH
655 unsigned long size = vma->vm_end - vma->vm_start;
656 pgprot_t prot;
1da177e4
LT
657 char *addr;
658
32e62c63
BH
659 /*
660 * Avoid attribute aliasing. See Documentation/ia64/aliasing.txt
661 * for more details.
662 */
06c67bef 663 if (!valid_mmap_phys_addr_range(vma->vm_pgoff, size))
32e62c63
BH
664 return -EINVAL;
665 prot = phys_mem_access_prot(NULL, vma->vm_pgoff, size,
666 vma->vm_page_prot);
32e62c63 667
1da177e4
LT
668 addr = pci_get_legacy_mem(bus);
669 if (IS_ERR(addr))
670 return PTR_ERR(addr);
671
672 vma->vm_pgoff += (unsigned long)addr >> PAGE_SHIFT;
32e62c63 673 vma->vm_page_prot = prot;
1da177e4
LT
674
675 if (remap_pfn_range(vma, vma->vm_start, vma->vm_pgoff,
32e62c63 676 size, vma->vm_page_prot))
1da177e4
LT
677 return -EAGAIN;
678
679 return 0;
680}
681
682/**
683 * ia64_pci_legacy_read - read from legacy I/O space
684 * @bus: bus to read
685 * @port: legacy port value
686 * @val: caller allocated storage for returned value
687 * @size: number of bytes to read
688 *
689 * Simply reads @size bytes from @port and puts the result in @val.
690 *
691 * Again, this (and the write routine) are generic versions that can be
692 * overridden by the platform. This is necessary on platforms that don't
693 * support legacy I/O routing or that hard fail on legacy I/O timeouts.
694 */
695int ia64_pci_legacy_read(struct pci_bus *bus, u16 port, u32 *val, u8 size)
696{
697 int ret = size;
698
699 switch (size) {
700 case 1:
701 *val = inb(port);
702 break;
703 case 2:
704 *val = inw(port);
705 break;
706 case 4:
707 *val = inl(port);
708 break;
709 default:
710 ret = -EINVAL;
711 break;
712 }
713
714 return ret;
715}
716
717/**
718 * ia64_pci_legacy_write - perform a legacy I/O write
719 * @bus: bus pointer
720 * @port: port to write
721 * @val: value to write
722 * @size: number of bytes to write from @val
723 *
724 * Simply writes @size bytes of @val to @port.
725 */
a72391e4 726int ia64_pci_legacy_write(struct pci_bus *bus, u16 port, u32 val, u8 size)
1da177e4 727{
408045af 728 int ret = size;
1da177e4
LT
729
730 switch (size) {
731 case 1:
732 outb(val, port);
733 break;
734 case 2:
735 outw(val, port);
736 break;
737 case 4:
738 outl(val, port);
739 break;
740 default:
741 ret = -EINVAL;
742 break;
743 }
744
745 return ret;
746}
747
3efe2d84
MW
748/* It's defined in drivers/pci/pci.c */
749extern u8 pci_cache_line_size;
750
1da177e4 751/**
3efe2d84 752 * set_pci_cacheline_size - determine cacheline size for PCI devices
1da177e4
LT
753 *
754 * We want to use the line-size of the outer-most cache. We assume
755 * that this line-size is the same for all CPUs.
756 *
757 * Code mostly taken from arch/ia64/kernel/palinfo.c:cache_info().
1da177e4 758 */
3efe2d84 759static void __init set_pci_cacheline_size(void)
1da177e4
LT
760{
761 u64 levels, unique_caches;
762 s64 status;
763 pal_cache_config_info_t cci;
1da177e4
LT
764
765 status = ia64_pal_cache_summary(&levels, &unique_caches);
766 if (status != 0) {
3efe2d84
MW
767 printk(KERN_ERR "%s: ia64_pal_cache_summary() failed "
768 "(status=%ld)\n", __FUNCTION__, status);
769 return;
1da177e4
LT
770 }
771
3efe2d84
MW
772 status = ia64_pal_cache_config_info(levels - 1,
773 /* cache_type (data_or_unified)= */ 2, &cci);
1da177e4 774 if (status != 0) {
3efe2d84
MW
775 printk(KERN_ERR "%s: ia64_pal_cache_config_info() failed "
776 "(status=%ld)\n", __FUNCTION__, status);
777 return;
1da177e4 778 }
3efe2d84 779 pci_cache_line_size = (1 << cci.pcci_line_size) / 4;
1da177e4
LT
780}
781
3efe2d84
MW
782static int __init pcibios_init(void)
783{
784 set_pci_cacheline_size();
785 return 0;
1da177e4 786}
3efe2d84
MW
787
788subsys_initcall(pcibios_init);
This page took 0.393958 seconds and 5 git commands to generate.