Merge branch 'for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/jack/linux...
[deliverable/linux.git] / arch / mips / alchemy / common / setup.c
CommitLineData
1da177e4 1/*
c1dcb14e
SS
2 * Copyright 2000, 2007-2008 MontaVista Software Inc.
3 * Author: MontaVista Software, Inc. <source@mvista.com
1da177e4
LT
4 *
5 * Updates to 2.6, Pete Popov, Embedded Alley Solutions, Inc.
6 *
7 * This program is free software; you can redistribute it and/or modify it
8 * under the terms of the GNU General Public License as published by the
9 * Free Software Foundation; either version 2 of the License, or (at your
10 * option) any later version.
11 *
12 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
13 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
14 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
15 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
16 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
17 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
18 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
19 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
20 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
21 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
22 *
23 * You should have received a copy of the GNU General Public License along
24 * with this program; if not, write to the Free Software Foundation, Inc.,
25 * 675 Mass Ave, Cambridge, MA 02139, USA.
26 */
ce28f94c 27
1da177e4 28#include <linux/init.h>
1da177e4 29#include <linux/ioport.h>
a7bcb1ae 30#include <linux/jiffies.h>
efe29c0f 31#include <linux/module.h>
fcdb27ad 32#include <linux/pm.h>
1da177e4 33
1da177e4
LT
34#include <asm/mipsregs.h>
35#include <asm/reboot.h>
1da177e4
LT
36#include <asm/time.h>
37
25b31cb1 38#include <au1000.h>
25b31cb1 39
1da177e4
LT
40extern void __init board_setup(void);
41extern void au1000_restart(char *);
42extern void au1000_halt(void);
43extern void au1000_power_off(void);
1da177e4
LT
44extern void set_cpuspec(void);
45
2925aba4 46void __init plat_mem_setup(void)
1da177e4 47{
2699cdfb
ML
48 unsigned long est_freq;
49
50 /* determine core clock */
51 est_freq = au1xxx_calc_clock();
52 est_freq += 5000; /* round */
53 est_freq -= est_freq % 10000;
54 printk(KERN_INFO "(PRId %08x) @ %lu.%02lu MHz\n", read_c0_prid(),
55 est_freq / 1000000, ((est_freq % 1000000) * 100) / 1000000);
56
a7bcb1ae
ML
57 /* this is faster than wasting cycles trying to approximate it */
58 preset_lpj = (est_freq >> 1) / HZ;
59
7179380e
ML
60 _machine_restart = au1000_restart;
61 _machine_halt = au1000_halt;
62 pm_power_off = au1000_power_off;
63
1da177e4
LT
64 board_setup(); /* board specific setup */
65
074cf656 66 if (au1xxx_cpu_needs_config_od())
c1dcb14e
SS
67 /* Various early Au1xx0 errata corrected by this */
68 set_c0_config(1 << 19); /* Set Config[OD] */
69 else
1da177e4 70 /* Clear to obtain best system bus performance */
c1dcb14e 71 clear_c0_config(1 << 19); /* Clear Config[OD] */
1da177e4 72
1da177e4
LT
73 /* IO/MEM resources. */
74 set_io_port_base(0);
75 ioport_resource.start = IOPORT_RESOURCE_START;
76 ioport_resource.end = IOPORT_RESOURCE_END;
77 iomem_resource.start = IOMEM_RESOURCE_START;
78 iomem_resource.end = IOMEM_RESOURCE_END;
1da177e4
LT
79}
80
1da177e4
LT
81#if defined(CONFIG_64BIT_PHYS_ADDR)
82/* This routine should be valid for all Au1x based boards */
c3455b0e 83phys_t __fixup_bigphys_addr(phys_t phys_addr, phys_t size)
1da177e4 84{
c1dcb14e 85 /* Don't fixup 36-bit addresses */
722b05a0
RB
86 if ((phys_addr >> 32) != 0)
87 return phys_addr;
1da177e4
LT
88
89#ifdef CONFIG_PCI
722b05a0 90 {
b87bb40b
SS
91 u32 start = (u32)Au1500_PCI_MEM_START;
92 u32 end = (u32)Au1500_PCI_MEM_END;
722b05a0 93
b87bb40b
SS
94 /* Check for PCI memory window */
95 if (phys_addr >= start && (phys_addr + size - 1) <= end)
722b05a0
RB
96 return (phys_t)
97 ((phys_addr - start) + Au1500_PCI_MEM_START);
1da177e4
LT
98 }
99#endif
100
c1dcb14e
SS
101 /*
102 * All Au1xx0 SOCs have a PCMCIA controller.
103 * We setup our 32-bit pseudo addresses to be equal to the
104 * 36-bit addr >> 4, to make it easier to check the address
1da177e4 105 * and fix it.
c1dcb14e 106 * The PCMCIA socket 0 physical attribute address is 0xF 4000 0000.
1da177e4 107 * The pseudo address we use is 0xF400 0000. Any address over
c1dcb14e 108 * 0xF400 0000 is a PCMCIA pseudo address.
1da177e4 109 */
c1dcb14e 110 if ((phys_addr >= 0xF4000000) && (phys_addr < 0xFFFFFFFF))
1da177e4 111 return (phys_t)(phys_addr << 4);
1da177e4
LT
112
113 /* default nop */
114 return phys_addr;
115}
efe29c0f 116EXPORT_SYMBOL(__fixup_bigphys_addr);
1da177e4 117#endif
This page took 0.439543 seconds and 5 git commands to generate.