MIPS: Alchemy: devboards: factor out PB1200 IRQ cascade code.
[deliverable/linux.git] / arch / mips / alchemy / devboards / pb1000 / board_setup.c
CommitLineData
1da177e4 1/*
7916c354
SS
2 * Copyright 2000, 2008 MontaVista Software Inc.
3 * Author: MontaVista Software, Inc. <source@mvista.com>
1da177e4
LT
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 *
10 * THIS SOFTWARE IS PROVIDED ``AS IS'' AND ANY EXPRESS OR IMPLIED
11 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
12 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
13 * NO EVENT SHALL THE AUTHOR BE LIABLE FOR ANY DIRECT, INDIRECT,
14 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
15 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
16 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
17 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
18 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
19 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
20 *
21 * You should have received a copy of the GNU General Public License along
22 * with this program; if not, write to the Free Software Foundation, Inc.,
23 * 675 Mass Ave, Cambridge, MA 02139, USA.
24 */
ce28f94c 25
1da177e4 26#include <linux/delay.h>
ce65cc8f 27#include <linux/gpio.h>
23ba25d5
ML
28#include <linux/init.h>
29#include <linux/interrupt.h>
1da177e4
LT
30#include <asm/mach-au1x00/au1000.h>
31#include <asm/mach-pb1x00/pb1000.h>
7179380e 32#include <prom.h>
1da177e4 33
23ba25d5
ML
34
35struct au1xxx_irqmap __initdata au1xxx_irq_map[] = {
785e3268 36 { AU1000_GPIO_15, IRQF_TRIGGER_LOW, 0 },
23ba25d5
ML
37};
38
23ba25d5
ML
39
40const char *get_system_type(void)
41{
42 return "Alchemy Pb1000";
43}
44
49a89efb 45void board_reset(void)
1da177e4
LT
46{
47}
48
785e3268
ML
49void __init board_init_irq(void)
50{
51 au1xxx_setup_irqmap(au1xxx_irq_map, ARRAY_SIZE(au1xxx_irq_map));
52}
53
1da177e4
LT
54void __init board_setup(void)
55{
56 u32 pin_func, static_cfg0;
57 u32 sys_freqctrl, sys_clksrc;
58 u32 prid = read_c0_prid();
59
7179380e
ML
60#ifdef CONFIG_SERIAL_8250_CONSOLE
61 char *argptr = prom_getcmdline();
62 argptr = strstr(argptr, "console=");
63 if (argptr == NULL) {
64 argptr = prom_getcmdline();
65 strcat(argptr, " console=ttyS0,115200");
66 }
67#endif
68
7916c354 69 /* Set AUX clock to 12 MHz * 8 = 96 MHz */
1da177e4
LT
70 au_writel(8, SYS_AUXPLL);
71 au_writel(0, SYS_PINSTATERD);
72 udelay(100);
73
f708631a 74#if defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE)
7916c354 75 /* Zero and disable FREQ2 */
1da177e4
LT
76 sys_freqctrl = au_readl(SYS_FREQCTRL0);
77 sys_freqctrl &= ~0xFFF00000;
78 au_writel(sys_freqctrl, SYS_FREQCTRL0);
79
7916c354 80 /* Zero and disable USBH/USBD clocks */
1da177e4 81 sys_clksrc = au_readl(SYS_CLKSRC);
7916c354
SS
82 sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
83 SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
1da177e4
LT
84 au_writel(sys_clksrc, SYS_CLKSRC);
85
86 sys_freqctrl = au_readl(SYS_FREQCTRL0);
87 sys_freqctrl &= ~0xFFF00000;
88
89 sys_clksrc = au_readl(SYS_CLKSRC);
7916c354
SS
90 sys_clksrc &= ~(SYS_CS_CUD | SYS_CS_DUD | SYS_CS_MUD_MASK |
91 SYS_CS_CUH | SYS_CS_DUH | SYS_CS_MUH_MASK);
1da177e4 92
7916c354 93 switch (prid & 0x000000FF) {
1da177e4
LT
94 case 0x00: /* DA */
95 case 0x01: /* HA */
96 case 0x02: /* HB */
7916c354
SS
97 /* CPU core freq to 48 MHz to slow it way down... */
98 au_writel(4, SYS_CPUPLL);
1da177e4 99
7916c354
SS
100 /*
101 * Setup 48 MHz FREQ2 from CPUPLL for USB Host
102 * FRDIV2 = 3 -> div by 8 of 384 MHz -> 48 MHz
103 */
104 sys_freqctrl |= (3 << SYS_FC_FRDIV2_BIT) | SYS_FC_FE2;
105 au_writel(sys_freqctrl, SYS_FREQCTRL0);
1da177e4 106
7916c354
SS
107 /* CPU core freq to 384 MHz */
108 au_writel(0x20, SYS_CPUPLL);
1da177e4 109
7916c354 110 printk(KERN_INFO "Au1000: 48 MHz OHCI workaround enabled\n");
1da177e4
LT
111 break;
112
7916c354
SS
113 default: /* HC and newer */
114 /* FREQ2 = aux / 2 = 48 MHz */
115 sys_freqctrl |= (0 << SYS_FC_FRDIV2_BIT) |
116 SYS_FC_FE2 | SYS_FC_FS2;
117 au_writel(sys_freqctrl, SYS_FREQCTRL0);
1da177e4
LT
118 break;
119 }
120
121 /*
7916c354 122 * Route 48 MHz FREQ2 into USB Host and/or Device
1da177e4 123 */
7916c354 124 sys_clksrc |= SYS_CS_MUX_FQ2 << SYS_CS_MUH_BIT;
1da177e4
LT
125 au_writel(sys_clksrc, SYS_CLKSRC);
126
7916c354
SS
127 /* Configure pins GPIO[14:9] as GPIO */
128 pin_func = au_readl(SYS_PINFUNC) & ~(SYS_PF_UR3 | SYS_PF_USB);
1da177e4 129
7916c354
SS
130 /* 2nd USB port is USB host */
131 pin_func |= SYS_PF_USB;
5536b235 132
1da177e4 133 au_writel(pin_func, SYS_PINFUNC);
ce65cc8f
ML
134
135 alchemy_gpio_direction_input(11);
136 alchemy_gpio_direction_input(13);
137 alchemy_gpio_direction_output(4, 0);
138 alchemy_gpio_direction_output(5, 0);
f708631a 139#endif /* defined(CONFIG_USB_OHCI_HCD) || defined(CONFIG_USB_OHCI_HCD_MODULE) */
1da177e4 140
7916c354
SS
141 /* Make GPIO 15 an input (for interrupt line) */
142 pin_func = au_readl(SYS_PINFUNC) & ~SYS_PF_IRF;
143 /* We don't need I2S, so make it available for GPIO[31:29] */
144 pin_func |= SYS_PF_I2S;
1da177e4
LT
145 au_writel(pin_func, SYS_PINFUNC);
146
ce65cc8f 147 alchemy_gpio_direction_input(15);
1da177e4 148
7916c354 149 static_cfg0 = au_readl(MEM_STCFG0) & ~0xc00;
1da177e4
LT
150 au_writel(static_cfg0, MEM_STCFG0);
151
7916c354 152 /* configure RCE2* for LCD */
1da177e4
LT
153 au_writel(0x00000004, MEM_STCFG2);
154
7916c354 155 /* MEM_STTIME2 */
1da177e4
LT
156 au_writel(0x09000000, MEM_STTIME2);
157
7916c354 158 /* Set 32-bit base address decoding for RCE2* */
1da177e4
LT
159 au_writel(0x10003ff0, MEM_STADDR2);
160
7916c354
SS
161 /*
162 * PCI CPLD setup
163 * Expand CE0 to cover PCI
164 */
1da177e4
LT
165 au_writel(0x11803e40, MEM_STADDR1);
166
7916c354 167 /* Burst visibility on */
1da177e4
LT
168 au_writel(au_readl(MEM_STCFG0) | 0x1000, MEM_STCFG0);
169
7916c354
SS
170 au_writel(0x83, MEM_STCFG1); /* ewait enabled, flash timing */
171 au_writel(0x33030a10, MEM_STTIME1); /* slower timing for FPGA */
1da177e4 172
7916c354 173 /* Setup the static bus controller */
1da177e4
LT
174 au_writel(0x00000002, MEM_STCFG3); /* type = PCMCIA */
175 au_writel(0x280E3D07, MEM_STTIME3); /* 250ns cycle time */
176 au_writel(0x10000000, MEM_STADDR3); /* any PCMCIA select */
177
7916c354
SS
178 /*
179 * Enable Au1000 BCLK switching - note: sed1356 must not use
180 * its BCLK (Au1000 LCLK) for any timings
181 */
182 switch (prid & 0x000000FF) {
1da177e4
LT
183 case 0x00: /* DA */
184 case 0x01: /* HA */
185 case 0x02: /* HB */
186 break;
187 default: /* HC and newer */
7916c354
SS
188 /*
189 * Enable sys bus clock divider when IDLE state or no bus
190 * activity.
191 */
1da177e4
LT
192 au_writel(au_readl(SYS_POWERCTRL) | (0x3 << 5), SYS_POWERCTRL);
193 break;
194 }
195}
This page took 0.425781 seconds and 5 git commands to generate.