Merge git://git.infradead.org/intel-iommu
[deliverable/linux.git] / arch / mips / include / asm / fpu.h
CommitLineData
1da177e4
LT
1/*
2 * Copyright (C) 2002 MontaVista Software Inc.
3 * Author: Jun Sun, jsun@mvista.com or jsun@junsun.net
4 *
5 * This program is free software; you can redistribute it and/or modify it
6 * under the terms of the GNU General Public License as published by the
7 * Free Software Foundation; either version 2 of the License, or (at your
8 * option) any later version.
9 */
10#ifndef _ASM_FPU_H
11#define _ASM_FPU_H
12
1da177e4
LT
13#include <linux/sched.h>
14#include <linux/thread_info.h>
1977f032 15#include <linux/bitops.h>
1da177e4
LT
16
17#include <asm/mipsregs.h>
18#include <asm/cpu.h>
19#include <asm/cpu-features.h>
e0cc3a42 20#include <asm/fpu_emulator.h>
0b624956 21#include <asm/hazards.h>
1da177e4
LT
22#include <asm/processor.h>
23#include <asm/current.h>
33c771ba 24#include <asm/msa.h>
1da177e4 25
f088fc84
RB
26#ifdef CONFIG_MIPS_MT_FPAFF
27#include <asm/mips_mt.h>
28#endif
29
1da177e4
LT
30struct sigcontext;
31struct sigcontext32;
32
9b26616c 33extern void _init_fpu(unsigned int);
1da177e4
LT
34extern void _save_fp(struct task_struct *);
35extern void _restore_fp(struct task_struct *);
36
597ce172
PB
37/*
38 * This enum specifies a mode in which we want the FPU to operate, for cores
4227a2d4
PB
39 * which implement the Status.FR bit. Note that the bottom bit of the value
40 * purposefully matches the desired value of the Status.FR bit.
597ce172
PB
41 */
42enum fpu_mode {
43 FPU_32BIT = 0, /* FR = 0 */
4227a2d4 44 FPU_64BIT, /* FR = 1, FRE = 0 */
597ce172 45 FPU_AS_IS,
4227a2d4
PB
46 FPU_HYBRID, /* FR = 1, FRE = 1 */
47
48#define FPU_FR_MASK 0x1
597ce172
PB
49};
50
84ab45b3
PB
51#define __disable_fpu() \
52do { \
53 clear_c0_status(ST0_CU1); \
54 disable_fpu_hazard(); \
55} while (0)
56
597ce172
PB
57static inline int __enable_fpu(enum fpu_mode mode)
58{
59 int fr;
60
61 switch (mode) {
62 case FPU_AS_IS:
63 /* just enable the FPU in its current mode */
64 set_c0_status(ST0_CU1);
65 enable_fpu_hazard();
66 return 0;
67
4227a2d4
PB
68 case FPU_HYBRID:
69 if (!cpu_has_fre)
70 return SIGFPE;
71
72 /* set FRE */
d33e6fe3 73 set_c0_config5(MIPS_CONF5_FRE);
4227a2d4
PB
74 goto fr_common;
75
597ce172 76 case FPU_64BIT:
6134d949
MC
77#if !(defined(CONFIG_CPU_MIPS32_R2) || defined(CONFIG_CPU_MIPS32_R6) \
78 || defined(CONFIG_64BIT))
597ce172
PB
79 /* we only have a 32-bit FPU */
80 return SIGFPE;
81#endif
82 /* fall through */
83 case FPU_32BIT:
b0c34f61
RB
84 if (cpu_has_fre) {
85 /* clear FRE */
d33e6fe3 86 clear_c0_config5(MIPS_CONF5_FRE);
b0c34f61 87 }
4227a2d4 88fr_common:
597ce172 89 /* set CU1 & change FR appropriately */
4227a2d4 90 fr = (int)mode & FPU_FR_MASK;
597ce172
PB
91 change_c0_status(ST0_CU1 | ST0_FR, ST0_CU1 | (fr ? ST0_FR : 0));
92 enable_fpu_hazard();
93
94 /* check FR has the desired value */
84ab45b3
PB
95 if (!!(read_c0_status() & ST0_FR) == !!fr)
96 return 0;
97
98 /* unsupported FR value */
99 __disable_fpu();
100 return SIGFPE;
597ce172
PB
101
102 default:
103 BUG();
104 }
97b8b16b
AK
105
106 return SIGFPE;
597ce172 107}
1da177e4 108
1da177e4
LT
109#define clear_fpu_owner() clear_thread_flag(TIF_USEDFPU)
110
1d74f6bc
RB
111static inline int __is_fpu_owner(void)
112{
113 return test_thread_flag(TIF_USEDFPU);
114}
115
1da177e4
LT
116static inline int is_fpu_owner(void)
117{
1d74f6bc 118 return cpu_has_fpu && __is_fpu_owner();
1da177e4
LT
119}
120
597ce172 121static inline int __own_fpu(void)
1da177e4 122{
597ce172
PB
123 enum fpu_mode mode;
124 int ret;
125
4227a2d4
PB
126 if (test_thread_flag(TIF_HYBRID_FPREGS))
127 mode = FPU_HYBRID;
128 else
129 mode = !test_thread_flag(TIF_32BIT_FPREGS);
130
597ce172
PB
131 ret = __enable_fpu(mode);
132 if (ret)
133 return ret;
134
53dc8028 135 KSTK_STATUS(current) |= ST0_CU1;
4227a2d4 136 if (mode == FPU_64BIT || mode == FPU_HYBRID)
597ce172
PB
137 KSTK_STATUS(current) |= ST0_FR;
138 else /* mode == FPU_32BIT */
139 KSTK_STATUS(current) &= ~ST0_FR;
140
53dc8028 141 set_thread_flag(TIF_USEDFPU);
597ce172 142 return 0;
53dc8028
AN
143}
144
597ce172 145static inline int own_fpu_inatomic(int restore)
53dc8028 146{
597ce172
PB
147 int ret = 0;
148
53dc8028 149 if (cpu_has_fpu && !__is_fpu_owner()) {
597ce172
PB
150 ret = __own_fpu();
151 if (restore && !ret)
53dc8028 152 _restore_fp(current);
1da177e4 153 }
597ce172 154 return ret;
faea6234
AN
155}
156
597ce172 157static inline int own_fpu(int restore)
faea6234 158{
597ce172
PB
159 int ret;
160
faea6234 161 preempt_disable();
597ce172 162 ret = own_fpu_inatomic(restore);
53dc8028 163 preempt_enable();
597ce172 164 return ret;
1da177e4
LT
165}
166
53dc8028 167static inline void lose_fpu(int save)
1da177e4 168{
53dc8028 169 preempt_disable();
33c771ba
PB
170 if (is_msa_enabled()) {
171 if (save) {
172 save_msa(current);
842dfc11
ML
173 current->thread.fpu.fcr31 =
174 read_32bit_cp1_register(CP1_STATUS);
33c771ba
PB
175 }
176 disable_msa();
177 clear_thread_flag(TIF_USEDMSA);
acaf6a97 178 __disable_fpu();
33c771ba 179 } else if (is_fpu_owner()) {
53dc8028
AN
180 if (save)
181 _save_fp(current);
1da177e4
LT
182 __disable_fpu();
183 }
33c771ba
PB
184 KSTK_STATUS(current) &= ~ST0_CU1;
185 clear_thread_flag(TIF_USEDFPU);
53dc8028 186 preempt_enable();
1da177e4
LT
187}
188
597ce172 189static inline int init_fpu(void)
1da177e4 190{
9b26616c 191 unsigned int fcr31 = current->thread.fpu.fcr31;
597ce172
PB
192 int ret = 0;
193
1da177e4 194 if (cpu_has_fpu) {
b0c34f61
RB
195 unsigned int config5;
196
597ce172 197 ret = __own_fpu();
b0c34f61
RB
198 if (ret)
199 return ret;
4227a2d4 200
b0c34f61 201 if (!cpu_has_fre) {
9b26616c 202 _init_fpu(fcr31);
4227a2d4 203
b0c34f61 204 return 0;
4227a2d4 205 }
b0c34f61 206
b0c34f61
RB
207 /*
208 * Ensure FRE is clear whilst running _init_fpu, since
209 * single precision FP instructions are used. If FRE
210 * was set then we'll just end up initialising all 32
211 * 64b registers.
212 */
d33e6fe3 213 config5 = clear_c0_config5(MIPS_CONF5_FRE);
b0c34f61
RB
214 enable_fpu_hazard();
215
9b26616c 216 _init_fpu(fcr31);
b0c34f61
RB
217
218 /* Restore FRE */
219 write_c0_config5(config5);
220 enable_fpu_hazard();
e0cc3a42 221 } else
1da177e4 222 fpu_emulator_init_fpu();
597ce172 223
597ce172 224 return ret;
1da177e4
LT
225}
226
227static inline void save_fp(struct task_struct *tsk)
228{
229 if (cpu_has_fpu)
230 _save_fp(tsk);
231}
232
233static inline void restore_fp(struct task_struct *tsk)
234{
235 if (cpu_has_fpu)
236 _restore_fp(tsk);
237}
238
bbd426f5 239static inline union fpureg *get_fpu_regs(struct task_struct *tsk)
1da177e4 240{
e04582b7
AN
241 if (tsk == current) {
242 preempt_disable();
243 if (is_fpu_owner())
1da177e4 244 _save_fp(current);
e04582b7 245 preempt_enable();
1da177e4
LT
246 }
247
eae89076 248 return tsk->thread.fpu.fpr;
1da177e4
LT
249}
250
251#endif /* _ASM_FPU_H */
This page took 0.776325 seconds and 5 git commands to generate.