MIPS: KVM: Handle TRAP exceptions from guest kernel
[deliverable/linux.git] / arch / mips / include / asm / kvm_host.h
CommitLineData
740765ce
SL
1/*
2* This file is subject to the terms and conditions of the GNU General Public
3* License. See the file "COPYING" in the main directory of this archive
4* for more details.
5*
6* Copyright (C) 2012 MIPS Technologies, Inc. All rights reserved.
7* Authors: Sanjay Lal <sanjayl@kymasys.com>
8*/
9
10#ifndef __MIPS_KVM_HOST_H__
11#define __MIPS_KVM_HOST_H__
12
13#include <linux/mutex.h>
14#include <linux/hrtimer.h>
15#include <linux/interrupt.h>
16#include <linux/types.h>
17#include <linux/kvm.h>
18#include <linux/kvm_types.h>
19#include <linux/threads.h>
20#include <linux/spinlock.h>
21
48a3c4e4
JH
22/* MIPS KVM register ids */
23#define MIPS_CP0_32(_R, _S) \
24 (KVM_REG_MIPS | KVM_REG_SIZE_U32 | 0x10000 | (8 * (_R) + (_S)))
25
26#define MIPS_CP0_64(_R, _S) \
27 (KVM_REG_MIPS | KVM_REG_SIZE_U64 | 0x10000 | (8 * (_R) + (_S)))
28
29#define KVM_REG_MIPS_CP0_INDEX MIPS_CP0_32(0, 0)
30#define KVM_REG_MIPS_CP0_ENTRYLO0 MIPS_CP0_64(2, 0)
31#define KVM_REG_MIPS_CP0_ENTRYLO1 MIPS_CP0_64(3, 0)
32#define KVM_REG_MIPS_CP0_CONTEXT MIPS_CP0_64(4, 0)
33#define KVM_REG_MIPS_CP0_USERLOCAL MIPS_CP0_64(4, 2)
34#define KVM_REG_MIPS_CP0_PAGEMASK MIPS_CP0_32(5, 0)
35#define KVM_REG_MIPS_CP0_PAGEGRAIN MIPS_CP0_32(5, 1)
36#define KVM_REG_MIPS_CP0_WIRED MIPS_CP0_32(6, 0)
37#define KVM_REG_MIPS_CP0_HWRENA MIPS_CP0_32(7, 0)
38#define KVM_REG_MIPS_CP0_BADVADDR MIPS_CP0_64(8, 0)
39#define KVM_REG_MIPS_CP0_COUNT MIPS_CP0_32(9, 0)
40#define KVM_REG_MIPS_CP0_ENTRYHI MIPS_CP0_64(10, 0)
41#define KVM_REG_MIPS_CP0_COMPARE MIPS_CP0_32(11, 0)
42#define KVM_REG_MIPS_CP0_STATUS MIPS_CP0_32(12, 0)
43#define KVM_REG_MIPS_CP0_CAUSE MIPS_CP0_32(13, 0)
44#define KVM_REG_MIPS_CP0_EPC MIPS_CP0_64(14, 0)
45#define KVM_REG_MIPS_CP0_EBASE MIPS_CP0_64(15, 1)
46#define KVM_REG_MIPS_CP0_CONFIG MIPS_CP0_32(16, 0)
47#define KVM_REG_MIPS_CP0_CONFIG1 MIPS_CP0_32(16, 1)
48#define KVM_REG_MIPS_CP0_CONFIG2 MIPS_CP0_32(16, 2)
49#define KVM_REG_MIPS_CP0_CONFIG3 MIPS_CP0_32(16, 3)
50#define KVM_REG_MIPS_CP0_CONFIG7 MIPS_CP0_32(16, 7)
51#define KVM_REG_MIPS_CP0_XCONTEXT MIPS_CP0_64(20, 0)
52#define KVM_REG_MIPS_CP0_ERROREPC MIPS_CP0_64(30, 0)
53
740765ce
SL
54
55#define KVM_MAX_VCPUS 1
56#define KVM_USER_MEM_SLOTS 8
57/* memory slots that does not exposed to userspace */
58#define KVM_PRIVATE_MEM_SLOTS 0
59
60#define KVM_COALESCED_MMIO_PAGE_OFFSET 1
61
740765ce
SL
62
63
64/* Special address that contains the comm page, used for reducing # of traps */
22027945 65#define KVM_GUEST_COMMPAGE_ADDR 0x0
740765ce
SL
66
67#define KVM_GUEST_KERNEL_MODE(vcpu) ((kvm_read_c0_guest_status(vcpu->arch.cop0) & (ST0_EXL | ST0_ERL)) || \
68 ((kvm_read_c0_guest_status(vcpu->arch.cop0) & KSU_USER) == 0))
69
22027945
JH
70#define KVM_GUEST_KUSEG 0x00000000UL
71#define KVM_GUEST_KSEG0 0x40000000UL
72#define KVM_GUEST_KSEG23 0x60000000UL
73#define KVM_GUEST_KSEGX(a) ((_ACAST32_(a)) & 0x60000000)
74#define KVM_GUEST_CPHYSADDR(a) ((_ACAST32_(a)) & 0x1fffffff)
740765ce
SL
75
76#define KVM_GUEST_CKSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
77#define KVM_GUEST_CKSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
78#define KVM_GUEST_CKSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
79
80/*
81 * Map an address to a certain kernel segment
82 */
83#define KVM_GUEST_KSEG0ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG0)
84#define KVM_GUEST_KSEG1ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG1)
85#define KVM_GUEST_KSEG23ADDR(a) (KVM_GUEST_CPHYSADDR(a) | KVM_GUEST_KSEG23)
86
22027945
JH
87#define KVM_INVALID_PAGE 0xdeadbeef
88#define KVM_INVALID_INST 0xdeadbeef
89#define KVM_INVALID_ADDR 0xdeadbeef
740765ce 90
22027945 91#define KVM_MALTA_GUEST_RTC_ADDR 0xb8000070UL
740765ce 92
22027945
JH
93#define GUEST_TICKS_PER_JIFFY (40000000/HZ)
94#define MS_TO_NS(x) (x * 1E6L)
740765ce 95
22027945
JH
96#define CAUSEB_DC 27
97#define CAUSEF_DC (_ULCAST_(1) << 27)
740765ce 98
740765ce
SL
99extern atomic_t kvm_mips_instance;
100extern pfn_t(*kvm_mips_gfn_to_pfn) (struct kvm *kvm, gfn_t gfn);
101extern void (*kvm_mips_release_pfn_clean) (pfn_t pfn);
102extern bool(*kvm_mips_is_error_pfn) (pfn_t pfn);
103
104struct kvm_vm_stat {
105 u32 remote_tlb_flush;
106};
107
108struct kvm_vcpu_stat {
109 u32 wait_exits;
110 u32 cache_exits;
111 u32 signal_exits;
112 u32 int_exits;
113 u32 cop_unusable_exits;
114 u32 tlbmod_exits;
115 u32 tlbmiss_ld_exits;
116 u32 tlbmiss_st_exits;
117 u32 addrerr_st_exits;
118 u32 addrerr_ld_exits;
119 u32 syscall_exits;
120 u32 resvd_inst_exits;
121 u32 break_inst_exits;
0a560427 122 u32 trap_inst_exits;
740765ce 123 u32 flush_dcache_exits;
f7819512 124 u32 halt_successful_poll;
740765ce
SL
125 u32 halt_wakeup;
126};
127
128enum kvm_mips_exit_types {
129 WAIT_EXITS,
130 CACHE_EXITS,
131 SIGNAL_EXITS,
132 INT_EXITS,
133 COP_UNUSABLE_EXITS,
134 TLBMOD_EXITS,
135 TLBMISS_LD_EXITS,
136 TLBMISS_ST_EXITS,
137 ADDRERR_ST_EXITS,
138 ADDRERR_LD_EXITS,
139 SYSCALL_EXITS,
140 RESVD_INST_EXITS,
141 BREAK_INST_EXITS,
0a560427 142 TRAP_INST_EXITS,
740765ce
SL
143 FLUSH_DCACHE_EXITS,
144 MAX_KVM_MIPS_EXIT_TYPES
145};
146
147struct kvm_arch_memory_slot {
148};
149
150struct kvm_arch {
151 /* Guest GVA->HPA page table */
152 unsigned long *guest_pmap;
153 unsigned long guest_pmap_npages;
154
155 /* Wired host TLB used for the commpage */
156 int commpage_tlb;
157};
158
22027945
JH
159#define N_MIPS_COPROC_REGS 32
160#define N_MIPS_COPROC_SEL 8
740765ce
SL
161
162struct mips_coproc {
163 unsigned long reg[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
164#ifdef CONFIG_KVM_MIPS_DEBUG_COP0_COUNTERS
165 unsigned long stat[N_MIPS_COPROC_REGS][N_MIPS_COPROC_SEL];
166#endif
167};
168
169/*
170 * Coprocessor 0 register names
171 */
22027945
JH
172#define MIPS_CP0_TLB_INDEX 0
173#define MIPS_CP0_TLB_RANDOM 1
174#define MIPS_CP0_TLB_LOW 2
175#define MIPS_CP0_TLB_LO0 2
176#define MIPS_CP0_TLB_LO1 3
177#define MIPS_CP0_TLB_CONTEXT 4
178#define MIPS_CP0_TLB_PG_MASK 5
179#define MIPS_CP0_TLB_WIRED 6
180#define MIPS_CP0_HWRENA 7
181#define MIPS_CP0_BAD_VADDR 8
182#define MIPS_CP0_COUNT 9
183#define MIPS_CP0_TLB_HI 10
184#define MIPS_CP0_COMPARE 11
185#define MIPS_CP0_STATUS 12
186#define MIPS_CP0_CAUSE 13
187#define MIPS_CP0_EXC_PC 14
188#define MIPS_CP0_PRID 15
189#define MIPS_CP0_CONFIG 16
190#define MIPS_CP0_LLADDR 17
191#define MIPS_CP0_WATCH_LO 18
192#define MIPS_CP0_WATCH_HI 19
193#define MIPS_CP0_TLB_XCONTEXT 20
194#define MIPS_CP0_ECC 26
195#define MIPS_CP0_CACHE_ERR 27
196#define MIPS_CP0_TAG_LO 28
197#define MIPS_CP0_TAG_HI 29
198#define MIPS_CP0_ERROR_PC 30
199#define MIPS_CP0_DEBUG 23
200#define MIPS_CP0_DEPC 24
201#define MIPS_CP0_PERFCNT 25
202#define MIPS_CP0_ERRCTL 26
203#define MIPS_CP0_DATA_LO 28
204#define MIPS_CP0_DATA_HI 29
205#define MIPS_CP0_DESAVE 31
206
207#define MIPS_CP0_CONFIG_SEL 0
208#define MIPS_CP0_CONFIG1_SEL 1
209#define MIPS_CP0_CONFIG2_SEL 2
210#define MIPS_CP0_CONFIG3_SEL 3
740765ce
SL
211
212/* Config0 register bits */
22027945
JH
213#define CP0C0_M 31
214#define CP0C0_K23 28
215#define CP0C0_KU 25
216#define CP0C0_MDU 20
217#define CP0C0_MM 17
218#define CP0C0_BM 16
219#define CP0C0_BE 15
220#define CP0C0_AT 13
221#define CP0C0_AR 10
222#define CP0C0_MT 7
223#define CP0C0_VI 3
224#define CP0C0_K0 0
740765ce
SL
225
226/* Config1 register bits */
22027945
JH
227#define CP0C1_M 31
228#define CP0C1_MMU 25
229#define CP0C1_IS 22
230#define CP0C1_IL 19
231#define CP0C1_IA 16
232#define CP0C1_DS 13
233#define CP0C1_DL 10
234#define CP0C1_DA 7
235#define CP0C1_C2 6
236#define CP0C1_MD 5
237#define CP0C1_PC 4
238#define CP0C1_WR 3
239#define CP0C1_CA 2
240#define CP0C1_EP 1
241#define CP0C1_FP 0
740765ce
SL
242
243/* Config2 Register bits */
22027945
JH
244#define CP0C2_M 31
245#define CP0C2_TU 28
246#define CP0C2_TS 24
247#define CP0C2_TL 20
248#define CP0C2_TA 16
249#define CP0C2_SU 12
250#define CP0C2_SS 8
251#define CP0C2_SL 4
252#define CP0C2_SA 0
740765ce
SL
253
254/* Config3 Register bits */
22027945
JH
255#define CP0C3_M 31
256#define CP0C3_ISA_ON_EXC 16
257#define CP0C3_ULRI 13
258#define CP0C3_DSPP 10
259#define CP0C3_LPA 7
260#define CP0C3_VEIC 6
261#define CP0C3_VInt 5
262#define CP0C3_SP 4
263#define CP0C3_MT 2
264#define CP0C3_SM 1
265#define CP0C3_TL 0
740765ce
SL
266
267/* Have config1, Cacheable, noncoherent, write-back, write allocate*/
22027945 268#define MIPS_CONFIG0 \
740765ce
SL
269 ((1 << CP0C0_M) | (0x3 << CP0C0_K0))
270
271/* Have config2, no coprocessor2 attached, no MDMX support attached,
272 no performance counters, watch registers present,
273 no code compression, EJTAG present, no FPU, no watch registers */
22027945
JH
274#define MIPS_CONFIG1 \
275((1 << CP0C1_M) | \
276 (0 << CP0C1_C2) | (0 << CP0C1_MD) | (0 << CP0C1_PC) | \
277 (0 << CP0C1_WR) | (0 << CP0C1_CA) | (1 << CP0C1_EP) | \
740765ce
SL
278 (0 << CP0C1_FP))
279
280/* Have config3, no tertiary/secondary caches implemented */
22027945 281#define MIPS_CONFIG2 \
740765ce
SL
282((1 << CP0C2_M))
283
284/* No config4, no DSP ASE, no large physaddr (PABITS),
285 no external interrupt controller, no vectored interrupts,
286 no 1kb pages, no SmartMIPS ASE, no trace logic */
22027945
JH
287#define MIPS_CONFIG3 \
288((0 << CP0C3_M) | (0 << CP0C3_DSPP) | (0 << CP0C3_LPA) | \
289 (0 << CP0C3_VEIC) | (0 << CP0C3_VInt) | (0 << CP0C3_SP) | \
740765ce
SL
290 (0 << CP0C3_SM) | (0 << CP0C3_TL))
291
292/* MMU types, the first four entries have the same layout as the
293 CP0C0_MT field. */
294enum mips_mmu_types {
295 MMU_TYPE_NONE,
296 MMU_TYPE_R4000,
297 MMU_TYPE_RESERVED,
298 MMU_TYPE_FMT,
299 MMU_TYPE_R3000,
300 MMU_TYPE_R6000,
301 MMU_TYPE_R8000
302};
303
304/*
305 * Trap codes
306 */
22027945
JH
307#define T_INT 0 /* Interrupt pending */
308#define T_TLB_MOD 1 /* TLB modified fault */
309#define T_TLB_LD_MISS 2 /* TLB miss on load or ifetch */
310#define T_TLB_ST_MISS 3 /* TLB miss on a store */
311#define T_ADDR_ERR_LD 4 /* Address error on a load or ifetch */
312#define T_ADDR_ERR_ST 5 /* Address error on a store */
313#define T_BUS_ERR_IFETCH 6 /* Bus error on an ifetch */
314#define T_BUS_ERR_LD_ST 7 /* Bus error on a load or store */
315#define T_SYSCALL 8 /* System call */
316#define T_BREAK 9 /* Breakpoint */
317#define T_RES_INST 10 /* Reserved instruction exception */
318#define T_COP_UNUSABLE 11 /* Coprocessor unusable */
319#define T_OVFLOW 12 /* Arithmetic overflow */
740765ce
SL
320
321/*
322 * Trap definitions added for r4000 port.
323 */
22027945
JH
324#define T_TRAP 13 /* Trap instruction */
325#define T_VCEI 14 /* Virtual coherency exception */
326#define T_FPE 15 /* Floating point exception */
98119ad5 327#define T_MSADIS 21 /* MSA disabled exception */
22027945
JH
328#define T_WATCH 23 /* Watch address reference */
329#define T_VCED 31 /* Virtual coherency data */
740765ce
SL
330
331/* Resume Flags */
22027945
JH
332#define RESUME_FLAG_DR (1<<0) /* Reload guest nonvolatile state? */
333#define RESUME_FLAG_HOST (1<<1) /* Resume host? */
740765ce 334
22027945
JH
335#define RESUME_GUEST 0
336#define RESUME_GUEST_DR RESUME_FLAG_DR
337#define RESUME_HOST RESUME_FLAG_HOST
740765ce
SL
338
339enum emulation_result {
340 EMULATE_DONE, /* no further processing */
341 EMULATE_DO_MMIO, /* kvm_run filled with MMIO request */
342 EMULATE_FAIL, /* can't emulate this instruction */
343 EMULATE_WAIT, /* WAIT instruction */
344 EMULATE_PRIV_FAIL,
345};
346
22027945
JH
347#define MIPS3_PG_G 0x00000001 /* Global; ignore ASID if in lo0 & lo1 */
348#define MIPS3_PG_V 0x00000002 /* Valid */
349#define MIPS3_PG_NV 0x00000000
350#define MIPS3_PG_D 0x00000004 /* Dirty */
740765ce
SL
351
352#define mips3_paddr_to_tlbpfn(x) \
22027945 353 (((unsigned long)(x) >> MIPS3_PG_SHIFT) & MIPS3_PG_FRAME)
740765ce 354#define mips3_tlbpfn_to_paddr(x) \
22027945 355 ((unsigned long)((x) & MIPS3_PG_FRAME) << MIPS3_PG_SHIFT)
740765ce 356
22027945
JH
357#define MIPS3_PG_SHIFT 6
358#define MIPS3_PG_FRAME 0x3fffffc0
740765ce 359
22027945 360#define VPN2_MASK 0xffffe000
d116e812 361#define TLB_IS_GLOBAL(x) (((x).tlb_lo0 & MIPS3_PG_G) && \
22027945
JH
362 ((x).tlb_lo1 & MIPS3_PG_G))
363#define TLB_VPN2(x) ((x).tlb_hi & VPN2_MASK)
364#define TLB_ASID(x) ((x).tlb_hi & ASID_MASK)
d116e812
DCZ
365#define TLB_IS_VALID(x, va) (((va) & (1 << PAGE_SHIFT)) \
366 ? ((x).tlb_lo1 & MIPS3_PG_V) \
22027945 367 : ((x).tlb_lo0 & MIPS3_PG_V))
d116e812
DCZ
368#define TLB_HI_VPN2_HIT(x, y) ((TLB_VPN2(x) & ~(x).tlb_mask) == \
369 ((y) & VPN2_MASK & ~(x).tlb_mask))
370#define TLB_HI_ASID_HIT(x, y) (TLB_IS_GLOBAL(x) || \
371 TLB_ASID(x) == ((y) & ASID_MASK))
740765ce
SL
372
373struct kvm_mips_tlb {
374 long tlb_mask;
375 long tlb_hi;
376 long tlb_lo0;
377 long tlb_lo1;
378};
379
22027945 380#define KVM_MIPS_GUEST_TLB_SIZE 64
740765ce
SL
381struct kvm_vcpu_arch {
382 void *host_ebase, *guest_ebase;
383 unsigned long host_stack;
384 unsigned long host_gp;
385
386 /* Host CP0 registers used when handling exits from guest */
387 unsigned long host_cp0_badvaddr;
388 unsigned long host_cp0_cause;
389 unsigned long host_cp0_epc;
390 unsigned long host_cp0_entryhi;
391 uint32_t guest_inst;
392
393 /* GPRS */
394 unsigned long gprs[32];
395 unsigned long hi;
396 unsigned long lo;
397 unsigned long pc;
398
399 /* FPU State */
400 struct mips_fpu_struct fpu;
401
402 /* COP0 State */
403 struct mips_coproc *cop0;
404
405 /* Host KSEG0 address of the EI/DI offset */
406 void *kseg0_commpage;
407
408 u32 io_gpr; /* GPR used as IO source/target */
409
e30492bb 410 struct hrtimer comparecount_timer;
f8239342
JH
411 /* Count timer control KVM register */
412 uint32_t count_ctl;
e30492bb
JH
413 /* Count bias from the raw time */
414 uint32_t count_bias;
415 /* Frequency of timer in Hz */
416 uint32_t count_hz;
417 /* Dynamic nanosecond bias (multiple of count_period) to avoid overflow */
418 s64 count_dyn_bias;
f8239342
JH
419 /* Resume time */
420 ktime_t count_resume;
e30492bb
JH
421 /* Period of timer tick in ns */
422 u64 count_period;
740765ce
SL
423
424 /* Bitmask of exceptions that are pending */
425 unsigned long pending_exceptions;
426
427 /* Bitmask of pending exceptions to be cleared */
428 unsigned long pending_exceptions_clr;
429
430 unsigned long pending_load_cause;
431
432 /* Save/Restore the entryhi register when are are preempted/scheduled back in */
433 unsigned long preempt_entryhi;
434
435 /* S/W Based TLB for guest */
436 struct kvm_mips_tlb guest_tlb[KVM_MIPS_GUEST_TLB_SIZE];
437
438 /* Cached guest kernel/user ASIDs */
439 uint32_t guest_user_asid[NR_CPUS];
440 uint32_t guest_kernel_asid[NR_CPUS];
441 struct mm_struct guest_kernel_mm, guest_user_mm;
442
740765ce
SL
443 int last_sched_cpu;
444
445 /* WAIT executed */
446 int wait;
447};
448
449
22027945
JH
450#define kvm_read_c0_guest_index(cop0) (cop0->reg[MIPS_CP0_TLB_INDEX][0])
451#define kvm_write_c0_guest_index(cop0, val) (cop0->reg[MIPS_CP0_TLB_INDEX][0] = val)
452#define kvm_read_c0_guest_entrylo0(cop0) (cop0->reg[MIPS_CP0_TLB_LO0][0])
453#define kvm_read_c0_guest_entrylo1(cop0) (cop0->reg[MIPS_CP0_TLB_LO1][0])
454#define kvm_read_c0_guest_context(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0])
455#define kvm_write_c0_guest_context(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][0] = (val))
456#define kvm_read_c0_guest_userlocal(cop0) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2])
7767b7d2 457#define kvm_write_c0_guest_userlocal(cop0, val) (cop0->reg[MIPS_CP0_TLB_CONTEXT][2] = (val))
22027945
JH
458#define kvm_read_c0_guest_pagemask(cop0) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0])
459#define kvm_write_c0_guest_pagemask(cop0, val) (cop0->reg[MIPS_CP0_TLB_PG_MASK][0] = (val))
460#define kvm_read_c0_guest_wired(cop0) (cop0->reg[MIPS_CP0_TLB_WIRED][0])
461#define kvm_write_c0_guest_wired(cop0, val) (cop0->reg[MIPS_CP0_TLB_WIRED][0] = (val))
26f4f3b5
JH
462#define kvm_read_c0_guest_hwrena(cop0) (cop0->reg[MIPS_CP0_HWRENA][0])
463#define kvm_write_c0_guest_hwrena(cop0, val) (cop0->reg[MIPS_CP0_HWRENA][0] = (val))
22027945
JH
464#define kvm_read_c0_guest_badvaddr(cop0) (cop0->reg[MIPS_CP0_BAD_VADDR][0])
465#define kvm_write_c0_guest_badvaddr(cop0, val) (cop0->reg[MIPS_CP0_BAD_VADDR][0] = (val))
466#define kvm_read_c0_guest_count(cop0) (cop0->reg[MIPS_CP0_COUNT][0])
467#define kvm_write_c0_guest_count(cop0, val) (cop0->reg[MIPS_CP0_COUNT][0] = (val))
468#define kvm_read_c0_guest_entryhi(cop0) (cop0->reg[MIPS_CP0_TLB_HI][0])
469#define kvm_write_c0_guest_entryhi(cop0, val) (cop0->reg[MIPS_CP0_TLB_HI][0] = (val))
470#define kvm_read_c0_guest_compare(cop0) (cop0->reg[MIPS_CP0_COMPARE][0])
471#define kvm_write_c0_guest_compare(cop0, val) (cop0->reg[MIPS_CP0_COMPARE][0] = (val))
472#define kvm_read_c0_guest_status(cop0) (cop0->reg[MIPS_CP0_STATUS][0])
473#define kvm_write_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] = (val))
474#define kvm_read_c0_guest_intctl(cop0) (cop0->reg[MIPS_CP0_STATUS][1])
475#define kvm_write_c0_guest_intctl(cop0, val) (cop0->reg[MIPS_CP0_STATUS][1] = (val))
476#define kvm_read_c0_guest_cause(cop0) (cop0->reg[MIPS_CP0_CAUSE][0])
477#define kvm_write_c0_guest_cause(cop0, val) (cop0->reg[MIPS_CP0_CAUSE][0] = (val))
478#define kvm_read_c0_guest_epc(cop0) (cop0->reg[MIPS_CP0_EXC_PC][0])
479#define kvm_write_c0_guest_epc(cop0, val) (cop0->reg[MIPS_CP0_EXC_PC][0] = (val))
480#define kvm_read_c0_guest_prid(cop0) (cop0->reg[MIPS_CP0_PRID][0])
481#define kvm_write_c0_guest_prid(cop0, val) (cop0->reg[MIPS_CP0_PRID][0] = (val))
482#define kvm_read_c0_guest_ebase(cop0) (cop0->reg[MIPS_CP0_PRID][1])
483#define kvm_write_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] = (val))
484#define kvm_read_c0_guest_config(cop0) (cop0->reg[MIPS_CP0_CONFIG][0])
485#define kvm_read_c0_guest_config1(cop0) (cop0->reg[MIPS_CP0_CONFIG][1])
486#define kvm_read_c0_guest_config2(cop0) (cop0->reg[MIPS_CP0_CONFIG][2])
487#define kvm_read_c0_guest_config3(cop0) (cop0->reg[MIPS_CP0_CONFIG][3])
488#define kvm_read_c0_guest_config7(cop0) (cop0->reg[MIPS_CP0_CONFIG][7])
489#define kvm_write_c0_guest_config(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][0] = (val))
490#define kvm_write_c0_guest_config1(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][1] = (val))
491#define kvm_write_c0_guest_config2(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][2] = (val))
492#define kvm_write_c0_guest_config3(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][3] = (val))
493#define kvm_write_c0_guest_config7(cop0, val) (cop0->reg[MIPS_CP0_CONFIG][7] = (val))
494#define kvm_read_c0_guest_errorepc(cop0) (cop0->reg[MIPS_CP0_ERROR_PC][0])
495#define kvm_write_c0_guest_errorepc(cop0, val) (cop0->reg[MIPS_CP0_ERROR_PC][0] = (val))
496
c73c99b0
JH
497/*
498 * Some of the guest registers may be modified asynchronously (e.g. from a
499 * hrtimer callback in hard irq context) and therefore need stronger atomicity
500 * guarantees than other registers.
501 */
502
503static inline void _kvm_atomic_set_c0_guest_reg(unsigned long *reg,
504 unsigned long val)
505{
506 unsigned long temp;
507 do {
508 __asm__ __volatile__(
509 " .set mips3 \n"
510 " " __LL "%0, %1 \n"
511 " or %0, %2 \n"
512 " " __SC "%0, %1 \n"
513 " .set mips0 \n"
514 : "=&r" (temp), "+m" (*reg)
515 : "r" (val));
516 } while (unlikely(!temp));
517}
518
519static inline void _kvm_atomic_clear_c0_guest_reg(unsigned long *reg,
520 unsigned long val)
521{
522 unsigned long temp;
523 do {
524 __asm__ __volatile__(
525 " .set mips3 \n"
526 " " __LL "%0, %1 \n"
527 " and %0, %2 \n"
528 " " __SC "%0, %1 \n"
529 " .set mips0 \n"
530 : "=&r" (temp), "+m" (*reg)
531 : "r" (~val));
532 } while (unlikely(!temp));
533}
534
535static inline void _kvm_atomic_change_c0_guest_reg(unsigned long *reg,
536 unsigned long change,
537 unsigned long val)
538{
539 unsigned long temp;
540 do {
541 __asm__ __volatile__(
542 " .set mips3 \n"
543 " " __LL "%0, %1 \n"
544 " and %0, %2 \n"
545 " or %0, %3 \n"
546 " " __SC "%0, %1 \n"
547 " .set mips0 \n"
548 : "=&r" (temp), "+m" (*reg)
549 : "r" (~change), "r" (val & change));
550 } while (unlikely(!temp));
551}
552
22027945
JH
553#define kvm_set_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] |= (val))
554#define kvm_clear_c0_guest_status(cop0, val) (cop0->reg[MIPS_CP0_STATUS][0] &= ~(val))
c73c99b0
JH
555
556/* Cause can be modified asynchronously from hardirq hrtimer callback */
557#define kvm_set_c0_guest_cause(cop0, val) \
558 _kvm_atomic_set_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
559#define kvm_clear_c0_guest_cause(cop0, val) \
560 _kvm_atomic_clear_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], val)
22027945 561#define kvm_change_c0_guest_cause(cop0, change, val) \
c73c99b0
JH
562 _kvm_atomic_change_c0_guest_reg(&cop0->reg[MIPS_CP0_CAUSE][0], \
563 change, val)
564
22027945
JH
565#define kvm_set_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] |= (val))
566#define kvm_clear_c0_guest_ebase(cop0, val) (cop0->reg[MIPS_CP0_PRID][1] &= ~(val))
567#define kvm_change_c0_guest_ebase(cop0, change, val) \
568{ \
569 kvm_clear_c0_guest_ebase(cop0, change); \
570 kvm_set_c0_guest_ebase(cop0, ((val) & (change))); \
740765ce
SL
571}
572
573
574struct kvm_mips_callbacks {
2dca3725
JH
575 int (*handle_cop_unusable)(struct kvm_vcpu *vcpu);
576 int (*handle_tlb_mod)(struct kvm_vcpu *vcpu);
577 int (*handle_tlb_ld_miss)(struct kvm_vcpu *vcpu);
578 int (*handle_tlb_st_miss)(struct kvm_vcpu *vcpu);
579 int (*handle_addr_err_st)(struct kvm_vcpu *vcpu);
580 int (*handle_addr_err_ld)(struct kvm_vcpu *vcpu);
581 int (*handle_syscall)(struct kvm_vcpu *vcpu);
582 int (*handle_res_inst)(struct kvm_vcpu *vcpu);
583 int (*handle_break)(struct kvm_vcpu *vcpu);
0a560427 584 int (*handle_trap)(struct kvm_vcpu *vcpu);
98119ad5 585 int (*handle_msa_disabled)(struct kvm_vcpu *vcpu);
2dca3725
JH
586 int (*vm_init)(struct kvm *kvm);
587 int (*vcpu_init)(struct kvm_vcpu *vcpu);
588 int (*vcpu_setup)(struct kvm_vcpu *vcpu);
589 gpa_t (*gva_to_gpa)(gva_t gva);
590 void (*queue_timer_int)(struct kvm_vcpu *vcpu);
591 void (*dequeue_timer_int)(struct kvm_vcpu *vcpu);
592 void (*queue_io_int)(struct kvm_vcpu *vcpu,
593 struct kvm_mips_interrupt *irq);
594 void (*dequeue_io_int)(struct kvm_vcpu *vcpu,
595 struct kvm_mips_interrupt *irq);
596 int (*irq_deliver)(struct kvm_vcpu *vcpu, unsigned int priority,
597 uint32_t cause);
598 int (*irq_clear)(struct kvm_vcpu *vcpu, unsigned int priority,
599 uint32_t cause);
f8be02da
JH
600 int (*get_one_reg)(struct kvm_vcpu *vcpu,
601 const struct kvm_one_reg *reg, s64 *v);
602 int (*set_one_reg)(struct kvm_vcpu *vcpu,
603 const struct kvm_one_reg *reg, s64 v);
740765ce
SL
604};
605extern struct kvm_mips_callbacks *kvm_mips_callbacks;
606int kvm_mips_emulation_init(struct kvm_mips_callbacks **install_callbacks);
607
608/* Debug: dump vcpu state */
609int kvm_arch_vcpu_dump_regs(struct kvm_vcpu *vcpu);
610
611/* Trampoline ASM routine to start running in "Guest" context */
612extern int __kvm_mips_vcpu_run(struct kvm_run *run, struct kvm_vcpu *vcpu);
613
614/* TLB handling */
615uint32_t kvm_get_kernel_asid(struct kvm_vcpu *vcpu);
616
617uint32_t kvm_get_user_asid(struct kvm_vcpu *vcpu);
618
619uint32_t kvm_get_commpage_asid (struct kvm_vcpu *vcpu);
620
621extern int kvm_mips_handle_kseg0_tlb_fault(unsigned long badbaddr,
622 struct kvm_vcpu *vcpu);
623
624extern int kvm_mips_handle_commpage_tlb_fault(unsigned long badvaddr,
625 struct kvm_vcpu *vcpu);
626
627extern int kvm_mips_handle_mapped_seg_tlb_fault(struct kvm_vcpu *vcpu,
628 struct kvm_mips_tlb *tlb,
629 unsigned long *hpa0,
630 unsigned long *hpa1);
631
632extern enum emulation_result kvm_mips_handle_tlbmiss(unsigned long cause,
633 uint32_t *opc,
634 struct kvm_run *run,
635 struct kvm_vcpu *vcpu);
636
637extern enum emulation_result kvm_mips_handle_tlbmod(unsigned long cause,
638 uint32_t *opc,
639 struct kvm_run *run,
640 struct kvm_vcpu *vcpu);
641
642extern void kvm_mips_dump_host_tlbs(void);
643extern void kvm_mips_dump_guest_tlbs(struct kvm_vcpu *vcpu);
740765ce
SL
644extern void kvm_mips_flush_host_tlb(int skip_kseg0);
645extern int kvm_mips_host_tlb_inv(struct kvm_vcpu *vcpu, unsigned long entryhi);
646extern int kvm_mips_host_tlb_inv_index(struct kvm_vcpu *vcpu, int index);
647
648extern int kvm_mips_guest_tlb_lookup(struct kvm_vcpu *vcpu,
649 unsigned long entryhi);
650extern int kvm_mips_host_tlb_lookup(struct kvm_vcpu *vcpu, unsigned long vaddr);
651extern unsigned long kvm_mips_translate_guest_kseg0_to_hpa(struct kvm_vcpu *vcpu,
652 unsigned long gva);
653extern void kvm_get_new_mmu_context(struct mm_struct *mm, unsigned long cpu,
654 struct kvm_vcpu *vcpu);
740765ce 655extern void kvm_local_flush_tlb_all(void);
740765ce
SL
656extern void kvm_mips_alloc_new_mmu_context(struct kvm_vcpu *vcpu);
657extern void kvm_mips_vcpu_load(struct kvm_vcpu *vcpu, int cpu);
658extern void kvm_mips_vcpu_put(struct kvm_vcpu *vcpu);
659
660/* Emulation */
661uint32_t kvm_get_inst(uint32_t *opc, struct kvm_vcpu *vcpu);
662enum emulation_result update_pc(struct kvm_vcpu *vcpu, uint32_t cause);
663
664extern enum emulation_result kvm_mips_emulate_inst(unsigned long cause,
665 uint32_t *opc,
666 struct kvm_run *run,
667 struct kvm_vcpu *vcpu);
668
669extern enum emulation_result kvm_mips_emulate_syscall(unsigned long cause,
670 uint32_t *opc,
671 struct kvm_run *run,
672 struct kvm_vcpu *vcpu);
673
674extern enum emulation_result kvm_mips_emulate_tlbmiss_ld(unsigned long cause,
675 uint32_t *opc,
676 struct kvm_run *run,
677 struct kvm_vcpu *vcpu);
678
679extern enum emulation_result kvm_mips_emulate_tlbinv_ld(unsigned long cause,
680 uint32_t *opc,
681 struct kvm_run *run,
682 struct kvm_vcpu *vcpu);
683
684extern enum emulation_result kvm_mips_emulate_tlbmiss_st(unsigned long cause,
685 uint32_t *opc,
686 struct kvm_run *run,
687 struct kvm_vcpu *vcpu);
688
689extern enum emulation_result kvm_mips_emulate_tlbinv_st(unsigned long cause,
690 uint32_t *opc,
691 struct kvm_run *run,
692 struct kvm_vcpu *vcpu);
693
694extern enum emulation_result kvm_mips_emulate_tlbmod(unsigned long cause,
695 uint32_t *opc,
696 struct kvm_run *run,
697 struct kvm_vcpu *vcpu);
698
699extern enum emulation_result kvm_mips_emulate_fpu_exc(unsigned long cause,
700 uint32_t *opc,
701 struct kvm_run *run,
702 struct kvm_vcpu *vcpu);
703
704extern enum emulation_result kvm_mips_handle_ri(unsigned long cause,
705 uint32_t *opc,
706 struct kvm_run *run,
707 struct kvm_vcpu *vcpu);
708
709extern enum emulation_result kvm_mips_emulate_ri_exc(unsigned long cause,
710 uint32_t *opc,
711 struct kvm_run *run,
712 struct kvm_vcpu *vcpu);
713
714extern enum emulation_result kvm_mips_emulate_bp_exc(unsigned long cause,
715 uint32_t *opc,
716 struct kvm_run *run,
717 struct kvm_vcpu *vcpu);
718
0a560427
JH
719extern enum emulation_result kvm_mips_emulate_trap_exc(unsigned long cause,
720 uint32_t *opc,
721 struct kvm_run *run,
722 struct kvm_vcpu *vcpu);
723
740765ce
SL
724extern enum emulation_result kvm_mips_complete_mmio_load(struct kvm_vcpu *vcpu,
725 struct kvm_run *run);
726
e30492bb
JH
727uint32_t kvm_mips_read_count(struct kvm_vcpu *vcpu);
728void kvm_mips_write_count(struct kvm_vcpu *vcpu, uint32_t count);
729void kvm_mips_write_compare(struct kvm_vcpu *vcpu, uint32_t compare);
730void kvm_mips_init_count(struct kvm_vcpu *vcpu);
f8239342
JH
731int kvm_mips_set_count_ctl(struct kvm_vcpu *vcpu, s64 count_ctl);
732int kvm_mips_set_count_resume(struct kvm_vcpu *vcpu, s64 count_resume);
f74a8e22 733int kvm_mips_set_count_hz(struct kvm_vcpu *vcpu, s64 count_hz);
e30492bb
JH
734void kvm_mips_count_enable_cause(struct kvm_vcpu *vcpu);
735void kvm_mips_count_disable_cause(struct kvm_vcpu *vcpu);
736enum hrtimer_restart kvm_mips_count_timeout(struct kvm_vcpu *vcpu);
740765ce
SL
737
738enum emulation_result kvm_mips_check_privilege(unsigned long cause,
739 uint32_t *opc,
740 struct kvm_run *run,
741 struct kvm_vcpu *vcpu);
742
743enum emulation_result kvm_mips_emulate_cache(uint32_t inst,
744 uint32_t *opc,
745 uint32_t cause,
746 struct kvm_run *run,
747 struct kvm_vcpu *vcpu);
748enum emulation_result kvm_mips_emulate_CP0(uint32_t inst,
749 uint32_t *opc,
750 uint32_t cause,
751 struct kvm_run *run,
752 struct kvm_vcpu *vcpu);
753enum emulation_result kvm_mips_emulate_store(uint32_t inst,
754 uint32_t cause,
755 struct kvm_run *run,
756 struct kvm_vcpu *vcpu);
757enum emulation_result kvm_mips_emulate_load(uint32_t inst,
758 uint32_t cause,
759 struct kvm_run *run,
760 struct kvm_vcpu *vcpu);
761
762/* Dynamic binary translation */
763extern int kvm_mips_trans_cache_index(uint32_t inst, uint32_t *opc,
764 struct kvm_vcpu *vcpu);
765extern int kvm_mips_trans_cache_va(uint32_t inst, uint32_t *opc,
766 struct kvm_vcpu *vcpu);
767extern int kvm_mips_trans_mfc0(uint32_t inst, uint32_t *opc,
768 struct kvm_vcpu *vcpu);
769extern int kvm_mips_trans_mtc0(uint32_t inst, uint32_t *opc,
770 struct kvm_vcpu *vcpu);
771
772/* Misc */
d98403a5 773extern void kvm_mips_dump_stats(struct kvm_vcpu *vcpu);
740765ce
SL
774extern unsigned long kvm_mips_get_ramsize(struct kvm *kvm);
775
13a34e06 776static inline void kvm_arch_hardware_disable(void) {}
0865e636
RK
777static inline void kvm_arch_hardware_unsetup(void) {}
778static inline void kvm_arch_sync_events(struct kvm *kvm) {}
779static inline void kvm_arch_free_memslot(struct kvm *kvm,
780 struct kvm_memory_slot *free, struct kvm_memory_slot *dont) {}
781static inline void kvm_arch_memslots_updated(struct kvm *kvm) {}
782static inline void kvm_arch_flush_shadow_all(struct kvm *kvm) {}
783static inline void kvm_arch_flush_shadow_memslot(struct kvm *kvm,
784 struct kvm_memory_slot *slot) {}
785static inline void kvm_arch_vcpu_uninit(struct kvm_vcpu *vcpu) {}
786static inline void kvm_arch_sched_in(struct kvm_vcpu *vcpu, int cpu) {}
740765ce
SL
787
788#endif /* __MIPS_KVM_HOST_H__ */
This page took 0.117077 seconds and 5 git commands to generate.