MIPS: asm: pgtable: Prevent HTW race when updating PTEs
[deliverable/linux.git] / arch / mips / include / asm / mmu_context.h
CommitLineData
1da177e4
LT
1/*
2 * Switch a MMU context.
3 *
4 * This file is subject to the terms and conditions of the GNU General Public
5 * License. See the file "COPYING" in the main directory of this archive
6 * for more details.
7 *
8 * Copyright (C) 1996, 1997, 1998, 1999 by Ralf Baechle
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 */
11#ifndef _ASM_MMU_CONTEXT_H
12#define _ASM_MMU_CONTEXT_H
13
1da177e4
LT
14#include <linux/errno.h>
15#include <linux/sched.h>
631330f5 16#include <linux/smp.h>
1da177e4
LT
17#include <linux/slab.h>
18#include <asm/cacheflush.h>
c2ea1d56 19#include <asm/hazards.h>
1da177e4 20#include <asm/tlbflush.h>
d6dd61c8 21#include <asm-generic/mm_hooks.h>
1da177e4 22
f1014d1b
MC
23#define htw_set_pwbase(pgd) \
24do { \
25 if (cpu_has_htw) { \
26 write_c0_pwbase(pgd); \
27 back_to_back_c0_hazard(); \
28 htw_reset(); \
29 } \
30} while (0)
31
0bfbf6a2
RB
32#define TLBMISS_HANDLER_SETUP_PGD(pgd) \
33do { \
6ba045f9 34 extern void tlbmiss_handler_setup_pgd(unsigned long); \
0bfbf6a2 35 tlbmiss_handler_setup_pgd((unsigned long)(pgd)); \
f1014d1b 36 htw_set_pwbase((unsigned long)pgd); \
0bfbf6a2 37} while (0)
82622284 38
f4ae17aa 39#ifdef CONFIG_MIPS_PGD_C0_CONTEXT
ae4ce454
JH
40
41#define TLBMISS_HANDLER_RESTORE() \
42 write_c0_xcontext((unsigned long) smp_processor_id() << \
43 SMP_CPUID_REGSHIFT)
44
82622284
DD
45#define TLBMISS_HANDLER_SETUP() \
46 do { \
47 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir); \
ae4ce454 48 TLBMISS_HANDLER_RESTORE(); \
82622284
DD
49 } while (0)
50
c2377a42 51#else /* !CONFIG_MIPS_PGD_C0_CONTEXT: using pgd_current*/
82622284 52
1da177e4
LT
53/*
54 * For the fast tlb miss handlers, we keep a per cpu array of pointers
55 * to the current pgd for each processor. Also, the proc. id is stuffed
56 * into the context register.
57 */
58extern unsigned long pgd_current[];
59
ae4ce454 60#define TLBMISS_HANDLER_RESTORE() \
c2377a42 61 write_c0_context((unsigned long) smp_processor_id() << \
ae4ce454
JH
62 SMP_CPUID_REGSHIFT)
63
64#define TLBMISS_HANDLER_SETUP() \
65 TLBMISS_HANDLER_RESTORE(); \
c2ea1d56 66 back_to_back_c0_hazard(); \
1da177e4 67 TLBMISS_HANDLER_SETUP_PGD(swapper_pg_dir)
82622284 68#endif /* CONFIG_MIPS_PGD_C0_CONTEXT*/
48c4ac97 69#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
1da177e4 70
48c4ac97
DD
71#define ASID_INC 0x40
72#define ASID_MASK 0xfc0
73
74#elif defined(CONFIG_CPU_R8000)
75
76#define ASID_INC 0x10
77#define ASID_MASK 0xff0
78
48c4ac97
DD
79#else /* FIXME: not correct for R6000 */
80
81#define ASID_INC 0x1
82#define ASID_MASK 0xff
1da177e4
LT
83
84#endif
85
c52d0d30 86#define cpu_context(cpu, mm) ((mm)->context.asid[cpu])
48c4ac97 87#define cpu_asid(cpu, mm) (cpu_context((cpu), (mm)) & ASID_MASK)
1da177e4
LT
88#define asid_cache(cpu) (cpu_data[cpu].asid_cache)
89
90static inline void enter_lazy_tlb(struct mm_struct *mm, struct task_struct *tsk)
91{
92}
93
48c4ac97
DD
94/*
95 * All unused by hardware upper bits will be considered
96 * as a software asid extension.
97 */
98#define ASID_VERSION_MASK ((unsigned long)~(ASID_MASK|(ASID_MASK-1)))
99#define ASID_FIRST_VERSION ((unsigned long)(~ASID_VERSION_MASK) + 1)
100
41c594ab 101/* Normal, classic MIPS get_new_mmu_context */
1da177e4
LT
102static inline void
103get_new_mmu_context(struct mm_struct *mm, unsigned long cpu)
104{
f9afbd45 105 extern void kvm_local_flush_tlb_all(void);
1da177e4
LT
106 unsigned long asid = asid_cache(cpu);
107
48c4ac97 108 if (! ((asid += ASID_INC) & ASID_MASK) ) {
1da177e4
LT
109 if (cpu_has_vtag_icache)
110 flush_icache_all();
d414976d 111#ifdef CONFIG_KVM
f9afbd45
SL
112 kvm_local_flush_tlb_all(); /* start new asid cycle */
113#else
1da177e4 114 local_flush_tlb_all(); /* start new asid cycle */
f9afbd45 115#endif
1da177e4
LT
116 if (!asid) /* fix version if needed */
117 asid = ASID_FIRST_VERSION;
118 }
f9afbd45 119
1da177e4
LT
120 cpu_context(cpu, mm) = asid_cache(cpu) = asid;
121}
122
123/*
124 * Initialize the context related info for a new mm_struct
125 * instance.
126 */
127static inline int
128init_new_context(struct task_struct *tsk, struct mm_struct *mm)
129{
130 int i;
131
22478677 132 for_each_possible_cpu(i)
1da177e4
LT
133 cpu_context(i, mm) = 0;
134
9791554b
PB
135 atomic_set(&mm->context.fp_mode_switching, 0);
136
1da177e4
LT
137 return 0;
138}
139
140static inline void switch_mm(struct mm_struct *prev, struct mm_struct *next,
70342287 141 struct task_struct *tsk)
1da177e4
LT
142{
143 unsigned int cpu = smp_processor_id();
144 unsigned long flags;
41c594ab 145 local_irq_save(flags);
1da177e4
LT
146
147 /* Check if our ASID is of an older version and thus invalid */
148 if ((cpu_context(cpu, next) ^ asid_cache(cpu)) & ASID_VERSION_MASK)
149 get_new_mmu_context(next, cpu);
d30cecbc 150 write_c0_entryhi(cpu_asid(cpu, next));
1da177e4
LT
151 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
152
153 /*
154 * Mark current->active_mm as not "active" anymore.
155 * We don't want to mislead possible IPI tlb flush routines.
156 */
55b8cab4
RR
157 cpumask_clear_cpu(cpu, mm_cpumask(prev));
158 cpumask_set_cpu(cpu, mm_cpumask(next));
1da177e4
LT
159
160 local_irq_restore(flags);
161}
162
163/*
164 * Destroy context related info for an mm_struct that is about
165 * to be put to rest.
166 */
167static inline void destroy_context(struct mm_struct *mm)
168{
169}
170
21a151d8 171#define deactivate_mm(tsk, mm) do { } while (0)
1da177e4
LT
172
173/*
174 * After we have set current->mm to a new value, this activates
175 * the context for the new mm so we see the new mappings.
176 */
177static inline void
178activate_mm(struct mm_struct *prev, struct mm_struct *next)
179{
180 unsigned long flags;
181 unsigned int cpu = smp_processor_id();
182
183 local_irq_save(flags);
184
185 /* Unconditionally get a new ASID. */
186 get_new_mmu_context(next, cpu);
187
d30cecbc 188 write_c0_entryhi(cpu_asid(cpu, next));
1da177e4
LT
189 TLBMISS_HANDLER_SETUP_PGD(next->pgd);
190
191 /* mark mmu ownership change */
55b8cab4
RR
192 cpumask_clear_cpu(cpu, mm_cpumask(prev));
193 cpumask_set_cpu(cpu, mm_cpumask(next));
1da177e4
LT
194
195 local_irq_restore(flags);
196}
197
198/*
199 * If mm is currently active_mm, we can't really drop it. Instead,
200 * we will get a new one for it.
201 */
202static inline void
203drop_mmu_context(struct mm_struct *mm, unsigned cpu)
204{
205 unsigned long flags;
206
207 local_irq_save(flags);
208
55b8cab4 209 if (cpumask_test_cpu(cpu, mm_cpumask(mm))) {
1da177e4
LT
210 get_new_mmu_context(mm, cpu);
211 write_c0_entryhi(cpu_asid(cpu, mm));
212 } else {
213 /* will get a new context next time */
214 cpu_context(cpu, mm) = 0;
215 }
1da177e4
LT
216 local_irq_restore(flags);
217}
218
219#endif /* _ASM_MMU_CONTEXT_H */
This page took 0.747635 seconds and 5 git commands to generate.