MIPS: Expand __swp_offset() to carry 40 significant bits for 64-bit kernel.
[deliverable/linux.git] / arch / mips / include / asm / pgtable-64.h
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994, 95, 96, 97, 98, 99, 2000, 2003 Ralf Baechle
7 * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
8 */
9#ifndef _ASM_PGTABLE_64_H
10#define _ASM_PGTABLE_64_H
11
344afa65 12#include <linux/compiler.h>
1da177e4
LT
13#include <linux/linkage.h>
14
15#include <asm/addrspace.h>
16#include <asm/page.h>
17#include <asm/cachectl.h>
656be92f 18#include <asm/fixmap.h>
1da177e4 19
325f8a0a
DD
20#ifdef CONFIG_PAGE_SIZE_64KB
21#include <asm-generic/pgtable-nopmd.h>
22#else
c6e8b587 23#include <asm-generic/pgtable-nopud.h>
325f8a0a 24#endif
c6e8b587 25
1da177e4
LT
26/*
27 * Each address space has 2 4K pages as its page directory, giving 1024
28 * (== PTRS_PER_PGD) 8 byte pointers to pmd tables. Each pmd table is a
c6e8b587
RB
29 * single 4K page, giving 512 (== PTRS_PER_PMD) 8 byte pointers to page
30 * tables. Each page table is also a single 4K page, giving 512 (==
31 * PTRS_PER_PTE) 8 byte ptes. Each pud entry is initialized to point to
32 * invalid_pmd_table, each pmd entry is initialized to point to
1da177e4
LT
33 * invalid_pte_table, each pte is initialized to 0. When memory is low,
34 * and a pmd table or a page table allocation fails, empty_bad_pmd_table
35 * and empty_bad_page_table is returned back to higher layer code, so
36 * that the failure is recognized later on. Linux does not seem to
37 * handle these failures very well though. The empty_bad_page_table has
38 * invalid pte entries in it, to force page faults.
39 *
40 * Kernel mappings: kernel mappings are held in the swapper_pg_table.
41 * The layout is identical to userspace except it's indexed with the
42 * fault address - VMALLOC_START.
43 */
44
325f8a0a
DD
45
46/* PGDIR_SHIFT determines what a third-level page table entry can map */
47#ifdef __PAGETABLE_PMD_FOLDED
48#define PGDIR_SHIFT (PAGE_SHIFT + PAGE_SHIFT + PTE_ORDER - 3)
49#else
50
1da177e4 51/* PMD_SHIFT determines the size of the area a second-level page table can map */
c6e8b587 52#define PMD_SHIFT (PAGE_SHIFT + (PAGE_SHIFT + PTE_ORDER - 3))
1da177e4
LT
53#define PMD_SIZE (1UL << PMD_SHIFT)
54#define PMD_MASK (~(PMD_SIZE-1))
55
325f8a0a 56
c6e8b587 57#define PGDIR_SHIFT (PMD_SHIFT + (PAGE_SHIFT + PMD_ORDER - 3))
325f8a0a 58#endif
1da177e4
LT
59#define PGDIR_SIZE (1UL << PGDIR_SHIFT)
60#define PGDIR_MASK (~(PGDIR_SIZE-1))
61
62/*
c6e8b587 63 * For 4kB page size we use a 3 level page tree and an 8kB pud, which
1da177e4
LT
64 * permits us mapping 40 bits of virtual address space.
65 *
66 * We used to implement 41 bits by having an order 1 pmd level but that seemed
67 * rather pointless.
68 *
69 * For 8kB page size we use a 3 level page tree which permits a total of
70 * 8TB of address space. Alternatively a 33-bit / 8GB organization using
71 * two levels would be easy to implement.
72 *
73 * For 16kB page size we use a 2 level page tree which permits a total of
f29244a5 74 * 36 bits of virtual address space. We could add a third level but it seems
1da177e4
LT
75 * like at the moment there's no need for this.
76 *
77 * For 64kB page size we use a 2 level page table tree for a total of 42 bits
78 * of virtual address space.
79 */
80#ifdef CONFIG_PAGE_SIZE_4KB
81#define PGD_ORDER 1
c6e8b587 82#define PUD_ORDER aieeee_attempt_to_allocate_pud
1da177e4
LT
83#define PMD_ORDER 0
84#define PTE_ORDER 0
85#endif
86#ifdef CONFIG_PAGE_SIZE_8KB
87#define PGD_ORDER 0
c6e8b587 88#define PUD_ORDER aieeee_attempt_to_allocate_pud
1da177e4
LT
89#define PMD_ORDER 0
90#define PTE_ORDER 0
91#endif
92#ifdef CONFIG_PAGE_SIZE_16KB
93#define PGD_ORDER 0
c6e8b587 94#define PUD_ORDER aieeee_attempt_to_allocate_pud
1da177e4
LT
95#define PMD_ORDER 0
96#define PTE_ORDER 0
97#endif
c52399be
RB
98#ifdef CONFIG_PAGE_SIZE_32KB
99#define PGD_ORDER 0
100#define PUD_ORDER aieeee_attempt_to_allocate_pud
101#define PMD_ORDER 0
102#define PTE_ORDER 0
103#endif
1da177e4
LT
104#ifdef CONFIG_PAGE_SIZE_64KB
105#define PGD_ORDER 0
c6e8b587 106#define PUD_ORDER aieeee_attempt_to_allocate_pud
325f8a0a 107#define PMD_ORDER aieeee_attempt_to_allocate_pmd
1da177e4
LT
108#define PTE_ORDER 0
109#endif
110
111#define PTRS_PER_PGD ((PAGE_SIZE << PGD_ORDER) / sizeof(pgd_t))
325f8a0a 112#ifndef __PAGETABLE_PMD_FOLDED
1da177e4 113#define PTRS_PER_PMD ((PAGE_SIZE << PMD_ORDER) / sizeof(pmd_t))
325f8a0a 114#endif
1da177e4
LT
115#define PTRS_PER_PTE ((PAGE_SIZE << PTE_ORDER) / sizeof(pte_t))
116
949e51be 117#if PGDIR_SIZE >= TASK_SIZE64
70342287 118#define USER_PTRS_PER_PGD (1)
9dbd7b91 119#else
949e51be 120#define USER_PTRS_PER_PGD (TASK_SIZE64 / PGDIR_SIZE)
9dbd7b91
PW
121#endif
122#define FIRST_USER_ADDRESS 0UL
1da177e4 123
c8f3cc0b
DD
124/*
125 * TLB refill handlers also map the vmalloc area into xuseg. Avoid
126 * the first couple of pages so NULL pointer dereferences will still
127 * reliably trap.
128 */
129#define VMALLOC_START (MAP_BASE + (2 * PAGE_SIZE))
1da177e4 130#define VMALLOC_END \
c8f3cc0b 131 (MAP_BASE + \
91dfc423
GR
132 min(PTRS_PER_PGD * PTRS_PER_PMD * PTRS_PER_PTE * PAGE_SIZE, \
133 (1UL << cpu_vmbits)) - (1UL << 32))
134
054c51b4 135#if defined(CONFIG_MODULES) && defined(KBUILD_64BIT_SYM32) && \
656be92f
AN
136 VMALLOC_START != CKSSEG
137/* Load modules into 32bit-compatible segment. */
138#define MODULE_START CKSSEG
139#define MODULE_END (FIXADDR_START-2*PAGE_SIZE)
656be92f 140#endif
1da177e4
LT
141
142#define pte_ERROR(e) \
143 printk("%s:%d: bad pte %016lx.\n", __FILE__, __LINE__, pte_val(e))
325f8a0a 144#ifndef __PAGETABLE_PMD_FOLDED
1da177e4
LT
145#define pmd_ERROR(e) \
146 printk("%s:%d: bad pmd %016lx.\n", __FILE__, __LINE__, pmd_val(e))
325f8a0a 147#endif
1da177e4
LT
148#define pgd_ERROR(e) \
149 printk("%s:%d: bad pgd %016lx.\n", __FILE__, __LINE__, pgd_val(e))
150
c6e8b587
RB
151extern pte_t invalid_pte_table[PTRS_PER_PTE];
152extern pte_t empty_bad_page_table[PTRS_PER_PTE];
325f8a0a
DD
153
154
155#ifndef __PAGETABLE_PMD_FOLDED
156/*
157 * For 3-level pagetables we defines these ourselves, for 2-level the
158 * definitions are supplied by <asm-generic/pgtable-nopmd.h>.
159 */
160typedef struct { unsigned long pmd; } pmd_t;
161#define pmd_val(x) ((x).pmd)
162#define __pmd(x) ((pmd_t) { (x) } )
163
164
c6e8b587 165extern pmd_t invalid_pmd_table[PTRS_PER_PMD];
325f8a0a 166#endif
1da177e4
LT
167
168/*
1b3a6e97 169 * Empty pgd/pmd entries point to the invalid_pte_table.
1da177e4
LT
170 */
171static inline int pmd_none(pmd_t pmd)
172{
173 return pmd_val(pmd) == (unsigned long) invalid_pte_table;
174}
175
344afa65
RB
176static inline int pmd_bad(pmd_t pmd)
177{
970d032f 178#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
344afa65
RB
179 /* pmd_huge(pmd) but inline */
180 if (unlikely(pmd_val(pmd) & _PAGE_HUGE))
181 return 0;
182#endif
183
184 if (unlikely(pmd_val(pmd) & ~PAGE_MASK))
185 return 1;
186
187 return 0;
188}
1da177e4
LT
189
190static inline int pmd_present(pmd_t pmd)
191{
192 return pmd_val(pmd) != (unsigned long) invalid_pte_table;
193}
194
195static inline void pmd_clear(pmd_t *pmdp)
196{
197 pmd_val(*pmdp) = ((unsigned long) invalid_pte_table);
198}
325f8a0a 199#ifndef __PAGETABLE_PMD_FOLDED
1da177e4
LT
200
201/*
f29244a5 202 * Empty pud entries point to the invalid_pmd_table.
1da177e4 203 */
c6e8b587 204static inline int pud_none(pud_t pud)
1da177e4 205{
c6e8b587 206 return pud_val(pud) == (unsigned long) invalid_pmd_table;
1da177e4
LT
207}
208
c6e8b587
RB
209static inline int pud_bad(pud_t pud)
210{
211 return pud_val(pud) & ~PAGE_MASK;
212}
1da177e4 213
c6e8b587 214static inline int pud_present(pud_t pud)
1da177e4 215{
c6e8b587 216 return pud_val(pud) != (unsigned long) invalid_pmd_table;
1da177e4
LT
217}
218
c6e8b587 219static inline void pud_clear(pud_t *pudp)
1da177e4 220{
c6e8b587 221 pud_val(*pudp) = ((unsigned long) invalid_pmd_table);
1da177e4 222}
325f8a0a 223#endif
1da177e4 224
1b3a6e97
TS
225#define pte_page(x) pfn_to_page(pte_pfn(x))
226
1da177e4
LT
227#ifdef CONFIG_CPU_VR41XX
228#define pte_pfn(x) ((unsigned long)((x).pte >> (PAGE_SHIFT + 2)))
229#define pfn_pte(pfn, prot) __pte(((pfn) << (PAGE_SHIFT + 2)) | pgprot_val(prot))
230#else
6dd9344c
DD
231#define pte_pfn(x) ((unsigned long)((x).pte >> _PFN_SHIFT))
232#define pfn_pte(pfn, prot) __pte(((pfn) << _PFN_SHIFT) | pgprot_val(prot))
86ea9c51 233#define pfn_pmd(pfn, prot) __pmd(((pfn) << _PFN_SHIFT) | pgprot_val(prot))
1da177e4
LT
234#endif
235
236#define __pgd_offset(address) pgd_index(address)
f29244a5 237#define __pud_offset(address) (((address) >> PUD_SHIFT) & (PTRS_PER_PUD-1))
1b3a6e97 238#define __pmd_offset(address) pmd_index(address)
1da177e4
LT
239
240/* to find an entry in a kernel page-table-directory */
e0cc87f5 241#define pgd_offset_k(address) pgd_offset(&init_mm, address)
1da177e4 242
f29244a5 243#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD-1))
1b3a6e97 244#define pmd_index(address) (((address) >> PMD_SHIFT) & (PTRS_PER_PMD-1))
1da177e4
LT
245
246/* to find an entry in a page-table-directory */
21a151d8 247#define pgd_offset(mm, addr) ((mm)->pgd + pgd_index(addr))
1da177e4 248
325f8a0a 249#ifndef __PAGETABLE_PMD_FOLDED
46a82b2d 250static inline unsigned long pud_page_vaddr(pud_t pud)
1da177e4 251{
c6e8b587 252 return pud_val(pud);
1da177e4 253}
c9d06962 254#define pud_phys(pud) virt_to_phys((void *)pud_val(pud))
46a82b2d 255#define pud_page(pud) (pfn_to_page(pud_phys(pud) >> PAGE_SHIFT))
1da177e4
LT
256
257/* Find an entry in the second-level page table.. */
c6e8b587 258static inline pmd_t *pmd_offset(pud_t * pud, unsigned long address)
1da177e4 259{
46a82b2d 260 return (pmd_t *) pud_page_vaddr(*pud) + pmd_index(address);
1da177e4 261}
325f8a0a 262#endif
1da177e4
LT
263
264/* Find an entry in the third-level page table.. */
265#define __pte_offset(address) \
266 (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
267#define pte_offset(dir, address) \
5b70a317 268 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
1da177e4 269#define pte_offset_kernel(dir, address) \
5b70a317 270 ((pte_t *) pmd_page_vaddr(*(dir)) + __pte_offset(address))
1da177e4
LT
271#define pte_offset_map(dir, address) \
272 ((pte_t *)page_address(pmd_page(*(dir))) + __pte_offset(address))
1da177e4 273#define pte_unmap(pte) ((void)(pte))
1da177e4
LT
274
275/*
276 * Initialize a new pgd / pmd table with invalid pointers.
277 */
278extern void pgd_init(unsigned long page);
279extern void pmd_init(unsigned long page, unsigned long pagetable);
280
281/*
5ae03b12
DD
282 * Non-present pages: high 40 bits are offset, next 8 bits type,
283 * low 16 bits zero.
1da177e4
LT
284 */
285static inline pte_t mk_swap_pte(unsigned long type, unsigned long offset)
5ae03b12 286{ pte_t pte; pte_val(pte) = (type << 16) | (offset << 24); return pte; }
1da177e4 287
5ae03b12
DD
288#define __swp_type(x) (((x).val >> 16) & 0xff)
289#define __swp_offset(x) ((x).val >> 24)
21a151d8 290#define __swp_entry(type, offset) ((swp_entry_t) { pte_val(mk_swap_pte((type), (offset))) })
70342287 291#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val(pte) })
1da177e4
LT
292#define __swp_entry_to_pte(x) ((pte_t) { (x).val })
293
1da177e4 294#endif /* _ASM_PGTABLE_64_H */
This page took 0.739012 seconds and 5 git commands to generate.