Merge tag 'mac80211-for-davem-2015-01-23' of git://git.kernel.org/pub/scm/linux/kerne...
[deliverable/linux.git] / arch / mips / include / asm / pgtable-bits.h
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 - 2002 by Ralf Baechle
7 * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
8 * Copyright (C) 2002 Maciej W. Rozycki
9 */
10#ifndef _ASM_PGTABLE_BITS_H
11#define _ASM_PGTABLE_BITS_H
12
1da177e4
LT
13
14/*
15 * Note that we shift the lower 32bits of each EntryLo[01] entry
16 * 6 bits to the left. That way we can convert the PFN into the
17 * physical address by a single 'and' operation and gain 6 additional
18 * bits for storing information which isn't present in a normal
19 * MIPS page table.
20 *
21 * Similar to the Alpha port, we need to keep track of the ref
22 * and mod bits in software. We have a software "yeah you can read
23 * from this page" bit, and a hardware one which actually lets the
70342287 24 * process read from the page. On the same token we have a software
1da177e4
LT
25 * writable bit and the real hardware one which actually lets the
26 * process write to the page, this keeps a mod bit via the hardware
27 * dirty bit.
28 *
29 * Certain revisions of the R4000 and R5000 have a bug where if a
30 * certain sequence occurs in the last 3 instructions of an executable
31 * page, and the following page is not mapped, the cpu can do
32 * unpredictable things. The code (when it is written) to deal with
33 * this problem will be in the update_mmu_cache() code for the r4k.
34 */
34adb28d 35#if defined(CONFIG_PHYS_ADDR_T_64BIT) && defined(CONFIG_CPU_MIPS32)
1da177e4 36
a2c763e0
RB
37/*
38 * The following bits are directly used by the TLB hardware
39 */
77a5c593
SH
40#define _PAGE_GLOBAL_SHIFT 0
41#define _PAGE_GLOBAL (1 << _PAGE_GLOBAL_SHIFT)
42#define _PAGE_VALID_SHIFT (_PAGE_GLOBAL_SHIFT + 1)
a2c763e0 43#define _PAGE_VALID (1 << _PAGE_VALID_SHIFT)
77a5c593
SH
44#define _PAGE_DIRTY_SHIFT (_PAGE_VALID_SHIFT + 1)
45#define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT)
46#define _CACHE_SHIFT (_PAGE_DIRTY_SHIFT + 1)
47#define _CACHE_MASK (7 << _CACHE_SHIFT)
a2c763e0
RB
48
49/*
50 * The following bits are implemented in software
51 *
52 * _PAGE_FILE semantics: set:pagecache unset:swap
82de378c 53 */
77a5c593 54#define _PAGE_PRESENT_SHIFT (_CACHE_SHIFT + 3)
a2c763e0 55#define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT)
77a5c593 56#define _PAGE_READ_SHIFT (_PAGE_PRESENT_SHIFT + 1)
a2c763e0 57#define _PAGE_READ (1 << _PAGE_READ_SHIFT)
77a5c593 58#define _PAGE_WRITE_SHIFT (_PAGE_READ_SHIFT + 1)
a2c763e0 59#define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT)
77a5c593 60#define _PAGE_ACCESSED_SHIFT (_PAGE_WRITE_SHIFT + 1)
a2c763e0 61#define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT)
77a5c593 62#define _PAGE_MODIFIED_SHIFT (_PAGE_ACCESSED_SHIFT + 1)
a2c763e0 63#define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT)
1da177e4 64
77a5c593
SH
65#define _PAGE_SILENT_READ _PAGE_VALID
66#define _PAGE_SILENT_WRITE _PAGE_DIRTY
67#define _PAGE_FILE _PAGE_MODIFIED
68
69#define _PFN_SHIFT (PAGE_SHIFT - 12 + _CACHE_SHIFT + 3)
1da177e4 70
6dd9344c 71#elif defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
1da177e4 72
a2c763e0
RB
73/*
74 * The following are implemented by software
75 *
76 * _PAGE_FILE semantics: set:pagecache unset:swap
77 */
78#define _PAGE_PRESENT_SHIFT 0
79#define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT)
80#define _PAGE_READ_SHIFT 1
81#define _PAGE_READ (1 << _PAGE_READ_SHIFT)
82#define _PAGE_WRITE_SHIFT 2
83#define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT)
84#define _PAGE_ACCESSED_SHIFT 3
85#define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT)
86#define _PAGE_MODIFIED_SHIFT 4
87#define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT)
88#define _PAGE_FILE_SHIFT 4
89#define _PAGE_FILE (1 << _PAGE_FILE_SHIFT)
1da177e4 90
a2c763e0
RB
91/*
92 * And these are the hardware TLB bits
93 */
94#define _PAGE_GLOBAL_SHIFT 8
95#define _PAGE_GLOBAL (1 << _PAGE_GLOBAL_SHIFT)
96#define _PAGE_VALID_SHIFT 9
97#define _PAGE_VALID (1 << _PAGE_VALID_SHIFT)
98#define _PAGE_SILENT_READ (1 << _PAGE_VALID_SHIFT) /* synonym */
99#define _PAGE_DIRTY_SHIFT 10
100#define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT)
101#define _PAGE_SILENT_WRITE (1 << _PAGE_DIRTY_SHIFT)
102#define _CACHE_UNCACHED_SHIFT 11
103#define _CACHE_UNCACHED (1 << _CACHE_UNCACHED_SHIFT)
104#define _CACHE_MASK (1 << _CACHE_UNCACHED_SHIFT)
1da177e4 105
6dd9344c
DD
106#else /* 'Normal' r4K case */
107/*
108 * When using the RI/XI bit support, we have 13 bits of flags below
109 * the physical address. The RI/XI bits are placed such that a SRL 5
110 * can strip off the software bits, then a ROTR 2 can move the RI/XI
111 * into bits [63:62]. This also limits physical address to 56 bits,
112 * which is more than we need right now.
113 */
114
a2c763e0
RB
115/*
116 * The following bits are implemented in software
117 *
118 * _PAGE_READ / _PAGE_READ_SHIFT should be unused if cpu_has_rixi.
119 * _PAGE_FILE semantics: set:pagecache unset:swap
120 */
6dd9344c
DD
121#define _PAGE_PRESENT_SHIFT (0)
122#define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT)
05857c64
SH
123#define _PAGE_READ_SHIFT (cpu_has_rixi ? _PAGE_PRESENT_SHIFT : _PAGE_PRESENT_SHIFT + 1)
124#define _PAGE_READ ({BUG_ON(cpu_has_rixi); 1 << _PAGE_READ_SHIFT; })
6dd9344c
DD
125#define _PAGE_WRITE_SHIFT (_PAGE_READ_SHIFT + 1)
126#define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT)
6dd9344c
DD
127#define _PAGE_ACCESSED_SHIFT (_PAGE_WRITE_SHIFT + 1)
128#define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT)
6dd9344c
DD
129#define _PAGE_MODIFIED_SHIFT (_PAGE_ACCESSED_SHIFT + 1)
130#define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT)
6dd9344c
DD
131#define _PAGE_FILE (_PAGE_MODIFIED)
132
aa1762f4 133#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
6dd9344c
DD
134/* huge tlb page */
135#define _PAGE_HUGE_SHIFT (_PAGE_MODIFIED_SHIFT + 1)
136#define _PAGE_HUGE (1 << _PAGE_HUGE_SHIFT)
1da177e4 137#else
6dd9344c 138#define _PAGE_HUGE_SHIFT (_PAGE_MODIFIED_SHIFT)
70342287 139#define _PAGE_HUGE ({BUG(); 1; }) /* Dummy value */
6dd9344c 140#endif
bec50527 141
970d032f
RB
142#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
143/* huge tlb page */
144#define _PAGE_SPLITTING_SHIFT (_PAGE_HUGE_SHIFT + 1)
145#define _PAGE_SPLITTING (1 << _PAGE_SPLITTING_SHIFT)
146#else
147#define _PAGE_SPLITTING_SHIFT (_PAGE_HUGE_SHIFT)
70342287 148#define _PAGE_SPLITTING ({BUG(); 1; }) /* Dummy value */
970d032f
RB
149#endif
150
6dd9344c 151/* Page cannot be executed */
970d032f 152#define _PAGE_NO_EXEC_SHIFT (cpu_has_rixi ? _PAGE_SPLITTING_SHIFT + 1 : _PAGE_SPLITTING_SHIFT)
05857c64 153#define _PAGE_NO_EXEC ({BUG_ON(!cpu_has_rixi); 1 << _PAGE_NO_EXEC_SHIFT; })
6dd9344c
DD
154
155/* Page cannot be read */
05857c64
SH
156#define _PAGE_NO_READ_SHIFT (cpu_has_rixi ? _PAGE_NO_EXEC_SHIFT + 1 : _PAGE_NO_EXEC_SHIFT)
157#define _PAGE_NO_READ ({BUG_ON(!cpu_has_rixi); 1 << _PAGE_NO_READ_SHIFT; })
6dd9344c
DD
158
159#define _PAGE_GLOBAL_SHIFT (_PAGE_NO_READ_SHIFT + 1)
160#define _PAGE_GLOBAL (1 << _PAGE_GLOBAL_SHIFT)
161
162#define _PAGE_VALID_SHIFT (_PAGE_GLOBAL_SHIFT + 1)
163#define _PAGE_VALID (1 << _PAGE_VALID_SHIFT)
70342287 164/* synonym */
6dd9344c
DD
165#define _PAGE_SILENT_READ (_PAGE_VALID)
166
70342287 167/* The MIPS dirty bit */
6dd9344c
DD
168#define _PAGE_DIRTY_SHIFT (_PAGE_VALID_SHIFT + 1)
169#define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT)
170#define _PAGE_SILENT_WRITE (_PAGE_DIRTY)
171
172#define _CACHE_SHIFT (_PAGE_DIRTY_SHIFT + 1)
173#define _CACHE_MASK (7 << _CACHE_SHIFT)
174
175#define _PFN_SHIFT (PAGE_SHIFT - 12 + _CACHE_SHIFT + 3)
1da177e4 176
34adb28d 177#endif /* defined(CONFIG_PHYS_ADDR_T_64BIT && defined(CONFIG_CPU_MIPS32) */
bec50527 178
6dd9344c 179#ifndef _PFN_SHIFT
70342287 180#define _PFN_SHIFT PAGE_SHIFT
6dd9344c
DD
181#endif
182#define _PFN_MASK (~((1 << (_PFN_SHIFT)) - 1))
183
184#ifndef _PAGE_NO_READ
185#define _PAGE_NO_READ ({BUG(); 0; })
186#define _PAGE_NO_READ_SHIFT ({BUG(); 0; })
187#endif
188#ifndef _PAGE_NO_EXEC
189#define _PAGE_NO_EXEC ({BUG(); 0; })
190#endif
191#ifndef _PAGE_GLOBAL_SHIFT
192#define _PAGE_GLOBAL_SHIFT ilog2(_PAGE_GLOBAL)
193#endif
194
195
196#ifndef __ASSEMBLY__
197/*
198 * pte_to_entrylo converts a page table entry (PTE) into a Mips
199 * entrylo0/1 value.
200 */
201static inline uint64_t pte_to_entrylo(unsigned long pte_val)
202{
05857c64 203 if (cpu_has_rixi) {
6dd9344c
DD
204 int sa;
205#ifdef CONFIG_32BIT
206 sa = 31 - _PAGE_NO_READ_SHIFT;
207#else
208 sa = 63 - _PAGE_NO_READ_SHIFT;
209#endif
210 /*
211 * C has no way to express that this is a DSRL
212 * _PAGE_NO_EXEC_SHIFT followed by a ROTR 2. Luckily
213 * in the fast path this is done in assembly
214 */
215 return (pte_val >> _PAGE_GLOBAL_SHIFT) |
216 ((pte_val & (_PAGE_NO_EXEC | _PAGE_NO_READ)) << sa);
217 }
218
219 return pte_val >> _PAGE_GLOBAL_SHIFT;
220}
221#endif
bec50527
CD
222
223/*
224 * Cache attributes
225 */
226#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
227
228#define _CACHE_CACHABLE_NONCOHERENT 0
fb020350 229#define _CACHE_UNCACHED_ACCELERATED _CACHE_UNCACHED
bec50527
CD
230
231#elif defined(CONFIG_CPU_SB1)
1da177e4
LT
232
233/* No penalty for being coherent on the SB1, so just
234 use it for "noncoherent" spaces, too. Shouldn't hurt. */
235
bec50527 236#define _CACHE_CACHABLE_NONCOHERENT (5<<_CACHE_SHIFT)
1da177e4 237
152ebb44
HC
238#elif defined(CONFIG_CPU_LOONGSON3)
239
240/* Using COHERENT flag for NONCOHERENT doesn't hurt. */
241
152ebb44
HC
242#define _CACHE_CACHABLE_NONCOHERENT (3<<_CACHE_SHIFT) /* LOONGSON */
243#define _CACHE_CACHABLE_COHERENT (3<<_CACHE_SHIFT) /* LOONGSON-3 */
152ebb44 244
80bc94d1
MC
245#elif defined(CONFIG_MACH_JZ4740)
246
247/* Ingenic uses the WA bit to achieve write-combine memory writes */
248#define _CACHE_UNCACHED_ACCELERATED (1<<_CACHE_SHIFT)
249
fb020350 250#endif
1da177e4 251
fb020350
MC
252#ifndef _CACHE_CACHABLE_NO_WA
253#define _CACHE_CACHABLE_NO_WA (0<<_CACHE_SHIFT)
254#endif
255#ifndef _CACHE_CACHABLE_WA
256#define _CACHE_CACHABLE_WA (1<<_CACHE_SHIFT)
257#endif
258#ifndef _CACHE_UNCACHED
259#define _CACHE_UNCACHED (2<<_CACHE_SHIFT)
260#endif
261#ifndef _CACHE_CACHABLE_NONCOHERENT
262#define _CACHE_CACHABLE_NONCOHERENT (3<<_CACHE_SHIFT)
263#endif
264#ifndef _CACHE_CACHABLE_CE
265#define _CACHE_CACHABLE_CE (4<<_CACHE_SHIFT)
266#endif
267#ifndef _CACHE_CACHABLE_COW
268#define _CACHE_CACHABLE_COW (5<<_CACHE_SHIFT)
269#endif
270#ifndef _CACHE_CACHABLE_CUW
271#define _CACHE_CACHABLE_CUW (6<<_CACHE_SHIFT)
272#endif
273#ifndef _CACHE_UNCACHED_ACCELERATED
274#define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT)
1da177e4 275#endif
1da177e4 276
05857c64 277#define __READABLE (_PAGE_SILENT_READ | _PAGE_ACCESSED | (cpu_has_rixi ? 0 : _PAGE_READ))
1da177e4
LT
278#define __WRITEABLE (_PAGE_WRITE | _PAGE_SILENT_WRITE | _PAGE_MODIFIED)
279
70342287 280#define _PAGE_CHG_MASK (_PFN_MASK | _PAGE_ACCESSED | _PAGE_MODIFIED | _CACHE_MASK)
1da177e4 281
1da177e4 282#endif /* _ASM_PGTABLE_BITS_H */
This page took 0.789905 seconds and 5 git commands to generate.