MIPS: Whitespace cleanup.
[deliverable/linux.git] / arch / mips / include / asm / pgtable-bits.h
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
6 * Copyright (C) 1994 - 2002 by Ralf Baechle
7 * Copyright (C) 1999, 2000, 2001 Silicon Graphics, Inc.
8 * Copyright (C) 2002 Maciej W. Rozycki
9 */
10#ifndef _ASM_PGTABLE_BITS_H
11#define _ASM_PGTABLE_BITS_H
12
1da177e4
LT
13
14/*
15 * Note that we shift the lower 32bits of each EntryLo[01] entry
16 * 6 bits to the left. That way we can convert the PFN into the
17 * physical address by a single 'and' operation and gain 6 additional
18 * bits for storing information which isn't present in a normal
19 * MIPS page table.
20 *
21 * Similar to the Alpha port, we need to keep track of the ref
22 * and mod bits in software. We have a software "yeah you can read
23 * from this page" bit, and a hardware one which actually lets the
70342287 24 * process read from the page. On the same token we have a software
1da177e4
LT
25 * writable bit and the real hardware one which actually lets the
26 * process write to the page, this keeps a mod bit via the hardware
27 * dirty bit.
28 *
29 * Certain revisions of the R4000 and R5000 have a bug where if a
30 * certain sequence occurs in the last 3 instructions of an executable
31 * page, and the following page is not mapped, the cpu can do
32 * unpredictable things. The code (when it is written) to deal with
33 * this problem will be in the update_mmu_cache() code for the r4k.
34 */
962f480e 35#if defined(CONFIG_64BIT_PHYS_ADDR) && defined(CONFIG_CPU_MIPS32)
1da177e4 36
a2c763e0
RB
37/*
38 * The following bits are directly used by the TLB hardware
39 */
40#define _PAGE_R4KBUG (1 << 0) /* workaround for r4k bug */
41#define _PAGE_GLOBAL (1 << 0)
42#define _PAGE_VALID_SHIFT 1
43#define _PAGE_VALID (1 << _PAGE_VALID_SHIFT)
70342287 44#define _PAGE_SILENT_READ (1 << 1) /* synonym */
a2c763e0 45#define _PAGE_DIRTY_SHIFT 2
70342287 46#define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT) /* The MIPS dirty bit */
a2c763e0
RB
47#define _PAGE_SILENT_WRITE (1 << 2)
48#define _CACHE_SHIFT 3
49#define _CACHE_MASK (7 << 3)
50
51/*
52 * The following bits are implemented in software
53 *
54 * _PAGE_FILE semantics: set:pagecache unset:swap
82de378c 55 */
a2c763e0
RB
56#define _PAGE_PRESENT_SHIFT 6
57#define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT)
58#define _PAGE_READ_SHIFT 7
59#define _PAGE_READ (1 << _PAGE_READ_SHIFT)
60#define _PAGE_WRITE_SHIFT 8
61#define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT)
62#define _PAGE_ACCESSED_SHIFT 9
63#define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT)
64#define _PAGE_MODIFIED_SHIFT 10
65#define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT)
1da177e4 66
a2c763e0 67#define _PAGE_FILE (1 << 10)
1da177e4 68
6dd9344c 69#elif defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
1da177e4 70
a2c763e0
RB
71/*
72 * The following are implemented by software
73 *
74 * _PAGE_FILE semantics: set:pagecache unset:swap
75 */
76#define _PAGE_PRESENT_SHIFT 0
77#define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT)
78#define _PAGE_READ_SHIFT 1
79#define _PAGE_READ (1 << _PAGE_READ_SHIFT)
80#define _PAGE_WRITE_SHIFT 2
81#define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT)
82#define _PAGE_ACCESSED_SHIFT 3
83#define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT)
84#define _PAGE_MODIFIED_SHIFT 4
85#define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT)
86#define _PAGE_FILE_SHIFT 4
87#define _PAGE_FILE (1 << _PAGE_FILE_SHIFT)
1da177e4 88
a2c763e0
RB
89/*
90 * And these are the hardware TLB bits
91 */
92#define _PAGE_GLOBAL_SHIFT 8
93#define _PAGE_GLOBAL (1 << _PAGE_GLOBAL_SHIFT)
94#define _PAGE_VALID_SHIFT 9
95#define _PAGE_VALID (1 << _PAGE_VALID_SHIFT)
96#define _PAGE_SILENT_READ (1 << _PAGE_VALID_SHIFT) /* synonym */
97#define _PAGE_DIRTY_SHIFT 10
98#define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT)
99#define _PAGE_SILENT_WRITE (1 << _PAGE_DIRTY_SHIFT)
100#define _CACHE_UNCACHED_SHIFT 11
101#define _CACHE_UNCACHED (1 << _CACHE_UNCACHED_SHIFT)
102#define _CACHE_MASK (1 << _CACHE_UNCACHED_SHIFT)
1da177e4 103
6dd9344c
DD
104#else /* 'Normal' r4K case */
105/*
106 * When using the RI/XI bit support, we have 13 bits of flags below
107 * the physical address. The RI/XI bits are placed such that a SRL 5
108 * can strip off the software bits, then a ROTR 2 can move the RI/XI
109 * into bits [63:62]. This also limits physical address to 56 bits,
110 * which is more than we need right now.
111 */
112
a2c763e0
RB
113/*
114 * The following bits are implemented in software
115 *
116 * _PAGE_READ / _PAGE_READ_SHIFT should be unused if cpu_has_rixi.
117 * _PAGE_FILE semantics: set:pagecache unset:swap
118 */
6dd9344c
DD
119#define _PAGE_PRESENT_SHIFT (0)
120#define _PAGE_PRESENT (1 << _PAGE_PRESENT_SHIFT)
05857c64
SH
121#define _PAGE_READ_SHIFT (cpu_has_rixi ? _PAGE_PRESENT_SHIFT : _PAGE_PRESENT_SHIFT + 1)
122#define _PAGE_READ ({BUG_ON(cpu_has_rixi); 1 << _PAGE_READ_SHIFT; })
6dd9344c
DD
123#define _PAGE_WRITE_SHIFT (_PAGE_READ_SHIFT + 1)
124#define _PAGE_WRITE (1 << _PAGE_WRITE_SHIFT)
6dd9344c
DD
125#define _PAGE_ACCESSED_SHIFT (_PAGE_WRITE_SHIFT + 1)
126#define _PAGE_ACCESSED (1 << _PAGE_ACCESSED_SHIFT)
6dd9344c
DD
127#define _PAGE_MODIFIED_SHIFT (_PAGE_ACCESSED_SHIFT + 1)
128#define _PAGE_MODIFIED (1 << _PAGE_MODIFIED_SHIFT)
6dd9344c
DD
129#define _PAGE_FILE (_PAGE_MODIFIED)
130
aa1762f4 131#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
6dd9344c
DD
132/* huge tlb page */
133#define _PAGE_HUGE_SHIFT (_PAGE_MODIFIED_SHIFT + 1)
134#define _PAGE_HUGE (1 << _PAGE_HUGE_SHIFT)
1da177e4 135#else
6dd9344c 136#define _PAGE_HUGE_SHIFT (_PAGE_MODIFIED_SHIFT)
70342287 137#define _PAGE_HUGE ({BUG(); 1; }) /* Dummy value */
6dd9344c 138#endif
bec50527 139
970d032f
RB
140#ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT
141/* huge tlb page */
142#define _PAGE_SPLITTING_SHIFT (_PAGE_HUGE_SHIFT + 1)
143#define _PAGE_SPLITTING (1 << _PAGE_SPLITTING_SHIFT)
144#else
145#define _PAGE_SPLITTING_SHIFT (_PAGE_HUGE_SHIFT)
70342287 146#define _PAGE_SPLITTING ({BUG(); 1; }) /* Dummy value */
970d032f
RB
147#endif
148
6dd9344c 149/* Page cannot be executed */
970d032f 150#define _PAGE_NO_EXEC_SHIFT (cpu_has_rixi ? _PAGE_SPLITTING_SHIFT + 1 : _PAGE_SPLITTING_SHIFT)
05857c64 151#define _PAGE_NO_EXEC ({BUG_ON(!cpu_has_rixi); 1 << _PAGE_NO_EXEC_SHIFT; })
6dd9344c
DD
152
153/* Page cannot be read */
05857c64
SH
154#define _PAGE_NO_READ_SHIFT (cpu_has_rixi ? _PAGE_NO_EXEC_SHIFT + 1 : _PAGE_NO_EXEC_SHIFT)
155#define _PAGE_NO_READ ({BUG_ON(!cpu_has_rixi); 1 << _PAGE_NO_READ_SHIFT; })
6dd9344c
DD
156
157#define _PAGE_GLOBAL_SHIFT (_PAGE_NO_READ_SHIFT + 1)
158#define _PAGE_GLOBAL (1 << _PAGE_GLOBAL_SHIFT)
159
160#define _PAGE_VALID_SHIFT (_PAGE_GLOBAL_SHIFT + 1)
161#define _PAGE_VALID (1 << _PAGE_VALID_SHIFT)
70342287 162/* synonym */
6dd9344c
DD
163#define _PAGE_SILENT_READ (_PAGE_VALID)
164
70342287 165/* The MIPS dirty bit */
6dd9344c
DD
166#define _PAGE_DIRTY_SHIFT (_PAGE_VALID_SHIFT + 1)
167#define _PAGE_DIRTY (1 << _PAGE_DIRTY_SHIFT)
168#define _PAGE_SILENT_WRITE (_PAGE_DIRTY)
169
170#define _CACHE_SHIFT (_PAGE_DIRTY_SHIFT + 1)
171#define _CACHE_MASK (7 << _CACHE_SHIFT)
172
173#define _PFN_SHIFT (PAGE_SHIFT - 12 + _CACHE_SHIFT + 3)
1da177e4 174
bec50527
CD
175#endif /* defined(CONFIG_64BIT_PHYS_ADDR && defined(CONFIG_CPU_MIPS32) */
176
6dd9344c 177#ifndef _PFN_SHIFT
70342287 178#define _PFN_SHIFT PAGE_SHIFT
6dd9344c
DD
179#endif
180#define _PFN_MASK (~((1 << (_PFN_SHIFT)) - 1))
181
182#ifndef _PAGE_NO_READ
183#define _PAGE_NO_READ ({BUG(); 0; })
184#define _PAGE_NO_READ_SHIFT ({BUG(); 0; })
185#endif
186#ifndef _PAGE_NO_EXEC
187#define _PAGE_NO_EXEC ({BUG(); 0; })
188#endif
189#ifndef _PAGE_GLOBAL_SHIFT
190#define _PAGE_GLOBAL_SHIFT ilog2(_PAGE_GLOBAL)
191#endif
192
193
194#ifndef __ASSEMBLY__
195/*
196 * pte_to_entrylo converts a page table entry (PTE) into a Mips
197 * entrylo0/1 value.
198 */
199static inline uint64_t pte_to_entrylo(unsigned long pte_val)
200{
05857c64 201 if (cpu_has_rixi) {
6dd9344c
DD
202 int sa;
203#ifdef CONFIG_32BIT
204 sa = 31 - _PAGE_NO_READ_SHIFT;
205#else
206 sa = 63 - _PAGE_NO_READ_SHIFT;
207#endif
208 /*
209 * C has no way to express that this is a DSRL
210 * _PAGE_NO_EXEC_SHIFT followed by a ROTR 2. Luckily
211 * in the fast path this is done in assembly
212 */
213 return (pte_val >> _PAGE_GLOBAL_SHIFT) |
214 ((pte_val & (_PAGE_NO_EXEC | _PAGE_NO_READ)) << sa);
215 }
216
217 return pte_val >> _PAGE_GLOBAL_SHIFT;
218}
219#endif
bec50527
CD
220
221/*
222 * Cache attributes
223 */
224#if defined(CONFIG_CPU_R3000) || defined(CONFIG_CPU_TX39XX)
225
226#define _CACHE_CACHABLE_NONCOHERENT 0
227
228#elif defined(CONFIG_CPU_SB1)
1da177e4
LT
229
230/* No penalty for being coherent on the SB1, so just
231 use it for "noncoherent" spaces, too. Shouldn't hurt. */
232
70342287
RB
233#define _CACHE_UNCACHED (2<<_CACHE_SHIFT)
234#define _CACHE_CACHABLE_COW (5<<_CACHE_SHIFT)
bec50527
CD
235#define _CACHE_CACHABLE_NONCOHERENT (5<<_CACHE_SHIFT)
236#define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT)
1da177e4 237
1da177e4
LT
238#else
239
70342287
RB
240#define _CACHE_CACHABLE_NO_WA (0<<_CACHE_SHIFT) /* R4600 only */
241#define _CACHE_CACHABLE_WA (1<<_CACHE_SHIFT) /* R4600 only */
242#define _CACHE_UNCACHED (2<<_CACHE_SHIFT) /* R4[0246]00 */
243#define _CACHE_CACHABLE_NONCOHERENT (3<<_CACHE_SHIFT) /* R4[0246]00 */
244#define _CACHE_CACHABLE_CE (4<<_CACHE_SHIFT) /* R4[04]00MC only */
245#define _CACHE_CACHABLE_COW (5<<_CACHE_SHIFT) /* R4[04]00MC only */
246#define _CACHE_CACHABLE_COHERENT (5<<_CACHE_SHIFT) /* MIPS32R2 CMP */
247#define _CACHE_CACHABLE_CUW (6<<_CACHE_SHIFT) /* R4[04]00MC only */
248#define _CACHE_UNCACHED_ACCELERATED (7<<_CACHE_SHIFT) /* R10000 only */
1da177e4
LT
249
250#endif
1da177e4 251
05857c64 252#define __READABLE (_PAGE_SILENT_READ | _PAGE_ACCESSED | (cpu_has_rixi ? 0 : _PAGE_READ))
1da177e4
LT
253#define __WRITEABLE (_PAGE_WRITE | _PAGE_SILENT_WRITE | _PAGE_MODIFIED)
254
70342287 255#define _PAGE_CHG_MASK (_PFN_MASK | _PAGE_ACCESSED | _PAGE_MODIFIED | _CACHE_MASK)
1da177e4 256
1da177e4 257#endif /* _ASM_PGTABLE_BITS_H */
This page took 0.608331 seconds and 5 git commands to generate.