MIPS: Detect the MSA ASE
[deliverable/linux.git] / arch / mips / include / asm / thread_info.h
CommitLineData
1da177e4
LT
1/* thread_info.h: MIPS low-level thread information
2 *
3 * Copyright (C) 2002 David Howells (dhowells@redhat.com)
4 * - Incorporating suggestions made by Linus Torvalds and Dave Miller
5 */
6
7#ifndef _ASM_THREAD_INFO_H
8#define _ASM_THREAD_INFO_H
9
10#ifdef __KERNEL__
11
1da177e4
LT
12
13#ifndef __ASSEMBLY__
14
15#include <asm/processor.h>
16
17/*
18 * low level task data that entry.S needs immediate access to
19 * - this struct should fit entirely inside of one cache line
20 * - this struct shares the supervisor stack pages
21 * - if the contents of this structure are changed, the assembly constants
22 * must also be changed
23 */
24struct thread_info {
25 struct task_struct *task; /* main task structure */
26 struct exec_domain *exec_domain; /* execution domain */
27 unsigned long flags; /* low level flags */
3c37026d 28 unsigned long tp_value; /* thread pointer */
1da177e4 29 __u32 cpu; /* current CPU */
dcd497f9 30 int preempt_count; /* 0 => preemptable, <0 => BUG */
1da177e4 31
02637b85
RB
32 mm_segment_t addr_limit; /*
33 * thread address space limit:
34 * 0x7fffffff for user-thead
35 * 0xffffffff for kernel-thread
36 */
1da177e4 37 struct restart_block restart_block;
937a8015 38 struct pt_regs *regs;
1da177e4
LT
39};
40
41/*
42 * macros/functions for gaining access to the thread information structure
1da177e4
LT
43 */
44#define INIT_THREAD_INFO(tsk) \
45{ \
46 .task = &tsk, \
70342287 47 .exec_domain = &default_exec_domain, \
293c5bd1 48 .flags = _TIF_FIXADE, \
1da177e4 49 .cpu = 0, \
c99e6efe 50 .preempt_count = INIT_PREEMPT_COUNT, \
1da177e4
LT
51 .addr_limit = KERNEL_DS, \
52 .restart_block = { \
53 .fn = do_no_restart_syscall, \
54 }, \
55}
56
57#define init_thread_info (init_thread_union.thread_info)
58#define init_stack (init_thread_union.stack)
59
60/* How to get the thread information struct from C. */
ad04c2e9
RB
61static inline struct thread_info *current_thread_info(void)
62{
63 register struct thread_info *__current_thread_info __asm__("$28");
64
65 return __current_thread_info;
66}
1da177e4 67
7b1c0d26
DD
68#endif /* !__ASSEMBLY__ */
69
1da177e4 70/* thread information allocation */
875d43e7 71#if defined(CONFIG_PAGE_SIZE_4KB) && defined(CONFIG_32BIT)
1da177e4
LT
72#define THREAD_SIZE_ORDER (1)
73#endif
875d43e7 74#if defined(CONFIG_PAGE_SIZE_4KB) && defined(CONFIG_64BIT)
1da177e4
LT
75#define THREAD_SIZE_ORDER (2)
76#endif
77#ifdef CONFIG_PAGE_SIZE_8KB
78#define THREAD_SIZE_ORDER (1)
79#endif
80#ifdef CONFIG_PAGE_SIZE_16KB
81#define THREAD_SIZE_ORDER (0)
82#endif
c52399be
RB
83#ifdef CONFIG_PAGE_SIZE_32KB
84#define THREAD_SIZE_ORDER (0)
85#endif
1da177e4
LT
86#ifdef CONFIG_PAGE_SIZE_64KB
87#define THREAD_SIZE_ORDER (0)
88#endif
89
90#define THREAD_SIZE (PAGE_SIZE << THREAD_SIZE_ORDER)
91#define THREAD_MASK (THREAD_SIZE - 1UL)
92
334c86c4
F
93#define STACK_WARN (THREAD_SIZE / 8)
94
1da177e4
LT
95/*
96 * thread information flags
97 * - these are process state flags that various assembly files may need to
98 * access
99 * - pending work-to-be-done flags are in LSW
100 * - other flags in MSW
101 */
a583f1b5
SE
102#define TIF_SIGPENDING 1 /* signal pending */
103#define TIF_NEED_RESCHED 2 /* rescheduling necessary */
104#define TIF_SYSCALL_AUDIT 3 /* syscall auditing active */
105#define TIF_SECCOMP 4 /* secure computing */
d0420c83 106#define TIF_NOTIFY_RESUME 5 /* callback before returning to user */
7b3e2fc8 107#define TIF_RESTORE_SIGMASK 9 /* restore signal mask in do_signal() */
1da177e4 108#define TIF_USEDFPU 16 /* FPU was used by this task this quantum (SMP) */
0ddc9324 109#define TIF_MEMDIE 18 /* is terminating due to OOM killer */
c3fc5cd5 110#define TIF_NOHZ 19 /* in adaptive nohz mode */
293c5bd1
RB
111#define TIF_FIXADE 20 /* Fix address errors in software */
112#define TIF_LOGADE 21 /* Log address errors to syslog */
597ce172 113#define TIF_32BIT_REGS 22 /* 32-bit general purpose registers */
293c5bd1
RB
114#define TIF_32BIT_ADDR 23 /* 32-bit address space (o32/n32) */
115#define TIF_FPUBOUND 24 /* thread bound to FPU-full CPU set */
6aa3524c 116#define TIF_LOAD_WATCH 25 /* If set, load watch registers */
1d7bf993 117#define TIF_SYSCALL_TRACEPOINT 26 /* syscall tracepoint instrumentation */
597ce172 118#define TIF_32BIT_FPREGS 27 /* 32-bit floating point registers */
1da177e4
LT
119#define TIF_SYSCALL_TRACE 31 /* syscall trace active */
120
121#define _TIF_SYSCALL_TRACE (1<<TIF_SYSCALL_TRACE)
1da177e4
LT
122#define _TIF_SIGPENDING (1<<TIF_SIGPENDING)
123#define _TIF_NEED_RESCHED (1<<TIF_NEED_RESCHED)
124#define _TIF_SYSCALL_AUDIT (1<<TIF_SYSCALL_AUDIT)
127c6f66 125#define _TIF_SECCOMP (1<<TIF_SECCOMP)
d0420c83 126#define _TIF_NOTIFY_RESUME (1<<TIF_NOTIFY_RESUME)
1da177e4 127#define _TIF_USEDFPU (1<<TIF_USEDFPU)
c3fc5cd5 128#define _TIF_NOHZ (1<<TIF_NOHZ)
293c5bd1
RB
129#define _TIF_FIXADE (1<<TIF_FIXADE)
130#define _TIF_LOGADE (1<<TIF_LOGADE)
131#define _TIF_32BIT_REGS (1<<TIF_32BIT_REGS)
132#define _TIF_32BIT_ADDR (1<<TIF_32BIT_ADDR)
133#define _TIF_FPUBOUND (1<<TIF_FPUBOUND)
6aa3524c 134#define _TIF_LOAD_WATCH (1<<TIF_LOAD_WATCH)
597ce172 135#define _TIF_32BIT_FPREGS (1<<TIF_32BIT_FPREGS)
1d7bf993 136#define _TIF_SYSCALL_TRACEPOINT (1<<TIF_SYSCALL_TRACEPOINT)
1da177e4 137
c3fc5cd5 138#define _TIF_WORK_SYSCALL_ENTRY (_TIF_NOHZ | _TIF_SYSCALL_TRACE | \
137f7df8
MC
139 _TIF_SYSCALL_AUDIT | \
140 _TIF_SYSCALL_TRACEPOINT | _TIF_SECCOMP)
e7f3b48a 141
c19c20ac 142/* work to do in syscall_trace_leave() */
c3fc5cd5 143#define _TIF_WORK_SYSCALL_EXIT (_TIF_NOHZ | _TIF_SYSCALL_TRACE | \
1d7bf993 144 _TIF_SYSCALL_AUDIT | _TIF_SYSCALL_TRACEPOINT)
c19c20ac 145
127c6f66 146/* work to do on interrupt/exception return */
f925725d 147#define _TIF_WORK_MASK \
ac19fe5b 148 (_TIF_SIGPENDING | _TIF_NEED_RESCHED | _TIF_NOTIFY_RESUME)
127c6f66 149/* work to do on any return to u-space */
c3fc5cd5 150#define _TIF_ALLWORK_MASK (_TIF_NOHZ | _TIF_WORK_MASK | \
1d7bf993
RB
151 _TIF_WORK_SYSCALL_EXIT | \
152 _TIF_SYSCALL_TRACEPOINT)
1da177e4 153
c2377a42
J
154/*
155 * We stash processor id into a COP0 register to retrieve it fast
156 * at kernel exception entry.
157 */
158#if defined(CONFIG_MIPS_MT_SMTC)
159#define SMP_CPUID_REG 2, 2 /* TCBIND */
160#define ASM_SMP_CPUID_REG $2, 2
161#define SMP_CPUID_PTRSHIFT 19
162#elif defined(CONFIG_MIPS_PGD_C0_CONTEXT)
163#define SMP_CPUID_REG 20, 0 /* XCONTEXT */
164#define ASM_SMP_CPUID_REG $20
165#define SMP_CPUID_PTRSHIFT 48
166#else
167#define SMP_CPUID_REG 4, 0 /* CONTEXT */
168#define ASM_SMP_CPUID_REG $4
169#define SMP_CPUID_PTRSHIFT 23
170#endif
1da177e4 171
c2377a42
J
172#ifdef CONFIG_64BIT
173#define SMP_CPUID_REGSHIFT (SMP_CPUID_PTRSHIFT + 3)
174#else
175#define SMP_CPUID_REGSHIFT (SMP_CPUID_PTRSHIFT + 2)
176#endif
177
178#ifdef CONFIG_MIPS_MT_SMTC
179#define ASM_CPUID_MFC0 mfc0
180#define UASM_i_CPUID_MFC0 uasm_i_mfc0
181#else
182#define ASM_CPUID_MFC0 MFC0
183#define UASM_i_CPUID_MFC0 UASM_i_MFC0
184#endif
185
186#endif /* __KERNEL__ */
1da177e4 187#endif /* _ASM_THREAD_INFO_H */
This page took 0.65756 seconds and 5 git commands to generate.