x86: Move call to print_modules() out of show_regs()
[deliverable/linux.git] / arch / mips / kernel / traps.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
36ccf1c0 6 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
1da177e4
LT
7 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
11 * Copyright (C) 2000, 01 MIPS Technologies, Inc.
60b0d655 12 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
1da177e4 13 */
8e8a52ed 14#include <linux/bug.h>
60b0d655 15#include <linux/compiler.h>
1da177e4 16#include <linux/init.h>
8742cd23 17#include <linux/kernel.h>
f9ded569 18#include <linux/module.h>
1da177e4 19#include <linux/mm.h>
1da177e4
LT
20#include <linux/sched.h>
21#include <linux/smp.h>
1da177e4
LT
22#include <linux/spinlock.h>
23#include <linux/kallsyms.h>
e01402b1 24#include <linux/bootmem.h>
d4fd1989 25#include <linux/interrupt.h>
39b8d525 26#include <linux/ptrace.h>
88547001
JW
27#include <linux/kgdb.h>
28#include <linux/kdebug.h>
c1bf207d 29#include <linux/kprobes.h>
69f3a7de 30#include <linux/notifier.h>
5dd11d5d 31#include <linux/kdb.h>
ca4d3e67 32#include <linux/irq.h>
7f788d2d 33#include <linux/perf_event.h>
1da177e4
LT
34
35#include <asm/bootinfo.h>
36#include <asm/branch.h>
37#include <asm/break.h>
69f3a7de 38#include <asm/cop2.h>
1da177e4 39#include <asm/cpu.h>
e50c0a8f 40#include <asm/dsp.h>
1da177e4 41#include <asm/fpu.h>
ba3049ed 42#include <asm/fpu_emulator.h>
340ee4b9
RB
43#include <asm/mipsregs.h>
44#include <asm/mipsmtregs.h>
1da177e4
LT
45#include <asm/module.h>
46#include <asm/pgtable.h>
47#include <asm/ptrace.h>
48#include <asm/sections.h>
1da177e4
LT
49#include <asm/tlbdebug.h>
50#include <asm/traps.h>
51#include <asm/uaccess.h>
b67b2b70 52#include <asm/watch.h>
1da177e4 53#include <asm/mmu_context.h>
1da177e4 54#include <asm/types.h>
1df0f0ff 55#include <asm/stacktrace.h>
92bbe1b9 56#include <asm/uasm.h>
1da177e4 57
c65a5480
AN
58extern void check_wait(void);
59extern asmlinkage void r4k_wait(void);
60extern asmlinkage void rollback_handle_int(void);
e4ac58af 61extern asmlinkage void handle_int(void);
1da177e4
LT
62extern asmlinkage void handle_tlbm(void);
63extern asmlinkage void handle_tlbl(void);
64extern asmlinkage void handle_tlbs(void);
65extern asmlinkage void handle_adel(void);
66extern asmlinkage void handle_ades(void);
67extern asmlinkage void handle_ibe(void);
68extern asmlinkage void handle_dbe(void);
69extern asmlinkage void handle_sys(void);
70extern asmlinkage void handle_bp(void);
71extern asmlinkage void handle_ri(void);
5b10496b
AN
72extern asmlinkage void handle_ri_rdhwr_vivt(void);
73extern asmlinkage void handle_ri_rdhwr(void);
1da177e4
LT
74extern asmlinkage void handle_cpu(void);
75extern asmlinkage void handle_ov(void);
76extern asmlinkage void handle_tr(void);
77extern asmlinkage void handle_fpe(void);
78extern asmlinkage void handle_mdmx(void);
79extern asmlinkage void handle_watch(void);
340ee4b9 80extern asmlinkage void handle_mt(void);
e50c0a8f 81extern asmlinkage void handle_dsp(void);
1da177e4
LT
82extern asmlinkage void handle_mcheck(void);
83extern asmlinkage void handle_reserved(void);
84
12616ed2 85extern int fpu_emulator_cop1Handler(struct pt_regs *xcp,
515b029d
DD
86 struct mips_fpu_struct *ctx, int has_fpu,
87 void *__user *fault_addr);
1da177e4
LT
88
89void (*board_be_init)(void);
90int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
e01402b1
RB
91void (*board_nmi_handler_setup)(void);
92void (*board_ejtag_handler_setup)(void);
93void (*board_bind_eic_interrupt)(int irq, int regset);
6fb97eff 94void (*board_ebase_setup)(void);
fcbf1dfd 95void __cpuinitdata(*board_cache_error_setup)(void);
1da177e4 96
4d157d5e 97static void show_raw_backtrace(unsigned long reg29)
e889d78f 98{
39b8d525 99 unsigned long *sp = (unsigned long *)(reg29 & ~3);
e889d78f
AN
100 unsigned long addr;
101
102 printk("Call Trace:");
103#ifdef CONFIG_KALLSYMS
104 printk("\n");
105#endif
10220c88
TB
106 while (!kstack_end(sp)) {
107 unsigned long __user *p =
108 (unsigned long __user *)(unsigned long)sp++;
109 if (__get_user(addr, p)) {
110 printk(" (Bad stack address)");
111 break;
39b8d525 112 }
10220c88
TB
113 if (__kernel_text_address(addr))
114 print_ip_sym(addr);
e889d78f 115 }
10220c88 116 printk("\n");
e889d78f
AN
117}
118
f66686f7 119#ifdef CONFIG_KALLSYMS
1df0f0ff 120int raw_show_trace;
f66686f7
AN
121static int __init set_raw_show_trace(char *str)
122{
123 raw_show_trace = 1;
124 return 1;
125}
126__setup("raw_show_trace", set_raw_show_trace);
1df0f0ff 127#endif
4d157d5e 128
eae23f2c 129static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
f66686f7 130{
4d157d5e
FBH
131 unsigned long sp = regs->regs[29];
132 unsigned long ra = regs->regs[31];
f66686f7 133 unsigned long pc = regs->cp0_epc;
f66686f7
AN
134
135 if (raw_show_trace || !__kernel_text_address(pc)) {
87151ae3 136 show_raw_backtrace(sp);
f66686f7
AN
137 return;
138 }
139 printk("Call Trace:\n");
4d157d5e 140 do {
87151ae3 141 print_ip_sym(pc);
1924600c 142 pc = unwind_stack(task, &sp, pc, &ra);
4d157d5e 143 } while (pc);
f66686f7
AN
144 printk("\n");
145}
f66686f7 146
1da177e4
LT
147/*
148 * This routine abuses get_user()/put_user() to reference pointers
149 * with at least a bit of error checking ...
150 */
eae23f2c
RB
151static void show_stacktrace(struct task_struct *task,
152 const struct pt_regs *regs)
1da177e4
LT
153{
154 const int field = 2 * sizeof(unsigned long);
155 long stackdata;
156 int i;
5e0373b8 157 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
1da177e4
LT
158
159 printk("Stack :");
160 i = 0;
161 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
162 if (i && ((i % (64 / field)) == 0))
163 printk("\n ");
164 if (i > 39) {
165 printk(" ...");
166 break;
167 }
168
169 if (__get_user(stackdata, sp++)) {
170 printk(" (Bad stack address)");
171 break;
172 }
173
174 printk(" %0*lx", field, stackdata);
175 i++;
176 }
177 printk("\n");
87151ae3 178 show_backtrace(task, regs);
f66686f7
AN
179}
180
f66686f7
AN
181void show_stack(struct task_struct *task, unsigned long *sp)
182{
183 struct pt_regs regs;
184 if (sp) {
185 regs.regs[29] = (unsigned long)sp;
186 regs.regs[31] = 0;
187 regs.cp0_epc = 0;
188 } else {
189 if (task && task != current) {
190 regs.regs[29] = task->thread.reg29;
191 regs.regs[31] = 0;
192 regs.cp0_epc = task->thread.reg31;
5dd11d5d
JW
193#ifdef CONFIG_KGDB_KDB
194 } else if (atomic_read(&kgdb_active) != -1 &&
195 kdb_current_regs) {
196 memcpy(&regs, kdb_current_regs, sizeof(regs));
197#endif /* CONFIG_KGDB_KDB */
f66686f7
AN
198 } else {
199 prepare_frametrace(&regs);
200 }
201 }
202 show_stacktrace(task, &regs);
1da177e4
LT
203}
204
205/*
206 * The architecture-independent dump_stack generator
207 */
208void dump_stack(void)
209{
1666a6fc 210 struct pt_regs regs;
1da177e4 211
1666a6fc
FBH
212 prepare_frametrace(&regs);
213 show_backtrace(current, &regs);
1da177e4
LT
214}
215
216EXPORT_SYMBOL(dump_stack);
217
e1bb8289 218static void show_code(unsigned int __user *pc)
1da177e4
LT
219{
220 long i;
39b8d525 221 unsigned short __user *pc16 = NULL;
1da177e4
LT
222
223 printk("\nCode:");
224
39b8d525
RB
225 if ((unsigned long)pc & 1)
226 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
1da177e4
LT
227 for(i = -3 ; i < 6 ; i++) {
228 unsigned int insn;
39b8d525 229 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
1da177e4
LT
230 printk(" (Bad address in epc)\n");
231 break;
232 }
39b8d525 233 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
1da177e4
LT
234 }
235}
236
eae23f2c 237static void __show_regs(const struct pt_regs *regs)
1da177e4
LT
238{
239 const int field = 2 * sizeof(unsigned long);
240 unsigned int cause = regs->cp0_cause;
241 int i;
242
243 printk("Cpu %d\n", smp_processor_id());
244
245 /*
246 * Saved main processor registers
247 */
248 for (i = 0; i < 32; ) {
249 if ((i % 4) == 0)
250 printk("$%2d :", i);
251 if (i == 0)
252 printk(" %0*lx", field, 0UL);
253 else if (i == 26 || i == 27)
254 printk(" %*s", field, "");
255 else
256 printk(" %0*lx", field, regs->regs[i]);
257
258 i++;
259 if ((i % 4) == 0)
260 printk("\n");
261 }
262
9693a853
FBH
263#ifdef CONFIG_CPU_HAS_SMARTMIPS
264 printk("Acx : %0*lx\n", field, regs->acx);
265#endif
1da177e4
LT
266 printk("Hi : %0*lx\n", field, regs->hi);
267 printk("Lo : %0*lx\n", field, regs->lo);
268
269 /*
270 * Saved cp0 registers
271 */
b012cffe
RB
272 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
273 (void *) regs->cp0_epc);
1da177e4 274 printk(" %s\n", print_tainted());
b012cffe
RB
275 printk("ra : %0*lx %pS\n", field, regs->regs[31],
276 (void *) regs->regs[31]);
1da177e4
LT
277
278 printk("Status: %08x ", (uint32_t) regs->cp0_status);
279
3b2396d9
MR
280 if (current_cpu_data.isa_level == MIPS_CPU_ISA_I) {
281 if (regs->cp0_status & ST0_KUO)
282 printk("KUo ");
283 if (regs->cp0_status & ST0_IEO)
284 printk("IEo ");
285 if (regs->cp0_status & ST0_KUP)
286 printk("KUp ");
287 if (regs->cp0_status & ST0_IEP)
288 printk("IEp ");
289 if (regs->cp0_status & ST0_KUC)
290 printk("KUc ");
291 if (regs->cp0_status & ST0_IEC)
292 printk("IEc ");
293 } else {
294 if (regs->cp0_status & ST0_KX)
295 printk("KX ");
296 if (regs->cp0_status & ST0_SX)
297 printk("SX ");
298 if (regs->cp0_status & ST0_UX)
299 printk("UX ");
300 switch (regs->cp0_status & ST0_KSU) {
301 case KSU_USER:
302 printk("USER ");
303 break;
304 case KSU_SUPERVISOR:
305 printk("SUPERVISOR ");
306 break;
307 case KSU_KERNEL:
308 printk("KERNEL ");
309 break;
310 default:
311 printk("BAD_MODE ");
312 break;
313 }
314 if (regs->cp0_status & ST0_ERL)
315 printk("ERL ");
316 if (regs->cp0_status & ST0_EXL)
317 printk("EXL ");
318 if (regs->cp0_status & ST0_IE)
319 printk("IE ");
1da177e4 320 }
1da177e4
LT
321 printk("\n");
322
323 printk("Cause : %08x\n", cause);
324
325 cause = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
326 if (1 <= cause && cause <= 5)
327 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
328
9966db25
RB
329 printk("PrId : %08x (%s)\n", read_c0_prid(),
330 cpu_name_string());
1da177e4
LT
331}
332
eae23f2c
RB
333/*
334 * FIXME: really the generic show_regs should take a const pointer argument.
335 */
336void show_regs(struct pt_regs *regs)
337{
338 __show_regs((struct pt_regs *)regs);
339}
340
c1bf207d 341void show_registers(struct pt_regs *regs)
1da177e4 342{
39b8d525
RB
343 const int field = 2 * sizeof(unsigned long);
344
eae23f2c 345 __show_regs(regs);
1da177e4 346 print_modules();
39b8d525
RB
347 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
348 current->comm, current->pid, current_thread_info(), current,
349 field, current_thread_info()->tp_value);
350 if (cpu_has_userlocal) {
351 unsigned long tls;
352
353 tls = read_c0_userlocal();
354 if (tls != current_thread_info()->tp_value)
355 printk("*HwTLS: %0*lx\n", field, tls);
356 }
357
f66686f7 358 show_stacktrace(current, regs);
e1bb8289 359 show_code((unsigned int __user *) regs->cp0_epc);
1da177e4
LT
360 printk("\n");
361}
362
70dc6f04
DD
363static int regs_to_trapnr(struct pt_regs *regs)
364{
365 return (regs->cp0_cause >> 2) & 0x1f;
366}
367
4d85f6af 368static DEFINE_RAW_SPINLOCK(die_lock);
1da177e4 369
70dc6f04 370void __noreturn die(const char *str, struct pt_regs *regs)
1da177e4
LT
371{
372 static int die_counter;
ce384d83 373 int sig = SIGSEGV;
41c594ab 374#ifdef CONFIG_MIPS_MT_SMTC
8742cd23 375 unsigned long dvpret;
41c594ab 376#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4 377
8742cd23
NL
378 oops_enter();
379
10423c91
RB
380 if (notify_die(DIE_OOPS, str, regs, 0, regs_to_trapnr(regs), SIGSEGV) == NOTIFY_STOP)
381 sig = 0;
5dd11d5d 382
1da177e4 383 console_verbose();
4d85f6af 384 raw_spin_lock_irq(&die_lock);
8742cd23
NL
385#ifdef CONFIG_MIPS_MT_SMTC
386 dvpret = dvpe();
387#endif /* CONFIG_MIPS_MT_SMTC */
41c594ab
RB
388 bust_spinlocks(1);
389#ifdef CONFIG_MIPS_MT_SMTC
390 mips_mt_regdump(dvpret);
391#endif /* CONFIG_MIPS_MT_SMTC */
ce384d83 392
178086c8 393 printk("%s[#%d]:\n", str, ++die_counter);
1da177e4 394 show_registers(regs);
bcdcd8e7 395 add_taint(TAINT_DIE);
4d85f6af 396 raw_spin_unlock_irq(&die_lock);
d4fd1989 397
8742cd23
NL
398 oops_exit();
399
d4fd1989
MB
400 if (in_interrupt())
401 panic("Fatal exception in interrupt");
402
403 if (panic_on_oops) {
ab75dc02 404 printk(KERN_EMERG "Fatal exception: panic in 5 seconds");
d4fd1989
MB
405 ssleep(5);
406 panic("Fatal exception");
407 }
408
ce384d83 409 do_exit(sig);
1da177e4
LT
410}
411
0510617b
TB
412extern struct exception_table_entry __start___dbe_table[];
413extern struct exception_table_entry __stop___dbe_table[];
1da177e4 414
b6dcec9b
RB
415__asm__(
416" .section __dbe_table, \"a\"\n"
417" .previous \n");
1da177e4
LT
418
419/* Given an address, look for it in the exception tables. */
420static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
421{
422 const struct exception_table_entry *e;
423
424 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
425 if (!e)
426 e = search_module_dbetables(addr);
427 return e;
428}
429
430asmlinkage void do_be(struct pt_regs *regs)
431{
432 const int field = 2 * sizeof(unsigned long);
433 const struct exception_table_entry *fixup = NULL;
434 int data = regs->cp0_cause & 4;
435 int action = MIPS_BE_FATAL;
436
437 /* XXX For now. Fixme, this searches the wrong table ... */
438 if (data && !user_mode(regs))
439 fixup = search_dbe_tables(exception_epc(regs));
440
441 if (fixup)
442 action = MIPS_BE_FIXUP;
443
444 if (board_be_handler)
28fc582c 445 action = board_be_handler(regs, fixup != NULL);
1da177e4
LT
446
447 switch (action) {
448 case MIPS_BE_DISCARD:
449 return;
450 case MIPS_BE_FIXUP:
451 if (fixup) {
452 regs->cp0_epc = fixup->nextinsn;
453 return;
454 }
455 break;
456 default:
457 break;
458 }
459
460 /*
461 * Assume it would be too dangerous to continue ...
462 */
463 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
464 data ? "Data" : "Instruction",
465 field, regs->cp0_epc, field, regs->regs[31]);
70dc6f04 466 if (notify_die(DIE_OOPS, "bus error", regs, 0, regs_to_trapnr(regs), SIGBUS)
88547001
JW
467 == NOTIFY_STOP)
468 return;
469
1da177e4
LT
470 die_if_kernel("Oops", regs);
471 force_sig(SIGBUS, current);
472}
473
1da177e4 474/*
60b0d655 475 * ll/sc, rdhwr, sync emulation
1da177e4
LT
476 */
477
478#define OPCODE 0xfc000000
479#define BASE 0x03e00000
480#define RT 0x001f0000
481#define OFFSET 0x0000ffff
482#define LL 0xc0000000
483#define SC 0xe0000000
60b0d655 484#define SPEC0 0x00000000
3c37026d
RB
485#define SPEC3 0x7c000000
486#define RD 0x0000f800
487#define FUNC 0x0000003f
60b0d655 488#define SYNC 0x0000000f
3c37026d 489#define RDHWR 0x0000003b
1da177e4
LT
490
491/*
492 * The ll_bit is cleared by r*_switch.S
493 */
494
f1e39a4a
RB
495unsigned int ll_bit;
496struct task_struct *ll_task;
1da177e4 497
60b0d655 498static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
1da177e4 499{
fe00f943 500 unsigned long value, __user *vaddr;
1da177e4 501 long offset;
1da177e4
LT
502
503 /*
504 * analyse the ll instruction that just caused a ri exception
505 * and put the referenced address to addr.
506 */
507
508 /* sign extend offset */
509 offset = opcode & OFFSET;
510 offset <<= 16;
511 offset >>= 16;
512
fe00f943
RB
513 vaddr = (unsigned long __user *)
514 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4 515
60b0d655
MR
516 if ((unsigned long)vaddr & 3)
517 return SIGBUS;
518 if (get_user(value, vaddr))
519 return SIGSEGV;
1da177e4
LT
520
521 preempt_disable();
522
523 if (ll_task == NULL || ll_task == current) {
524 ll_bit = 1;
525 } else {
526 ll_bit = 0;
527 }
528 ll_task = current;
529
530 preempt_enable();
531
532 regs->regs[(opcode & RT) >> 16] = value;
533
60b0d655 534 return 0;
1da177e4
LT
535}
536
60b0d655 537static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
1da177e4 538{
fe00f943
RB
539 unsigned long __user *vaddr;
540 unsigned long reg;
1da177e4 541 long offset;
1da177e4
LT
542
543 /*
544 * analyse the sc instruction that just caused a ri exception
545 * and put the referenced address to addr.
546 */
547
548 /* sign extend offset */
549 offset = opcode & OFFSET;
550 offset <<= 16;
551 offset >>= 16;
552
fe00f943
RB
553 vaddr = (unsigned long __user *)
554 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4
LT
555 reg = (opcode & RT) >> 16;
556
60b0d655
MR
557 if ((unsigned long)vaddr & 3)
558 return SIGBUS;
1da177e4
LT
559
560 preempt_disable();
561
562 if (ll_bit == 0 || ll_task != current) {
563 regs->regs[reg] = 0;
564 preempt_enable();
60b0d655 565 return 0;
1da177e4
LT
566 }
567
568 preempt_enable();
569
60b0d655
MR
570 if (put_user(regs->regs[reg], vaddr))
571 return SIGSEGV;
1da177e4
LT
572
573 regs->regs[reg] = 1;
574
60b0d655 575 return 0;
1da177e4
LT
576}
577
578/*
579 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
580 * opcodes are supposed to result in coprocessor unusable exceptions if
581 * executed on ll/sc-less processors. That's the theory. In practice a
582 * few processors such as NEC's VR4100 throw reserved instruction exceptions
583 * instead, so we're doing the emulation thing in both exception handlers.
584 */
60b0d655 585static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
1da177e4 586{
7f788d2d
DCZ
587 if ((opcode & OPCODE) == LL) {
588 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 589 1, regs, 0);
60b0d655 590 return simulate_ll(regs, opcode);
7f788d2d
DCZ
591 }
592 if ((opcode & OPCODE) == SC) {
593 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 594 1, regs, 0);
60b0d655 595 return simulate_sc(regs, opcode);
7f788d2d 596 }
1da177e4 597
60b0d655 598 return -1; /* Must be something else ... */
1da177e4
LT
599}
600
3c37026d
RB
601/*
602 * Simulate trapping 'rdhwr' instructions to provide user accessible
1f5826bd 603 * registers not implemented in hardware.
3c37026d 604 */
60b0d655 605static int simulate_rdhwr(struct pt_regs *regs, unsigned int opcode)
3c37026d 606{
dc8f6029 607 struct thread_info *ti = task_thread_info(current);
3c37026d
RB
608
609 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
610 int rd = (opcode & RD) >> 11;
611 int rt = (opcode & RT) >> 16;
7f788d2d 612 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 613 1, regs, 0);
3c37026d 614 switch (rd) {
1f5826bd
CD
615 case 0: /* CPU number */
616 regs->regs[rt] = smp_processor_id();
617 return 0;
618 case 1: /* SYNCI length */
619 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
620 current_cpu_data.icache.linesz);
621 return 0;
622 case 2: /* Read count register */
623 regs->regs[rt] = read_c0_count();
624 return 0;
625 case 3: /* Count register resolution */
626 switch (current_cpu_data.cputype) {
627 case CPU_20KC:
628 case CPU_25KF:
629 regs->regs[rt] = 1;
630 break;
3c37026d 631 default:
1f5826bd
CD
632 regs->regs[rt] = 2;
633 }
634 return 0;
635 case 29:
636 regs->regs[rt] = ti->tp_value;
637 return 0;
638 default:
639 return -1;
3c37026d
RB
640 }
641 }
642
56ebd51b 643 /* Not ours. */
60b0d655
MR
644 return -1;
645}
e5679882 646
60b0d655
MR
647static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
648{
7f788d2d
DCZ
649 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
650 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 651 1, regs, 0);
60b0d655 652 return 0;
7f788d2d 653 }
60b0d655
MR
654
655 return -1; /* Must be something else ... */
3c37026d
RB
656}
657
1da177e4
LT
658asmlinkage void do_ov(struct pt_regs *regs)
659{
660 siginfo_t info;
661
36ccf1c0
RB
662 die_if_kernel("Integer overflow", regs);
663
1da177e4
LT
664 info.si_code = FPE_INTOVF;
665 info.si_signo = SIGFPE;
666 info.si_errno = 0;
fe00f943 667 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
668 force_sig_info(SIGFPE, &info, current);
669}
670
515b029d
DD
671static int process_fpemu_return(int sig, void __user *fault_addr)
672{
673 if (sig == SIGSEGV || sig == SIGBUS) {
674 struct siginfo si = {0};
675 si.si_addr = fault_addr;
676 si.si_signo = sig;
677 if (sig == SIGSEGV) {
678 if (find_vma(current->mm, (unsigned long)fault_addr))
679 si.si_code = SEGV_ACCERR;
680 else
681 si.si_code = SEGV_MAPERR;
682 } else {
683 si.si_code = BUS_ADRERR;
684 }
685 force_sig_info(sig, &si, current);
686 return 1;
687 } else if (sig) {
688 force_sig(sig, current);
689 return 1;
690 } else {
691 return 0;
692 }
693}
694
1da177e4
LT
695/*
696 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
697 */
698asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
699{
515b029d 700 siginfo_t info = {0};
948a34cf 701
70dc6f04 702 if (notify_die(DIE_FP, "FP exception", regs, 0, regs_to_trapnr(regs), SIGFPE)
88547001
JW
703 == NOTIFY_STOP)
704 return;
57725f9e
CD
705 die_if_kernel("FP exception in kernel code", regs);
706
1da177e4
LT
707 if (fcr31 & FPU_CSR_UNI_X) {
708 int sig;
515b029d 709 void __user *fault_addr = NULL;
1da177e4 710
1da177e4 711 /*
a3dddd56 712 * Unimplemented operation exception. If we've got the full
1da177e4
LT
713 * software emulator on-board, let's use it...
714 *
715 * Force FPU to dump state into task/thread context. We're
716 * moving a lot of data here for what is probably a single
717 * instruction, but the alternative is to pre-decode the FP
718 * register operands before invoking the emulator, which seems
719 * a bit extreme for what should be an infrequent event.
720 */
cd21dfcf 721 /* Ensure 'resume' not overwrite saved fp context again. */
53dc8028 722 lose_fpu(1);
1da177e4
LT
723
724 /* Run the emulator */
515b029d
DD
725 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
726 &fault_addr);
1da177e4
LT
727
728 /*
729 * We can't allow the emulated instruction to leave any of
730 * the cause bit set in $fcr31.
731 */
eae89076 732 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1da177e4
LT
733
734 /* Restore the hardware register state */
53dc8028 735 own_fpu(1); /* Using the FPU again. */
1da177e4
LT
736
737 /* If something went wrong, signal */
515b029d 738 process_fpemu_return(sig, fault_addr);
1da177e4
LT
739
740 return;
948a34cf
TS
741 } else if (fcr31 & FPU_CSR_INV_X)
742 info.si_code = FPE_FLTINV;
743 else if (fcr31 & FPU_CSR_DIV_X)
744 info.si_code = FPE_FLTDIV;
745 else if (fcr31 & FPU_CSR_OVF_X)
746 info.si_code = FPE_FLTOVF;
747 else if (fcr31 & FPU_CSR_UDF_X)
748 info.si_code = FPE_FLTUND;
749 else if (fcr31 & FPU_CSR_INE_X)
750 info.si_code = FPE_FLTRES;
751 else
752 info.si_code = __SI_FAULT;
753 info.si_signo = SIGFPE;
754 info.si_errno = 0;
755 info.si_addr = (void __user *) regs->cp0_epc;
756 force_sig_info(SIGFPE, &info, current);
1da177e4
LT
757}
758
df270051
RB
759static void do_trap_or_bp(struct pt_regs *regs, unsigned int code,
760 const char *str)
1da177e4 761{
1da177e4 762 siginfo_t info;
df270051 763 char b[40];
1da177e4 764
5dd11d5d 765#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
70dc6f04 766 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
5dd11d5d
JW
767 return;
768#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
769
70dc6f04 770 if (notify_die(DIE_TRAP, str, regs, code, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
88547001
JW
771 return;
772
1da177e4 773 /*
df270051
RB
774 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
775 * insns, even for trap and break codes that indicate arithmetic
776 * failures. Weird ...
1da177e4
LT
777 * But should we continue the brokenness??? --macro
778 */
df270051
RB
779 switch (code) {
780 case BRK_OVERFLOW:
781 case BRK_DIVZERO:
782 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
783 die_if_kernel(b, regs);
784 if (code == BRK_DIVZERO)
1da177e4
LT
785 info.si_code = FPE_INTDIV;
786 else
787 info.si_code = FPE_INTOVF;
788 info.si_signo = SIGFPE;
789 info.si_errno = 0;
fe00f943 790 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
791 force_sig_info(SIGFPE, &info, current);
792 break;
63dc68a8 793 case BRK_BUG:
df270051
RB
794 die_if_kernel("Kernel bug detected", regs);
795 force_sig(SIGTRAP, current);
63dc68a8 796 break;
ba3049ed
RB
797 case BRK_MEMU:
798 /*
799 * Address errors may be deliberately induced by the FPU
800 * emulator to retake control of the CPU after executing the
801 * instruction in the delay slot of an emulated branch.
802 *
803 * Terminate if exception was recognized as a delay slot return
804 * otherwise handle as normal.
805 */
806 if (do_dsemulret(regs))
807 return;
808
809 die_if_kernel("Math emu break/trap", regs);
810 force_sig(SIGTRAP, current);
811 break;
1da177e4 812 default:
df270051
RB
813 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
814 die_if_kernel(b, regs);
1da177e4
LT
815 force_sig(SIGTRAP, current);
816 }
df270051
RB
817}
818
819asmlinkage void do_bp(struct pt_regs *regs)
820{
821 unsigned int opcode, bcode;
822
823 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
824 goto out_sigsegv;
825
826 /*
827 * There is the ancient bug in the MIPS assemblers that the break
828 * code starts left to bit 16 instead to bit 6 in the opcode.
829 * Gas is bug-compatible, but not always, grrr...
830 * We handle both cases with a simple heuristics. --macro
831 */
832 bcode = ((opcode >> 6) & ((1 << 20) - 1));
833 if (bcode >= (1 << 10))
834 bcode >>= 10;
835
c1bf207d
DD
836 /*
837 * notify the kprobe handlers, if instruction is likely to
838 * pertain to them.
839 */
840 switch (bcode) {
841 case BRK_KPROBE_BP:
70dc6f04 842 if (notify_die(DIE_BREAK, "debug", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c1bf207d
DD
843 return;
844 else
845 break;
846 case BRK_KPROBE_SSTEPBP:
70dc6f04 847 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode, regs_to_trapnr(regs), SIGTRAP) == NOTIFY_STOP)
c1bf207d
DD
848 return;
849 else
850 break;
851 default:
852 break;
853 }
854
df270051 855 do_trap_or_bp(regs, bcode, "Break");
90fccb13 856 return;
e5679882
RB
857
858out_sigsegv:
859 force_sig(SIGSEGV, current);
1da177e4
LT
860}
861
862asmlinkage void do_tr(struct pt_regs *regs)
863{
864 unsigned int opcode, tcode = 0;
1da177e4 865
ba755f8e 866 if (__get_user(opcode, (unsigned int __user *) exception_epc(regs)))
e5679882 867 goto out_sigsegv;
1da177e4
LT
868
869 /* Immediate versions don't provide a code. */
870 if (!(opcode & OPCODE))
871 tcode = ((opcode >> 6) & ((1 << 10) - 1));
872
df270051 873 do_trap_or_bp(regs, tcode, "Trap");
90fccb13 874 return;
e5679882
RB
875
876out_sigsegv:
877 force_sig(SIGSEGV, current);
1da177e4
LT
878}
879
880asmlinkage void do_ri(struct pt_regs *regs)
881{
60b0d655
MR
882 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
883 unsigned long old_epc = regs->cp0_epc;
884 unsigned int opcode = 0;
885 int status = -1;
1da177e4 886
70dc6f04 887 if (notify_die(DIE_RI, "RI Fault", regs, 0, regs_to_trapnr(regs), SIGILL)
88547001
JW
888 == NOTIFY_STOP)
889 return;
890
60b0d655 891 die_if_kernel("Reserved instruction in kernel code", regs);
1da177e4 892
60b0d655 893 if (unlikely(compute_return_epc(regs) < 0))
3c37026d
RB
894 return;
895
60b0d655
MR
896 if (unlikely(get_user(opcode, epc) < 0))
897 status = SIGSEGV;
898
899 if (!cpu_has_llsc && status < 0)
900 status = simulate_llsc(regs, opcode);
901
902 if (status < 0)
903 status = simulate_rdhwr(regs, opcode);
904
905 if (status < 0)
906 status = simulate_sync(regs, opcode);
907
908 if (status < 0)
909 status = SIGILL;
910
911 if (unlikely(status > 0)) {
912 regs->cp0_epc = old_epc; /* Undo skip-over. */
913 force_sig(status, current);
914 }
1da177e4
LT
915}
916
d223a861
RB
917/*
918 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
919 * emulated more than some threshold number of instructions, force migration to
920 * a "CPU" that has FP support.
921 */
922static void mt_ase_fp_affinity(void)
923{
924#ifdef CONFIG_MIPS_MT_FPAFF
925 if (mt_fpemul_threshold > 0 &&
926 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
927 /*
928 * If there's no FPU present, or if the application has already
929 * restricted the allowed set to exclude any CPUs with FPUs,
930 * we'll skip the procedure.
931 */
932 if (cpus_intersects(current->cpus_allowed, mt_fpu_cpumask)) {
933 cpumask_t tmask;
934
9cc12363
KK
935 current->thread.user_cpus_allowed
936 = current->cpus_allowed;
937 cpus_and(tmask, current->cpus_allowed,
938 mt_fpu_cpumask);
ed1bbdef 939 set_cpus_allowed_ptr(current, &tmask);
293c5bd1 940 set_thread_flag(TIF_FPUBOUND);
d223a861
RB
941 }
942 }
943#endif /* CONFIG_MIPS_MT_FPAFF */
944}
945
69f3a7de
RB
946/*
947 * No lock; only written during early bootup by CPU 0.
948 */
949static RAW_NOTIFIER_HEAD(cu2_chain);
950
951int __ref register_cu2_notifier(struct notifier_block *nb)
952{
953 return raw_notifier_chain_register(&cu2_chain, nb);
954}
955
956int cu2_notifier_call_chain(unsigned long val, void *v)
957{
958 return raw_notifier_call_chain(&cu2_chain, val, v);
959}
960
961static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
962 void *data)
963{
964 struct pt_regs *regs = data;
965
966 switch (action) {
967 default:
968 die_if_kernel("Unhandled kernel unaligned access or invalid "
969 "instruction", regs);
970 /* Fall through */
971
972 case CU2_EXCEPTION:
973 force_sig(SIGILL, current);
974 }
975
976 return NOTIFY_OK;
977}
978
1da177e4
LT
979asmlinkage void do_cpu(struct pt_regs *regs)
980{
60b0d655
MR
981 unsigned int __user *epc;
982 unsigned long old_epc;
983 unsigned int opcode;
1da177e4 984 unsigned int cpid;
60b0d655 985 int status;
f9bb4cf3 986 unsigned long __maybe_unused flags;
1da177e4 987
5323180d
AN
988 die_if_kernel("do_cpu invoked from kernel context!", regs);
989
1da177e4
LT
990 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
991
992 switch (cpid) {
993 case 0:
60b0d655
MR
994 epc = (unsigned int __user *)exception_epc(regs);
995 old_epc = regs->cp0_epc;
996 opcode = 0;
997 status = -1;
1da177e4 998
60b0d655 999 if (unlikely(compute_return_epc(regs) < 0))
1da177e4 1000 return;
3c37026d 1001
60b0d655
MR
1002 if (unlikely(get_user(opcode, epc) < 0))
1003 status = SIGSEGV;
1004
1005 if (!cpu_has_llsc && status < 0)
1006 status = simulate_llsc(regs, opcode);
1007
1008 if (status < 0)
1009 status = simulate_rdhwr(regs, opcode);
1010
1011 if (status < 0)
1012 status = SIGILL;
1013
1014 if (unlikely(status > 0)) {
1015 regs->cp0_epc = old_epc; /* Undo skip-over. */
1016 force_sig(status, current);
1017 }
1018
1019 return;
1da177e4
LT
1020
1021 case 1:
53dc8028
AN
1022 if (used_math()) /* Using the FPU again. */
1023 own_fpu(1);
1024 else { /* First time FPU user. */
1da177e4
LT
1025 init_fpu();
1026 set_used_math();
1027 }
1028
5323180d 1029 if (!raw_cpu_has_fpu) {
e04582b7 1030 int sig;
515b029d 1031 void __user *fault_addr = NULL;
e04582b7 1032 sig = fpu_emulator_cop1Handler(regs,
515b029d
DD
1033 &current->thread.fpu,
1034 0, &fault_addr);
1035 if (!process_fpemu_return(sig, fault_addr))
d223a861 1036 mt_ase_fp_affinity();
1da177e4
LT
1037 }
1038
1da177e4
LT
1039 return;
1040
1041 case 2:
69f3a7de 1042 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
55dc9d51 1043 return;
69f3a7de 1044
1da177e4
LT
1045 case 3:
1046 break;
1047 }
1048
1049 force_sig(SIGILL, current);
1050}
1051
1052asmlinkage void do_mdmx(struct pt_regs *regs)
1053{
1054 force_sig(SIGILL, current);
1055}
1056
8bc6d05b
DD
1057/*
1058 * Called with interrupts disabled.
1059 */
1da177e4
LT
1060asmlinkage void do_watch(struct pt_regs *regs)
1061{
b67b2b70
DD
1062 u32 cause;
1063
1da177e4 1064 /*
b67b2b70
DD
1065 * Clear WP (bit 22) bit of cause register so we don't loop
1066 * forever.
1da177e4 1067 */
b67b2b70
DD
1068 cause = read_c0_cause();
1069 cause &= ~(1 << 22);
1070 write_c0_cause(cause);
1071
1072 /*
1073 * If the current thread has the watch registers loaded, save
1074 * their values and send SIGTRAP. Otherwise another thread
1075 * left the registers set, clear them and continue.
1076 */
1077 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1078 mips_read_watch_registers();
8bc6d05b 1079 local_irq_enable();
b67b2b70 1080 force_sig(SIGTRAP, current);
8bc6d05b 1081 } else {
b67b2b70 1082 mips_clear_watch_registers();
8bc6d05b
DD
1083 local_irq_enable();
1084 }
1da177e4
LT
1085}
1086
1087asmlinkage void do_mcheck(struct pt_regs *regs)
1088{
cac4bcbc
RB
1089 const int field = 2 * sizeof(unsigned long);
1090 int multi_match = regs->cp0_status & ST0_TS;
1091
1da177e4 1092 show_regs(regs);
cac4bcbc
RB
1093
1094 if (multi_match) {
1095 printk("Index : %0x\n", read_c0_index());
1096 printk("Pagemask: %0x\n", read_c0_pagemask());
1097 printk("EntryHi : %0*lx\n", field, read_c0_entryhi());
1098 printk("EntryLo0: %0*lx\n", field, read_c0_entrylo0());
1099 printk("EntryLo1: %0*lx\n", field, read_c0_entrylo1());
1100 printk("\n");
1101 dump_tlb_all();
1102 }
1103
e1bb8289 1104 show_code((unsigned int __user *) regs->cp0_epc);
cac4bcbc 1105
1da177e4
LT
1106 /*
1107 * Some chips may have other causes of machine check (e.g. SB1
1108 * graduation timer)
1109 */
1110 panic("Caught Machine Check exception - %scaused by multiple "
1111 "matching entries in the TLB.",
cac4bcbc 1112 (multi_match) ? "" : "not ");
1da177e4
LT
1113}
1114
340ee4b9
RB
1115asmlinkage void do_mt(struct pt_regs *regs)
1116{
41c594ab
RB
1117 int subcode;
1118
41c594ab
RB
1119 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1120 >> VPECONTROL_EXCPT_SHIFT;
1121 switch (subcode) {
1122 case 0:
e35a5e35 1123 printk(KERN_DEBUG "Thread Underflow\n");
41c594ab
RB
1124 break;
1125 case 1:
e35a5e35 1126 printk(KERN_DEBUG "Thread Overflow\n");
41c594ab
RB
1127 break;
1128 case 2:
e35a5e35 1129 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
41c594ab
RB
1130 break;
1131 case 3:
e35a5e35 1132 printk(KERN_DEBUG "Gating Storage Exception\n");
41c594ab
RB
1133 break;
1134 case 4:
e35a5e35 1135 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
41c594ab
RB
1136 break;
1137 case 5:
f232c7e8 1138 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
41c594ab
RB
1139 break;
1140 default:
e35a5e35 1141 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
41c594ab
RB
1142 subcode);
1143 break;
1144 }
340ee4b9
RB
1145 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1146
1147 force_sig(SIGILL, current);
1148}
1149
1150
e50c0a8f
RB
1151asmlinkage void do_dsp(struct pt_regs *regs)
1152{
1153 if (cpu_has_dsp)
ab75dc02 1154 panic("Unexpected DSP exception");
e50c0a8f
RB
1155
1156 force_sig(SIGILL, current);
1157}
1158
1da177e4
LT
1159asmlinkage void do_reserved(struct pt_regs *regs)
1160{
1161 /*
1162 * Game over - no way to handle this if it ever occurs. Most probably
1163 * caused by a new unknown cpu type or after another deadly
1164 * hard/software error.
1165 */
1166 show_regs(regs);
1167 panic("Caught reserved exception %ld - should not happen.",
1168 (regs->cp0_cause & 0x7f) >> 2);
1169}
1170
39b8d525
RB
1171static int __initdata l1parity = 1;
1172static int __init nol1parity(char *s)
1173{
1174 l1parity = 0;
1175 return 1;
1176}
1177__setup("nol1par", nol1parity);
1178static int __initdata l2parity = 1;
1179static int __init nol2parity(char *s)
1180{
1181 l2parity = 0;
1182 return 1;
1183}
1184__setup("nol2par", nol2parity);
1185
1da177e4
LT
1186/*
1187 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1188 * it different ways.
1189 */
1190static inline void parity_protection_init(void)
1191{
10cc3529 1192 switch (current_cpu_type()) {
1da177e4 1193 case CPU_24K:
98a41de9 1194 case CPU_34K:
39b8d525
RB
1195 case CPU_74K:
1196 case CPU_1004K:
1197 {
1198#define ERRCTL_PE 0x80000000
1199#define ERRCTL_L2P 0x00800000
1200 unsigned long errctl;
1201 unsigned int l1parity_present, l2parity_present;
1202
1203 errctl = read_c0_ecc();
1204 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1205
1206 /* probe L1 parity support */
1207 write_c0_ecc(errctl | ERRCTL_PE);
1208 back_to_back_c0_hazard();
1209 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1210
1211 /* probe L2 parity support */
1212 write_c0_ecc(errctl|ERRCTL_L2P);
1213 back_to_back_c0_hazard();
1214 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1215
1216 if (l1parity_present && l2parity_present) {
1217 if (l1parity)
1218 errctl |= ERRCTL_PE;
1219 if (l1parity ^ l2parity)
1220 errctl |= ERRCTL_L2P;
1221 } else if (l1parity_present) {
1222 if (l1parity)
1223 errctl |= ERRCTL_PE;
1224 } else if (l2parity_present) {
1225 if (l2parity)
1226 errctl |= ERRCTL_L2P;
1227 } else {
1228 /* No parity available */
1229 }
1230
1231 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1232
1233 write_c0_ecc(errctl);
1234 back_to_back_c0_hazard();
1235 errctl = read_c0_ecc();
1236 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1237
1238 if (l1parity_present)
1239 printk(KERN_INFO "Cache parity protection %sabled\n",
1240 (errctl & ERRCTL_PE) ? "en" : "dis");
1241
1242 if (l2parity_present) {
1243 if (l1parity_present && l1parity)
1244 errctl ^= ERRCTL_L2P;
1245 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1246 (errctl & ERRCTL_L2P) ? "en" : "dis");
1247 }
1248 }
1249 break;
1250
1da177e4 1251 case CPU_5KC:
14f18b7f
RB
1252 write_c0_ecc(0x80000000);
1253 back_to_back_c0_hazard();
1254 /* Set the PE bit (bit 31) in the c0_errctl register. */
1255 printk(KERN_INFO "Cache parity protection %sabled\n",
1256 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
1da177e4
LT
1257 break;
1258 case CPU_20KC:
1259 case CPU_25KF:
1260 /* Clear the DE bit (bit 16) in the c0_status register. */
1261 printk(KERN_INFO "Enable cache parity protection for "
1262 "MIPS 20KC/25KF CPUs.\n");
1263 clear_c0_status(ST0_DE);
1264 break;
1265 default:
1266 break;
1267 }
1268}
1269
1270asmlinkage void cache_parity_error(void)
1271{
1272 const int field = 2 * sizeof(unsigned long);
1273 unsigned int reg_val;
1274
1275 /* For the moment, report the problem and hang. */
1276 printk("Cache error exception:\n");
1277 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1278 reg_val = read_c0_cacheerr();
1279 printk("c0_cacheerr == %08x\n", reg_val);
1280
1281 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1282 reg_val & (1<<30) ? "secondary" : "primary",
1283 reg_val & (1<<31) ? "data" : "insn");
1284 printk("Error bits: %s%s%s%s%s%s%s\n",
1285 reg_val & (1<<29) ? "ED " : "",
1286 reg_val & (1<<28) ? "ET " : "",
1287 reg_val & (1<<26) ? "EE " : "",
1288 reg_val & (1<<25) ? "EB " : "",
1289 reg_val & (1<<24) ? "EI " : "",
1290 reg_val & (1<<23) ? "E1 " : "",
1291 reg_val & (1<<22) ? "E0 " : "");
1292 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1293
ec917c2c 1294#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
1da177e4
LT
1295 if (reg_val & (1<<22))
1296 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1297
1298 if (reg_val & (1<<23))
1299 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1300#endif
1301
1302 panic("Can't handle the cache error!");
1303}
1304
1305/*
1306 * SDBBP EJTAG debug exception handler.
1307 * We skip the instruction and return to the next instruction.
1308 */
1309void ejtag_exception_handler(struct pt_regs *regs)
1310{
1311 const int field = 2 * sizeof(unsigned long);
1312 unsigned long depc, old_epc;
1313 unsigned int debug;
1314
70ae6126 1315 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
1da177e4
LT
1316 depc = read_c0_depc();
1317 debug = read_c0_debug();
70ae6126 1318 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
1da177e4
LT
1319 if (debug & 0x80000000) {
1320 /*
1321 * In branch delay slot.
1322 * We cheat a little bit here and use EPC to calculate the
1323 * debug return address (DEPC). EPC is restored after the
1324 * calculation.
1325 */
1326 old_epc = regs->cp0_epc;
1327 regs->cp0_epc = depc;
1328 __compute_return_epc(regs);
1329 depc = regs->cp0_epc;
1330 regs->cp0_epc = old_epc;
1331 } else
1332 depc += 4;
1333 write_c0_depc(depc);
1334
1335#if 0
70ae6126 1336 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
1da177e4
LT
1337 write_c0_debug(debug | 0x100);
1338#endif
1339}
1340
1341/*
1342 * NMI exception handler.
34bd92e2 1343 * No lock; only written during early bootup by CPU 0.
1da177e4 1344 */
34bd92e2
KC
1345static RAW_NOTIFIER_HEAD(nmi_chain);
1346
1347int register_nmi_notifier(struct notifier_block *nb)
1348{
1349 return raw_notifier_chain_register(&nmi_chain, nb);
1350}
1351
ff2d8b19 1352void __noreturn nmi_exception_handler(struct pt_regs *regs)
1da177e4 1353{
34bd92e2 1354 raw_notifier_call_chain(&nmi_chain, 0, regs);
41c594ab 1355 bust_spinlocks(1);
1da177e4
LT
1356 printk("NMI taken!!!!\n");
1357 die("NMI", regs);
1da177e4
LT
1358}
1359
e01402b1
RB
1360#define VECTORSPACING 0x100 /* for EI/VI mode */
1361
1362unsigned long ebase;
1da177e4 1363unsigned long exception_handlers[32];
e01402b1 1364unsigned long vi_handlers[64];
1da177e4 1365
2d1b6e95 1366void __init *set_except_vector(int n, void *addr)
1da177e4
LT
1367{
1368 unsigned long handler = (unsigned long) addr;
1369 unsigned long old_handler = exception_handlers[n];
1370
1371 exception_handlers[n] = handler;
1372 if (n == 0 && cpu_has_divec) {
92bbe1b9
FF
1373 unsigned long jump_mask = ~((1 << 28) - 1);
1374 u32 *buf = (u32 *)(ebase + 0x200);
1375 unsigned int k0 = 26;
1376 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1377 uasm_i_j(&buf, handler & ~jump_mask);
1378 uasm_i_nop(&buf);
1379 } else {
1380 UASM_i_LA(&buf, k0, handler);
1381 uasm_i_jr(&buf, k0);
1382 uasm_i_nop(&buf);
1383 }
1384 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
e01402b1
RB
1385 }
1386 return (void *)old_handler;
1387}
1388
6ba07e59
AN
1389static asmlinkage void do_default_vi(void)
1390{
1391 show_regs(get_irq_regs());
1392 panic("Caught unexpected vectored interrupt.");
1393}
1394
ef300e42 1395static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
e01402b1
RB
1396{
1397 unsigned long handler;
1398 unsigned long old_handler = vi_handlers[n];
f6771dbb 1399 int srssets = current_cpu_data.srsets;
e01402b1
RB
1400 u32 *w;
1401 unsigned char *b;
1402
b72b7092 1403 BUG_ON(!cpu_has_veic && !cpu_has_vint);
e01402b1
RB
1404
1405 if (addr == NULL) {
1406 handler = (unsigned long) do_default_vi;
1407 srs = 0;
41c594ab 1408 } else
e01402b1
RB
1409 handler = (unsigned long) addr;
1410 vi_handlers[n] = (unsigned long) addr;
1411
1412 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1413
f6771dbb 1414 if (srs >= srssets)
e01402b1
RB
1415 panic("Shadow register set %d not supported", srs);
1416
1417 if (cpu_has_veic) {
1418 if (board_bind_eic_interrupt)
49a89efb 1419 board_bind_eic_interrupt(n, srs);
41c594ab 1420 } else if (cpu_has_vint) {
e01402b1 1421 /* SRSMap is only defined if shadow sets are implemented */
f6771dbb 1422 if (srssets > 1)
49a89efb 1423 change_c0_srsmap(0xf << n*4, srs << n*4);
e01402b1
RB
1424 }
1425
1426 if (srs == 0) {
1427 /*
1428 * If no shadow set is selected then use the default handler
1429 * that does normal register saving and a standard interrupt exit
1430 */
1431
1432 extern char except_vec_vi, except_vec_vi_lui;
1433 extern char except_vec_vi_ori, except_vec_vi_end;
c65a5480
AN
1434 extern char rollback_except_vec_vi;
1435 char *vec_start = (cpu_wait == r4k_wait) ?
1436 &rollback_except_vec_vi : &except_vec_vi;
41c594ab
RB
1437#ifdef CONFIG_MIPS_MT_SMTC
1438 /*
1439 * We need to provide the SMTC vectored interrupt handler
1440 * not only with the address of the handler, but with the
1441 * Status.IM bit to be masked before going there.
1442 */
1443 extern char except_vec_vi_mori;
c65a5480 1444 const int mori_offset = &except_vec_vi_mori - vec_start;
41c594ab 1445#endif /* CONFIG_MIPS_MT_SMTC */
c65a5480
AN
1446 const int handler_len = &except_vec_vi_end - vec_start;
1447 const int lui_offset = &except_vec_vi_lui - vec_start;
1448 const int ori_offset = &except_vec_vi_ori - vec_start;
e01402b1
RB
1449
1450 if (handler_len > VECTORSPACING) {
1451 /*
1452 * Sigh... panicing won't help as the console
1453 * is probably not configured :(
1454 */
49a89efb 1455 panic("VECTORSPACING too small");
e01402b1
RB
1456 }
1457
c65a5480 1458 memcpy(b, vec_start, handler_len);
41c594ab 1459#ifdef CONFIG_MIPS_MT_SMTC
8e8a52ed
RB
1460 BUG_ON(n > 7); /* Vector index %d exceeds SMTC maximum. */
1461
41c594ab
RB
1462 w = (u32 *)(b + mori_offset);
1463 *w = (*w & 0xffff0000) | (0x100 << n);
1464#endif /* CONFIG_MIPS_MT_SMTC */
e01402b1
RB
1465 w = (u32 *)(b + lui_offset);
1466 *w = (*w & 0xffff0000) | (((u32)handler >> 16) & 0xffff);
1467 w = (u32 *)(b + ori_offset);
1468 *w = (*w & 0xffff0000) | ((u32)handler & 0xffff);
e0cee3ee
TB
1469 local_flush_icache_range((unsigned long)b,
1470 (unsigned long)(b+handler_len));
e01402b1
RB
1471 }
1472 else {
1473 /*
1474 * In other cases jump directly to the interrupt handler
1475 *
1476 * It is the handlers responsibility to save registers if required
1477 * (eg hi/lo) and return from the exception using "eret"
1478 */
1479 w = (u32 *)b;
1480 *w++ = 0x08000000 | (((u32)handler >> 2) & 0x03fffff); /* j handler */
1481 *w = 0;
e0cee3ee
TB
1482 local_flush_icache_range((unsigned long)b,
1483 (unsigned long)(b+8));
1da177e4 1484 }
e01402b1 1485
1da177e4
LT
1486 return (void *)old_handler;
1487}
1488
ef300e42 1489void *set_vi_handler(int n, vi_handler_t addr)
e01402b1 1490{
ff3eab2a 1491 return set_vi_srs_handler(n, addr, 0);
e01402b1 1492}
f41ae0b2 1493
1da177e4 1494extern void tlb_init(void);
1d40cfcd 1495extern void flush_tlb_handlers(void);
1da177e4 1496
42f77542
RB
1497/*
1498 * Timer interrupt
1499 */
1500int cp0_compare_irq;
010c108d 1501int cp0_compare_irq_shift;
42f77542
RB
1502
1503/*
1504 * Performance counter IRQ or -1 if shared with timer
1505 */
1506int cp0_perfcount_irq;
1507EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
1508
bdc94eb4
CD
1509static int __cpuinitdata noulri;
1510
1511static int __init ulri_disable(char *s)
1512{
1513 pr_info("Disabling ulri\n");
1514 noulri = 1;
1515
1516 return 1;
1517}
1518__setup("noulri", ulri_disable);
1519
6650df3c 1520void __cpuinit per_cpu_trap_init(bool is_boot_cpu)
1da177e4
LT
1521{
1522 unsigned int cpu = smp_processor_id();
1523 unsigned int status_set = ST0_CU0;
18d693b3 1524 unsigned int hwrena = cpu_hwrena_impl_bits;
41c594ab
RB
1525#ifdef CONFIG_MIPS_MT_SMTC
1526 int secondaryTC = 0;
1527 int bootTC = (cpu == 0);
1528
1529 /*
1530 * Only do per_cpu_trap_init() for first TC of Each VPE.
1531 * Note that this hack assumes that the SMTC init code
1532 * assigns TCs consecutively and in ascending order.
1533 */
1534
1535 if (((read_c0_tcbind() & TCBIND_CURTC) != 0) &&
1536 ((read_c0_tcbind() & TCBIND_CURVPE) == cpu_data[cpu - 1].vpe_id))
1537 secondaryTC = 1;
1538#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4
LT
1539
1540 /*
1541 * Disable coprocessors and select 32-bit or 64-bit addressing
1542 * and the 16/32 or 32/32 FPR register model. Reset the BEV
1543 * flag that some firmware may have left set and the TS bit (for
1544 * IP27). Set XX for ISA IV code to work.
1545 */
875d43e7 1546#ifdef CONFIG_64BIT
1da177e4
LT
1547 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
1548#endif
1549 if (current_cpu_data.isa_level == MIPS_CPU_ISA_IV)
1550 status_set |= ST0_XX;
bbaf238b
CD
1551 if (cpu_has_dsp)
1552 status_set |= ST0_MX;
1553
b38c7399 1554 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
1da177e4
LT
1555 status_set);
1556
18d693b3
KC
1557 if (cpu_has_mips_r2)
1558 hwrena |= 0x0000000f;
a3692020 1559
18d693b3
KC
1560 if (!noulri && cpu_has_userlocal)
1561 hwrena |= (1 << 29);
a3692020 1562
18d693b3
KC
1563 if (hwrena)
1564 write_c0_hwrena(hwrena);
e01402b1 1565
41c594ab
RB
1566#ifdef CONFIG_MIPS_MT_SMTC
1567 if (!secondaryTC) {
1568#endif /* CONFIG_MIPS_MT_SMTC */
1569
e01402b1 1570 if (cpu_has_veic || cpu_has_vint) {
9fb4c2b9 1571 unsigned long sr = set_c0_status(ST0_BEV);
49a89efb 1572 write_c0_ebase(ebase);
9fb4c2b9 1573 write_c0_status(sr);
e01402b1 1574 /* Setting vector spacing enables EI/VI mode */
49a89efb 1575 change_c0_intctl(0x3e0, VECTORSPACING);
e01402b1 1576 }
d03d0a57
RB
1577 if (cpu_has_divec) {
1578 if (cpu_has_mipsmt) {
1579 unsigned int vpflags = dvpe();
1580 set_c0_cause(CAUSEF_IV);
1581 evpe(vpflags);
1582 } else
1583 set_c0_cause(CAUSEF_IV);
1584 }
3b1d4ed5
RB
1585
1586 /*
1587 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
1588 *
1589 * o read IntCtl.IPTI to determine the timer interrupt
1590 * o read IntCtl.IPPCI to determine the performance counter interrupt
1591 */
1592 if (cpu_has_mips_r2) {
010c108d
DV
1593 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
1594 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
1595 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
c3e838a2 1596 if (cp0_perfcount_irq == cp0_compare_irq)
3b1d4ed5 1597 cp0_perfcount_irq = -1;
c3e838a2
CD
1598 } else {
1599 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
f4fc580b 1600 cp0_compare_irq_shift = cp0_compare_irq;
c3e838a2 1601 cp0_perfcount_irq = -1;
3b1d4ed5
RB
1602 }
1603
41c594ab
RB
1604#ifdef CONFIG_MIPS_MT_SMTC
1605 }
1606#endif /* CONFIG_MIPS_MT_SMTC */
1da177e4 1607
5c200197
MR
1608 if (!cpu_data[cpu].asid_cache)
1609 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1da177e4
LT
1610
1611 atomic_inc(&init_mm.mm_count);
1612 current->active_mm = &init_mm;
1613 BUG_ON(current->mm);
1614 enter_lazy_tlb(&init_mm, current);
1615
41c594ab
RB
1616#ifdef CONFIG_MIPS_MT_SMTC
1617 if (bootTC) {
1618#endif /* CONFIG_MIPS_MT_SMTC */
6650df3c
DD
1619 /* Boot CPU's cache setup in setup_arch(). */
1620 if (!is_boot_cpu)
1621 cpu_cache_init();
41c594ab
RB
1622 tlb_init();
1623#ifdef CONFIG_MIPS_MT_SMTC
6a05888d
RB
1624 } else if (!secondaryTC) {
1625 /*
1626 * First TC in non-boot VPE must do subset of tlb_init()
1627 * for MMU countrol registers.
1628 */
1629 write_c0_pagemask(PM_DEFAULT_MASK);
1630 write_c0_wired(0);
41c594ab
RB
1631 }
1632#endif /* CONFIG_MIPS_MT_SMTC */
3d8bfdd0 1633 TLBMISS_HANDLER_SETUP();
1da177e4
LT
1634}
1635
e01402b1 1636/* Install CPU exception handler */
e3dc81f2 1637void __cpuinit set_handler(unsigned long offset, void *addr, unsigned long size)
e01402b1
RB
1638{
1639 memcpy((void *)(ebase + offset), addr, size);
e0cee3ee 1640 local_flush_icache_range(ebase + offset, ebase + offset + size);
e01402b1
RB
1641}
1642
234fcd14 1643static char panic_null_cerr[] __cpuinitdata =
641e97f3
RB
1644 "Trying to set NULL cache error exception handler";
1645
42fe7ee3
RB
1646/*
1647 * Install uncached CPU exception handler.
1648 * This is suitable only for the cache error exception which is the only
1649 * exception handler that is being run uncached.
1650 */
234fcd14
RB
1651void __cpuinit set_uncached_handler(unsigned long offset, void *addr,
1652 unsigned long size)
e01402b1 1653{
4f81b01a 1654 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
e01402b1 1655
641e97f3
RB
1656 if (!addr)
1657 panic(panic_null_cerr);
1658
e01402b1
RB
1659 memcpy((void *)(uncached_ebase + offset), addr, size);
1660}
1661
5b10496b
AN
1662static int __initdata rdhwr_noopt;
1663static int __init set_rdhwr_noopt(char *str)
1664{
1665 rdhwr_noopt = 1;
1666 return 1;
1667}
1668
1669__setup("rdhwr_noopt", set_rdhwr_noopt);
1670
1da177e4
LT
1671void __init trap_init(void)
1672{
1673 extern char except_vec3_generic, except_vec3_r4000;
1da177e4
LT
1674 extern char except_vec4;
1675 unsigned long i;
c65a5480
AN
1676 int rollback;
1677
1678 check_wait();
1679 rollback = (cpu_wait == r4k_wait);
1da177e4 1680
88547001
JW
1681#if defined(CONFIG_KGDB)
1682 if (kgdb_early_setup)
1683 return; /* Already done */
1684#endif
1685
9fb4c2b9
CD
1686 if (cpu_has_veic || cpu_has_vint) {
1687 unsigned long size = 0x200 + VECTORSPACING*64;
1688 ebase = (unsigned long)
1689 __alloc_bootmem(size, 1 << fls(size), 0);
1690 } else {
f6be75d0 1691 ebase = CKSEG0;
566f74f6
DD
1692 if (cpu_has_mips_r2)
1693 ebase += (read_c0_ebase() & 0x3ffff000);
1694 }
e01402b1 1695
6fb97eff
KC
1696 if (board_ebase_setup)
1697 board_ebase_setup();
6650df3c 1698 per_cpu_trap_init(true);
1da177e4
LT
1699
1700 /*
1701 * Copy the generic exception handlers to their final destination.
1702 * This will be overriden later as suitable for a particular
1703 * configuration.
1704 */
e01402b1 1705 set_handler(0x180, &except_vec3_generic, 0x80);
1da177e4
LT
1706
1707 /*
1708 * Setup default vectors
1709 */
1710 for (i = 0; i <= 31; i++)
1711 set_except_vector(i, handle_reserved);
1712
1713 /*
1714 * Copy the EJTAG debug exception vector handler code to it's final
1715 * destination.
1716 */
e01402b1 1717 if (cpu_has_ejtag && board_ejtag_handler_setup)
49a89efb 1718 board_ejtag_handler_setup();
1da177e4
LT
1719
1720 /*
1721 * Only some CPUs have the watch exceptions.
1722 */
1723 if (cpu_has_watch)
1724 set_except_vector(23, handle_watch);
1725
1726 /*
e01402b1 1727 * Initialise interrupt handlers
1da177e4 1728 */
e01402b1
RB
1729 if (cpu_has_veic || cpu_has_vint) {
1730 int nvec = cpu_has_veic ? 64 : 8;
1731 for (i = 0; i < nvec; i++)
ff3eab2a 1732 set_vi_handler(i, NULL);
e01402b1
RB
1733 }
1734 else if (cpu_has_divec)
1735 set_handler(0x200, &except_vec4, 0x8);
1da177e4
LT
1736
1737 /*
1738 * Some CPUs can enable/disable for cache parity detection, but does
1739 * it different ways.
1740 */
1741 parity_protection_init();
1742
1743 /*
1744 * The Data Bus Errors / Instruction Bus Errors are signaled
1745 * by external hardware. Therefore these two exceptions
1746 * may have board specific handlers.
1747 */
1748 if (board_be_init)
1749 board_be_init();
1750
c65a5480 1751 set_except_vector(0, rollback ? rollback_handle_int : handle_int);
1da177e4
LT
1752 set_except_vector(1, handle_tlbm);
1753 set_except_vector(2, handle_tlbl);
1754 set_except_vector(3, handle_tlbs);
1755
1756 set_except_vector(4, handle_adel);
1757 set_except_vector(5, handle_ades);
1758
1759 set_except_vector(6, handle_ibe);
1760 set_except_vector(7, handle_dbe);
1761
1762 set_except_vector(8, handle_sys);
1763 set_except_vector(9, handle_bp);
5b10496b
AN
1764 set_except_vector(10, rdhwr_noopt ? handle_ri :
1765 (cpu_has_vtag_icache ?
1766 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
1da177e4
LT
1767 set_except_vector(11, handle_cpu);
1768 set_except_vector(12, handle_ov);
1769 set_except_vector(13, handle_tr);
1da177e4 1770
10cc3529
RB
1771 if (current_cpu_type() == CPU_R6000 ||
1772 current_cpu_type() == CPU_R6000A) {
1da177e4
LT
1773 /*
1774 * The R6000 is the only R-series CPU that features a machine
1775 * check exception (similar to the R4000 cache error) and
1776 * unaligned ldc1/sdc1 exception. The handlers have not been
1777 * written yet. Well, anyway there is no R6000 machine on the
1778 * current list of targets for Linux/MIPS.
1779 * (Duh, crap, there is someone with a triple R6k machine)
1780 */
1781 //set_except_vector(14, handle_mc);
1782 //set_except_vector(15, handle_ndc);
1783 }
1784
e01402b1
RB
1785
1786 if (board_nmi_handler_setup)
1787 board_nmi_handler_setup();
1788
e50c0a8f
RB
1789 if (cpu_has_fpu && !cpu_has_nofpuex)
1790 set_except_vector(15, handle_fpe);
1791
1792 set_except_vector(22, handle_mdmx);
1793
1794 if (cpu_has_mcheck)
1795 set_except_vector(24, handle_mcheck);
1796
340ee4b9
RB
1797 if (cpu_has_mipsmt)
1798 set_except_vector(25, handle_mt);
1799
acaec427 1800 set_except_vector(26, handle_dsp);
e50c0a8f 1801
fcbf1dfd
DD
1802 if (board_cache_error_setup)
1803 board_cache_error_setup();
1804
e50c0a8f
RB
1805 if (cpu_has_vce)
1806 /* Special exception: R4[04]00 uses also the divec space. */
566f74f6 1807 memcpy((void *)(ebase + 0x180), &except_vec3_r4000, 0x100);
e50c0a8f 1808 else if (cpu_has_4kex)
566f74f6 1809 memcpy((void *)(ebase + 0x180), &except_vec3_generic, 0x80);
e50c0a8f 1810 else
566f74f6 1811 memcpy((void *)(ebase + 0x080), &except_vec3_generic, 0x80);
e50c0a8f 1812
e0cee3ee 1813 local_flush_icache_range(ebase, ebase + 0x400);
1d40cfcd 1814 flush_tlb_handlers();
0510617b
TB
1815
1816 sort_extable(__start___dbe_table, __stop___dbe_table);
69f3a7de 1817
4483b159 1818 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
1da177e4 1819}
This page took 0.717852 seconds and 5 git commands to generate.