MIPS: Add P6600 PRID & cpu_type_enum values
[deliverable/linux.git] / arch / mips / kernel / traps.c
CommitLineData
1da177e4
LT
1/*
2 * This file is subject to the terms and conditions of the GNU General Public
3 * License. See the file "COPYING" in the main directory of this archive
4 * for more details.
5 *
36ccf1c0 6 * Copyright (C) 1994 - 1999, 2000, 01, 06 Ralf Baechle
1da177e4
LT
7 * Copyright (C) 1995, 1996 Paul M. Antoine
8 * Copyright (C) 1998 Ulf Carlsson
9 * Copyright (C) 1999 Silicon Graphics, Inc.
10 * Kevin D. Kissell, kevink@mips.com and Carsten Langgaard, carstenl@mips.com
60b0d655 11 * Copyright (C) 2002, 2003, 2004, 2005, 2007 Maciej W. Rozycki
2a0b24f5 12 * Copyright (C) 2000, 2001, 2012 MIPS Technologies, Inc. All rights reserved.
b08a9c95 13 * Copyright (C) 2014, Imagination Technologies Ltd.
1da177e4 14 */
ed2d72c1 15#include <linux/bitops.h>
8e8a52ed 16#include <linux/bug.h>
60b0d655 17#include <linux/compiler.h>
c3fc5cd5 18#include <linux/context_tracking.h>
ae4ce454 19#include <linux/cpu_pm.h>
7aa1c8f4 20#include <linux/kexec.h>
1da177e4 21#include <linux/init.h>
8742cd23 22#include <linux/kernel.h>
f9ded569 23#include <linux/module.h>
1da177e4 24#include <linux/mm.h>
1da177e4
LT
25#include <linux/sched.h>
26#include <linux/smp.h>
1da177e4
LT
27#include <linux/spinlock.h>
28#include <linux/kallsyms.h>
e01402b1 29#include <linux/bootmem.h>
d4fd1989 30#include <linux/interrupt.h>
39b8d525 31#include <linux/ptrace.h>
88547001
JW
32#include <linux/kgdb.h>
33#include <linux/kdebug.h>
c1bf207d 34#include <linux/kprobes.h>
69f3a7de 35#include <linux/notifier.h>
5dd11d5d 36#include <linux/kdb.h>
ca4d3e67 37#include <linux/irq.h>
7f788d2d 38#include <linux/perf_event.h>
1da177e4 39
a13c9962 40#include <asm/addrspace.h>
1da177e4
LT
41#include <asm/bootinfo.h>
42#include <asm/branch.h>
43#include <asm/break.h>
69f3a7de 44#include <asm/cop2.h>
1da177e4 45#include <asm/cpu.h>
69f24d17 46#include <asm/cpu-type.h>
e50c0a8f 47#include <asm/dsp.h>
1da177e4 48#include <asm/fpu.h>
ba3049ed 49#include <asm/fpu_emulator.h>
bdc92d74 50#include <asm/idle.h>
b0a668fb 51#include <asm/mips-r2-to-r6-emul.h>
340ee4b9
RB
52#include <asm/mipsregs.h>
53#include <asm/mipsmtregs.h>
1da177e4 54#include <asm/module.h>
1db1af84 55#include <asm/msa.h>
1da177e4
LT
56#include <asm/pgtable.h>
57#include <asm/ptrace.h>
58#include <asm/sections.h>
3b143cca 59#include <asm/siginfo.h>
1da177e4
LT
60#include <asm/tlbdebug.h>
61#include <asm/traps.h>
62#include <asm/uaccess.h>
b67b2b70 63#include <asm/watch.h>
1da177e4 64#include <asm/mmu_context.h>
1da177e4 65#include <asm/types.h>
1df0f0ff 66#include <asm/stacktrace.h>
92bbe1b9 67#include <asm/uasm.h>
1da177e4 68
c65a5480 69extern void check_wait(void);
c65a5480 70extern asmlinkage void rollback_handle_int(void);
e4ac58af 71extern asmlinkage void handle_int(void);
86a1708a
RB
72extern u32 handle_tlbl[];
73extern u32 handle_tlbs[];
74extern u32 handle_tlbm[];
1da177e4
LT
75extern asmlinkage void handle_adel(void);
76extern asmlinkage void handle_ades(void);
77extern asmlinkage void handle_ibe(void);
78extern asmlinkage void handle_dbe(void);
79extern asmlinkage void handle_sys(void);
80extern asmlinkage void handle_bp(void);
81extern asmlinkage void handle_ri(void);
5b10496b
AN
82extern asmlinkage void handle_ri_rdhwr_vivt(void);
83extern asmlinkage void handle_ri_rdhwr(void);
1da177e4
LT
84extern asmlinkage void handle_cpu(void);
85extern asmlinkage void handle_ov(void);
86extern asmlinkage void handle_tr(void);
2bcb3fbc 87extern asmlinkage void handle_msa_fpe(void);
1da177e4 88extern asmlinkage void handle_fpe(void);
75b5b5e0 89extern asmlinkage void handle_ftlb(void);
1db1af84 90extern asmlinkage void handle_msa(void);
1da177e4
LT
91extern asmlinkage void handle_mdmx(void);
92extern asmlinkage void handle_watch(void);
340ee4b9 93extern asmlinkage void handle_mt(void);
e50c0a8f 94extern asmlinkage void handle_dsp(void);
1da177e4
LT
95extern asmlinkage void handle_mcheck(void);
96extern asmlinkage void handle_reserved(void);
5890f70f 97extern void tlb_do_page_fault_0(void);
1da177e4 98
1da177e4
LT
99void (*board_be_init)(void);
100int (*board_be_handler)(struct pt_regs *regs, int is_fixup);
e01402b1
RB
101void (*board_nmi_handler_setup)(void);
102void (*board_ejtag_handler_setup)(void);
103void (*board_bind_eic_interrupt)(int irq, int regset);
6fb97eff 104void (*board_ebase_setup)(void);
078a55fc 105void(*board_cache_error_setup)(void);
1da177e4 106
4d157d5e 107static void show_raw_backtrace(unsigned long reg29)
e889d78f 108{
39b8d525 109 unsigned long *sp = (unsigned long *)(reg29 & ~3);
e889d78f
AN
110 unsigned long addr;
111
112 printk("Call Trace:");
113#ifdef CONFIG_KALLSYMS
114 printk("\n");
115#endif
10220c88
TB
116 while (!kstack_end(sp)) {
117 unsigned long __user *p =
118 (unsigned long __user *)(unsigned long)sp++;
119 if (__get_user(addr, p)) {
120 printk(" (Bad stack address)");
121 break;
39b8d525 122 }
10220c88
TB
123 if (__kernel_text_address(addr))
124 print_ip_sym(addr);
e889d78f 125 }
10220c88 126 printk("\n");
e889d78f
AN
127}
128
f66686f7 129#ifdef CONFIG_KALLSYMS
1df0f0ff 130int raw_show_trace;
f66686f7
AN
131static int __init set_raw_show_trace(char *str)
132{
133 raw_show_trace = 1;
134 return 1;
135}
136__setup("raw_show_trace", set_raw_show_trace);
1df0f0ff 137#endif
4d157d5e 138
eae23f2c 139static void show_backtrace(struct task_struct *task, const struct pt_regs *regs)
f66686f7 140{
4d157d5e
FBH
141 unsigned long sp = regs->regs[29];
142 unsigned long ra = regs->regs[31];
f66686f7 143 unsigned long pc = regs->cp0_epc;
f66686f7 144
e909be82
VW
145 if (!task)
146 task = current;
147
81a76d71 148 if (raw_show_trace || user_mode(regs) || !__kernel_text_address(pc)) {
87151ae3 149 show_raw_backtrace(sp);
f66686f7
AN
150 return;
151 }
152 printk("Call Trace:\n");
4d157d5e 153 do {
87151ae3 154 print_ip_sym(pc);
1924600c 155 pc = unwind_stack(task, &sp, pc, &ra);
4d157d5e 156 } while (pc);
f66686f7
AN
157 printk("\n");
158}
f66686f7 159
1da177e4
LT
160/*
161 * This routine abuses get_user()/put_user() to reference pointers
162 * with at least a bit of error checking ...
163 */
eae23f2c
RB
164static void show_stacktrace(struct task_struct *task,
165 const struct pt_regs *regs)
1da177e4
LT
166{
167 const int field = 2 * sizeof(unsigned long);
168 long stackdata;
169 int i;
5e0373b8 170 unsigned long __user *sp = (unsigned long __user *)regs->regs[29];
1da177e4
LT
171
172 printk("Stack :");
173 i = 0;
174 while ((unsigned long) sp & (PAGE_SIZE - 1)) {
175 if (i && ((i % (64 / field)) == 0))
70342287 176 printk("\n ");
1da177e4
LT
177 if (i > 39) {
178 printk(" ...");
179 break;
180 }
181
182 if (__get_user(stackdata, sp++)) {
183 printk(" (Bad stack address)");
184 break;
185 }
186
187 printk(" %0*lx", field, stackdata);
188 i++;
189 }
190 printk("\n");
87151ae3 191 show_backtrace(task, regs);
f66686f7
AN
192}
193
f66686f7
AN
194void show_stack(struct task_struct *task, unsigned long *sp)
195{
196 struct pt_regs regs;
1e77863a 197 mm_segment_t old_fs = get_fs();
f66686f7
AN
198 if (sp) {
199 regs.regs[29] = (unsigned long)sp;
200 regs.regs[31] = 0;
201 regs.cp0_epc = 0;
202 } else {
203 if (task && task != current) {
204 regs.regs[29] = task->thread.reg29;
205 regs.regs[31] = 0;
206 regs.cp0_epc = task->thread.reg31;
5dd11d5d
JW
207#ifdef CONFIG_KGDB_KDB
208 } else if (atomic_read(&kgdb_active) != -1 &&
209 kdb_current_regs) {
210 memcpy(&regs, kdb_current_regs, sizeof(regs));
211#endif /* CONFIG_KGDB_KDB */
f66686f7
AN
212 } else {
213 prepare_frametrace(&regs);
214 }
215 }
1e77863a
JH
216 /*
217 * show_stack() deals exclusively with kernel mode, so be sure to access
218 * the stack in the kernel (not user) address space.
219 */
220 set_fs(KERNEL_DS);
f66686f7 221 show_stacktrace(task, &regs);
1e77863a 222 set_fs(old_fs);
1da177e4
LT
223}
224
e1bb8289 225static void show_code(unsigned int __user *pc)
1da177e4
LT
226{
227 long i;
39b8d525 228 unsigned short __user *pc16 = NULL;
1da177e4
LT
229
230 printk("\nCode:");
231
39b8d525
RB
232 if ((unsigned long)pc & 1)
233 pc16 = (unsigned short __user *)((unsigned long)pc & ~1);
1da177e4
LT
234 for(i = -3 ; i < 6 ; i++) {
235 unsigned int insn;
39b8d525 236 if (pc16 ? __get_user(insn, pc16 + i) : __get_user(insn, pc + i)) {
1da177e4
LT
237 printk(" (Bad address in epc)\n");
238 break;
239 }
39b8d525 240 printk("%c%0*x%c", (i?' ':'<'), pc16 ? 4 : 8, insn, (i?' ':'>'));
1da177e4
LT
241 }
242}
243
eae23f2c 244static void __show_regs(const struct pt_regs *regs)
1da177e4
LT
245{
246 const int field = 2 * sizeof(unsigned long);
247 unsigned int cause = regs->cp0_cause;
37dd3818 248 unsigned int exccode;
1da177e4
LT
249 int i;
250
a43cb95d 251 show_regs_print_info(KERN_DEFAULT);
1da177e4
LT
252
253 /*
254 * Saved main processor registers
255 */
256 for (i = 0; i < 32; ) {
257 if ((i % 4) == 0)
258 printk("$%2d :", i);
259 if (i == 0)
260 printk(" %0*lx", field, 0UL);
261 else if (i == 26 || i == 27)
262 printk(" %*s", field, "");
263 else
264 printk(" %0*lx", field, regs->regs[i]);
265
266 i++;
267 if ((i % 4) == 0)
268 printk("\n");
269 }
270
9693a853
FBH
271#ifdef CONFIG_CPU_HAS_SMARTMIPS
272 printk("Acx : %0*lx\n", field, regs->acx);
273#endif
1da177e4
LT
274 printk("Hi : %0*lx\n", field, regs->hi);
275 printk("Lo : %0*lx\n", field, regs->lo);
276
277 /*
278 * Saved cp0 registers
279 */
b012cffe
RB
280 printk("epc : %0*lx %pS\n", field, regs->cp0_epc,
281 (void *) regs->cp0_epc);
b012cffe
RB
282 printk("ra : %0*lx %pS\n", field, regs->regs[31],
283 (void *) regs->regs[31]);
1da177e4 284
70342287 285 printk("Status: %08x ", (uint32_t) regs->cp0_status);
1da177e4 286
1990e542 287 if (cpu_has_3kex) {
3b2396d9
MR
288 if (regs->cp0_status & ST0_KUO)
289 printk("KUo ");
290 if (regs->cp0_status & ST0_IEO)
291 printk("IEo ");
292 if (regs->cp0_status & ST0_KUP)
293 printk("KUp ");
294 if (regs->cp0_status & ST0_IEP)
295 printk("IEp ");
296 if (regs->cp0_status & ST0_KUC)
297 printk("KUc ");
298 if (regs->cp0_status & ST0_IEC)
299 printk("IEc ");
1990e542 300 } else if (cpu_has_4kex) {
3b2396d9
MR
301 if (regs->cp0_status & ST0_KX)
302 printk("KX ");
303 if (regs->cp0_status & ST0_SX)
304 printk("SX ");
305 if (regs->cp0_status & ST0_UX)
306 printk("UX ");
307 switch (regs->cp0_status & ST0_KSU) {
308 case KSU_USER:
309 printk("USER ");
310 break;
311 case KSU_SUPERVISOR:
312 printk("SUPERVISOR ");
313 break;
314 case KSU_KERNEL:
315 printk("KERNEL ");
316 break;
317 default:
318 printk("BAD_MODE ");
319 break;
320 }
321 if (regs->cp0_status & ST0_ERL)
322 printk("ERL ");
323 if (regs->cp0_status & ST0_EXL)
324 printk("EXL ");
325 if (regs->cp0_status & ST0_IE)
326 printk("IE ");
1da177e4 327 }
1da177e4
LT
328 printk("\n");
329
37dd3818
PG
330 exccode = (cause & CAUSEF_EXCCODE) >> CAUSEB_EXCCODE;
331 printk("Cause : %08x (ExcCode %02x)\n", cause, exccode);
1da177e4 332
37dd3818 333 if (1 <= exccode && exccode <= 5)
1da177e4
LT
334 printk("BadVA : %0*lx\n", field, regs->cp0_badvaddr);
335
9966db25
RB
336 printk("PrId : %08x (%s)\n", read_c0_prid(),
337 cpu_name_string());
1da177e4
LT
338}
339
eae23f2c
RB
340/*
341 * FIXME: really the generic show_regs should take a const pointer argument.
342 */
343void show_regs(struct pt_regs *regs)
344{
345 __show_regs((struct pt_regs *)regs);
346}
347
c1bf207d 348void show_registers(struct pt_regs *regs)
1da177e4 349{
39b8d525 350 const int field = 2 * sizeof(unsigned long);
83e4da1e 351 mm_segment_t old_fs = get_fs();
39b8d525 352
eae23f2c 353 __show_regs(regs);
1da177e4 354 print_modules();
39b8d525
RB
355 printk("Process %s (pid: %d, threadinfo=%p, task=%p, tls=%0*lx)\n",
356 current->comm, current->pid, current_thread_info(), current,
357 field, current_thread_info()->tp_value);
358 if (cpu_has_userlocal) {
359 unsigned long tls;
360
361 tls = read_c0_userlocal();
362 if (tls != current_thread_info()->tp_value)
363 printk("*HwTLS: %0*lx\n", field, tls);
364 }
365
83e4da1e
LY
366 if (!user_mode(regs))
367 /* Necessary for getting the correct stack content */
368 set_fs(KERNEL_DS);
f66686f7 369 show_stacktrace(current, regs);
e1bb8289 370 show_code((unsigned int __user *) regs->cp0_epc);
1da177e4 371 printk("\n");
83e4da1e 372 set_fs(old_fs);
1da177e4
LT
373}
374
4d85f6af 375static DEFINE_RAW_SPINLOCK(die_lock);
1da177e4 376
70dc6f04 377void __noreturn die(const char *str, struct pt_regs *regs)
1da177e4
LT
378{
379 static int die_counter;
ce384d83 380 int sig = SIGSEGV;
1da177e4 381
8742cd23
NL
382 oops_enter();
383
e3b28831 384 if (notify_die(DIE_OOPS, str, regs, 0, current->thread.trap_nr,
dc73e4c1 385 SIGSEGV) == NOTIFY_STOP)
10423c91 386 sig = 0;
5dd11d5d 387
1da177e4 388 console_verbose();
4d85f6af 389 raw_spin_lock_irq(&die_lock);
41c594ab 390 bust_spinlocks(1);
ce384d83 391
178086c8 392 printk("%s[#%d]:\n", str, ++die_counter);
1da177e4 393 show_registers(regs);
373d4d09 394 add_taint(TAINT_DIE, LOCKDEP_NOW_UNRELIABLE);
4d85f6af 395 raw_spin_unlock_irq(&die_lock);
d4fd1989 396
8742cd23
NL
397 oops_exit();
398
d4fd1989
MB
399 if (in_interrupt())
400 panic("Fatal exception in interrupt");
401
99a7a234 402 if (panic_on_oops)
d4fd1989 403 panic("Fatal exception");
d4fd1989 404
7aa1c8f4
RB
405 if (regs && kexec_should_crash(current))
406 crash_kexec(regs);
407
ce384d83 408 do_exit(sig);
1da177e4
LT
409}
410
0510617b
TB
411extern struct exception_table_entry __start___dbe_table[];
412extern struct exception_table_entry __stop___dbe_table[];
1da177e4 413
b6dcec9b
RB
414__asm__(
415" .section __dbe_table, \"a\"\n"
416" .previous \n");
1da177e4
LT
417
418/* Given an address, look for it in the exception tables. */
419static const struct exception_table_entry *search_dbe_tables(unsigned long addr)
420{
421 const struct exception_table_entry *e;
422
423 e = search_extable(__start___dbe_table, __stop___dbe_table - 1, addr);
424 if (!e)
425 e = search_module_dbetables(addr);
426 return e;
427}
428
429asmlinkage void do_be(struct pt_regs *regs)
430{
431 const int field = 2 * sizeof(unsigned long);
432 const struct exception_table_entry *fixup = NULL;
433 int data = regs->cp0_cause & 4;
434 int action = MIPS_BE_FATAL;
c3fc5cd5 435 enum ctx_state prev_state;
1da177e4 436
c3fc5cd5 437 prev_state = exception_enter();
70342287 438 /* XXX For now. Fixme, this searches the wrong table ... */
1da177e4
LT
439 if (data && !user_mode(regs))
440 fixup = search_dbe_tables(exception_epc(regs));
441
442 if (fixup)
443 action = MIPS_BE_FIXUP;
444
445 if (board_be_handler)
28fc582c 446 action = board_be_handler(regs, fixup != NULL);
1da177e4
LT
447
448 switch (action) {
449 case MIPS_BE_DISCARD:
c3fc5cd5 450 goto out;
1da177e4
LT
451 case MIPS_BE_FIXUP:
452 if (fixup) {
453 regs->cp0_epc = fixup->nextinsn;
c3fc5cd5 454 goto out;
1da177e4
LT
455 }
456 break;
457 default:
458 break;
459 }
460
461 /*
462 * Assume it would be too dangerous to continue ...
463 */
464 printk(KERN_ALERT "%s bus error, epc == %0*lx, ra == %0*lx\n",
465 data ? "Data" : "Instruction",
466 field, regs->cp0_epc, field, regs->regs[31]);
e3b28831 467 if (notify_die(DIE_OOPS, "bus error", regs, 0, current->thread.trap_nr,
dc73e4c1 468 SIGBUS) == NOTIFY_STOP)
c3fc5cd5 469 goto out;
88547001 470
1da177e4
LT
471 die_if_kernel("Oops", regs);
472 force_sig(SIGBUS, current);
c3fc5cd5
RB
473
474out:
475 exception_exit(prev_state);
1da177e4
LT
476}
477
1da177e4 478/*
60b0d655 479 * ll/sc, rdhwr, sync emulation
1da177e4
LT
480 */
481
482#define OPCODE 0xfc000000
483#define BASE 0x03e00000
484#define RT 0x001f0000
485#define OFFSET 0x0000ffff
486#define LL 0xc0000000
487#define SC 0xe0000000
60b0d655 488#define SPEC0 0x00000000
3c37026d
RB
489#define SPEC3 0x7c000000
490#define RD 0x0000f800
491#define FUNC 0x0000003f
60b0d655 492#define SYNC 0x0000000f
3c37026d 493#define RDHWR 0x0000003b
1da177e4 494
2a0b24f5
SH
495/* microMIPS definitions */
496#define MM_POOL32A_FUNC 0xfc00ffff
497#define MM_RDHWR 0x00006b3c
498#define MM_RS 0x001f0000
499#define MM_RT 0x03e00000
500
1da177e4
LT
501/*
502 * The ll_bit is cleared by r*_switch.S
503 */
504
f1e39a4a
RB
505unsigned int ll_bit;
506struct task_struct *ll_task;
1da177e4 507
60b0d655 508static inline int simulate_ll(struct pt_regs *regs, unsigned int opcode)
1da177e4 509{
fe00f943 510 unsigned long value, __user *vaddr;
1da177e4 511 long offset;
1da177e4
LT
512
513 /*
514 * analyse the ll instruction that just caused a ri exception
515 * and put the referenced address to addr.
516 */
517
518 /* sign extend offset */
519 offset = opcode & OFFSET;
520 offset <<= 16;
521 offset >>= 16;
522
fe00f943 523 vaddr = (unsigned long __user *)
b9688310 524 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4 525
60b0d655
MR
526 if ((unsigned long)vaddr & 3)
527 return SIGBUS;
528 if (get_user(value, vaddr))
529 return SIGSEGV;
1da177e4
LT
530
531 preempt_disable();
532
533 if (ll_task == NULL || ll_task == current) {
534 ll_bit = 1;
535 } else {
536 ll_bit = 0;
537 }
538 ll_task = current;
539
540 preempt_enable();
541
542 regs->regs[(opcode & RT) >> 16] = value;
543
60b0d655 544 return 0;
1da177e4
LT
545}
546
60b0d655 547static inline int simulate_sc(struct pt_regs *regs, unsigned int opcode)
1da177e4 548{
fe00f943
RB
549 unsigned long __user *vaddr;
550 unsigned long reg;
1da177e4 551 long offset;
1da177e4
LT
552
553 /*
554 * analyse the sc instruction that just caused a ri exception
555 * and put the referenced address to addr.
556 */
557
558 /* sign extend offset */
559 offset = opcode & OFFSET;
560 offset <<= 16;
561 offset >>= 16;
562
fe00f943 563 vaddr = (unsigned long __user *)
b9688310 564 ((unsigned long)(regs->regs[(opcode & BASE) >> 21]) + offset);
1da177e4
LT
565 reg = (opcode & RT) >> 16;
566
60b0d655
MR
567 if ((unsigned long)vaddr & 3)
568 return SIGBUS;
1da177e4
LT
569
570 preempt_disable();
571
572 if (ll_bit == 0 || ll_task != current) {
573 regs->regs[reg] = 0;
574 preempt_enable();
60b0d655 575 return 0;
1da177e4
LT
576 }
577
578 preempt_enable();
579
60b0d655
MR
580 if (put_user(regs->regs[reg], vaddr))
581 return SIGSEGV;
1da177e4
LT
582
583 regs->regs[reg] = 1;
584
60b0d655 585 return 0;
1da177e4
LT
586}
587
588/*
589 * ll uses the opcode of lwc0 and sc uses the opcode of swc0. That is both
590 * opcodes are supposed to result in coprocessor unusable exceptions if
591 * executed on ll/sc-less processors. That's the theory. In practice a
592 * few processors such as NEC's VR4100 throw reserved instruction exceptions
593 * instead, so we're doing the emulation thing in both exception handlers.
594 */
60b0d655 595static int simulate_llsc(struct pt_regs *regs, unsigned int opcode)
1da177e4 596{
7f788d2d
DCZ
597 if ((opcode & OPCODE) == LL) {
598 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 599 1, regs, 0);
60b0d655 600 return simulate_ll(regs, opcode);
7f788d2d
DCZ
601 }
602 if ((opcode & OPCODE) == SC) {
603 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 604 1, regs, 0);
60b0d655 605 return simulate_sc(regs, opcode);
7f788d2d 606 }
1da177e4 607
60b0d655 608 return -1; /* Must be something else ... */
1da177e4
LT
609}
610
3c37026d
RB
611/*
612 * Simulate trapping 'rdhwr' instructions to provide user accessible
1f5826bd 613 * registers not implemented in hardware.
3c37026d 614 */
2a0b24f5 615static int simulate_rdhwr(struct pt_regs *regs, int rd, int rt)
3c37026d 616{
dc8f6029 617 struct thread_info *ti = task_thread_info(current);
3c37026d 618
2a0b24f5
SH
619 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
620 1, regs, 0);
621 switch (rd) {
622 case 0: /* CPU number */
623 regs->regs[rt] = smp_processor_id();
624 return 0;
625 case 1: /* SYNCI length */
626 regs->regs[rt] = min(current_cpu_data.dcache.linesz,
627 current_cpu_data.icache.linesz);
628 return 0;
629 case 2: /* Read count register */
630 regs->regs[rt] = read_c0_count();
631 return 0;
632 case 3: /* Count register resolution */
69f24d17 633 switch (current_cpu_type()) {
2a0b24f5
SH
634 case CPU_20KC:
635 case CPU_25KF:
636 regs->regs[rt] = 1;
637 break;
638 default:
639 regs->regs[rt] = 2;
640 }
641 return 0;
642 case 29:
643 regs->regs[rt] = ti->tp_value;
644 return 0;
645 default:
646 return -1;
647 }
648}
649
650static int simulate_rdhwr_normal(struct pt_regs *regs, unsigned int opcode)
651{
3c37026d
RB
652 if ((opcode & OPCODE) == SPEC3 && (opcode & FUNC) == RDHWR) {
653 int rd = (opcode & RD) >> 11;
654 int rt = (opcode & RT) >> 16;
2a0b24f5
SH
655
656 simulate_rdhwr(regs, rd, rt);
657 return 0;
658 }
659
660 /* Not ours. */
661 return -1;
662}
663
7aa70471 664static int simulate_rdhwr_mm(struct pt_regs *regs, unsigned int opcode)
2a0b24f5
SH
665{
666 if ((opcode & MM_POOL32A_FUNC) == MM_RDHWR) {
667 int rd = (opcode & MM_RS) >> 16;
668 int rt = (opcode & MM_RT) >> 21;
669 simulate_rdhwr(regs, rd, rt);
670 return 0;
3c37026d
RB
671 }
672
56ebd51b 673 /* Not ours. */
60b0d655
MR
674 return -1;
675}
e5679882 676
60b0d655
MR
677static int simulate_sync(struct pt_regs *regs, unsigned int opcode)
678{
7f788d2d
DCZ
679 if ((opcode & OPCODE) == SPEC0 && (opcode & FUNC) == SYNC) {
680 perf_sw_event(PERF_COUNT_SW_EMULATION_FAULTS,
a8b0ca17 681 1, regs, 0);
60b0d655 682 return 0;
7f788d2d 683 }
60b0d655
MR
684
685 return -1; /* Must be something else ... */
3c37026d
RB
686}
687
1da177e4
LT
688asmlinkage void do_ov(struct pt_regs *regs)
689{
c3fc5cd5 690 enum ctx_state prev_state;
e723e3f7
MR
691 siginfo_t info = {
692 .si_signo = SIGFPE,
693 .si_code = FPE_INTOVF,
694 .si_addr = (void __user *)regs->cp0_epc,
695 };
1da177e4 696
c3fc5cd5 697 prev_state = exception_enter();
36ccf1c0
RB
698 die_if_kernel("Integer overflow", regs);
699
1da177e4 700 force_sig_info(SIGFPE, &info, current);
c3fc5cd5 701 exception_exit(prev_state);
1da177e4
LT
702}
703
304acb71 704int process_fpemu_return(int sig, void __user *fault_addr, unsigned long fcr31)
515b029d 705{
304acb71
MR
706 struct siginfo si = { 0 };
707
708 switch (sig) {
709 case 0:
710 return 0;
ad70c13a 711
304acb71 712 case SIGFPE:
515b029d
DD
713 si.si_addr = fault_addr;
714 si.si_signo = sig;
304acb71
MR
715 /*
716 * Inexact can happen together with Overflow or Underflow.
717 * Respect the mask to deliver the correct exception.
718 */
719 fcr31 &= (fcr31 & FPU_CSR_ALL_E) <<
720 (ffs(FPU_CSR_ALL_X) - ffs(FPU_CSR_ALL_E));
721 if (fcr31 & FPU_CSR_INV_X)
722 si.si_code = FPE_FLTINV;
723 else if (fcr31 & FPU_CSR_DIV_X)
724 si.si_code = FPE_FLTDIV;
725 else if (fcr31 & FPU_CSR_OVF_X)
726 si.si_code = FPE_FLTOVF;
727 else if (fcr31 & FPU_CSR_UDF_X)
728 si.si_code = FPE_FLTUND;
729 else if (fcr31 & FPU_CSR_INE_X)
730 si.si_code = FPE_FLTRES;
731 else
732 si.si_code = __SI_FAULT;
515b029d
DD
733 force_sig_info(sig, &si, current);
734 return 1;
304acb71
MR
735
736 case SIGBUS:
737 si.si_addr = fault_addr;
738 si.si_signo = sig;
739 si.si_code = BUS_ADRERR;
740 force_sig_info(sig, &si, current);
741 return 1;
742
743 case SIGSEGV:
744 si.si_addr = fault_addr;
745 si.si_signo = sig;
746 down_read(&current->mm->mmap_sem);
747 if (find_vma(current->mm, (unsigned long)fault_addr))
748 si.si_code = SEGV_ACCERR;
749 else
750 si.si_code = SEGV_MAPERR;
751 up_read(&current->mm->mmap_sem);
752 force_sig_info(sig, &si, current);
753 return 1;
754
755 default:
515b029d
DD
756 force_sig(sig, current);
757 return 1;
515b029d
DD
758 }
759}
760
4227a2d4
PB
761static int simulate_fp(struct pt_regs *regs, unsigned int opcode,
762 unsigned long old_epc, unsigned long old_ra)
763{
764 union mips_instruction inst = { .word = opcode };
304acb71
MR
765 void __user *fault_addr;
766 unsigned long fcr31;
4227a2d4
PB
767 int sig;
768
769 /* If it's obviously not an FP instruction, skip it */
770 switch (inst.i_format.opcode) {
771 case cop1_op:
772 case cop1x_op:
773 case lwc1_op:
774 case ldc1_op:
775 case swc1_op:
776 case sdc1_op:
777 break;
778
779 default:
780 return -1;
781 }
782
783 /*
784 * do_ri skipped over the instruction via compute_return_epc, undo
785 * that for the FPU emulator.
786 */
787 regs->cp0_epc = old_epc;
788 regs->regs[31] = old_ra;
789
790 /* Save the FP context to struct thread_struct */
791 lose_fpu(1);
792
793 /* Run the emulator */
794 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
795 &fault_addr);
304acb71 796 fcr31 = current->thread.fpu.fcr31;
4227a2d4 797
443c4403
MR
798 /*
799 * We can't allow the emulated instruction to leave any of
800 * the cause bits set in $fcr31.
801 */
802 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
4227a2d4
PB
803
804 /* Restore the hardware register state */
805 own_fpu(1);
806
304acb71
MR
807 /* Send a signal if required. */
808 process_fpemu_return(sig, fault_addr, fcr31);
809
4227a2d4
PB
810 return 0;
811}
812
1da177e4
LT
813/*
814 * XXX Delayed fp exceptions when doing a lazy ctx switch XXX
815 */
816asmlinkage void do_fpe(struct pt_regs *regs, unsigned long fcr31)
817{
c3fc5cd5 818 enum ctx_state prev_state;
304acb71
MR
819 void __user *fault_addr;
820 int sig;
948a34cf 821
c3fc5cd5 822 prev_state = exception_enter();
e3b28831 823 if (notify_die(DIE_FP, "FP exception", regs, 0, current->thread.trap_nr,
dc73e4c1 824 SIGFPE) == NOTIFY_STOP)
c3fc5cd5 825 goto out;
64bedffe
JH
826
827 /* Clear FCSR.Cause before enabling interrupts */
828 write_32bit_cp1_register(CP1_STATUS, fcr31 & ~FPU_CSR_ALL_X);
829 local_irq_enable();
830
57725f9e
CD
831 die_if_kernel("FP exception in kernel code", regs);
832
1da177e4 833 if (fcr31 & FPU_CSR_UNI_X) {
1da177e4 834 /*
a3dddd56 835 * Unimplemented operation exception. If we've got the full
1da177e4
LT
836 * software emulator on-board, let's use it...
837 *
838 * Force FPU to dump state into task/thread context. We're
839 * moving a lot of data here for what is probably a single
840 * instruction, but the alternative is to pre-decode the FP
841 * register operands before invoking the emulator, which seems
842 * a bit extreme for what should be an infrequent event.
843 */
cd21dfcf 844 /* Ensure 'resume' not overwrite saved fp context again. */
53dc8028 845 lose_fpu(1);
1da177e4
LT
846
847 /* Run the emulator */
515b029d
DD
848 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 1,
849 &fault_addr);
304acb71 850 fcr31 = current->thread.fpu.fcr31;
1da177e4
LT
851
852 /*
853 * We can't allow the emulated instruction to leave any of
443c4403 854 * the cause bits set in $fcr31.
1da177e4 855 */
eae89076 856 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1da177e4
LT
857
858 /* Restore the hardware register state */
70342287 859 own_fpu(1); /* Using the FPU again. */
304acb71
MR
860 } else {
861 sig = SIGFPE;
862 fault_addr = (void __user *) regs->cp0_epc;
ed2d72c1 863 }
1da177e4 864
304acb71
MR
865 /* Send a signal if required. */
866 process_fpemu_return(sig, fault_addr, fcr31);
c3fc5cd5
RB
867
868out:
869 exception_exit(prev_state);
1da177e4
LT
870}
871
3b143cca 872void do_trap_or_bp(struct pt_regs *regs, unsigned int code, int si_code,
df270051 873 const char *str)
1da177e4 874{
e723e3f7 875 siginfo_t info = { 0 };
df270051 876 char b[40];
1da177e4 877
5dd11d5d 878#ifdef CONFIG_KGDB_LOW_LEVEL_TRAP
e3b28831
RB
879 if (kgdb_ll_trap(DIE_TRAP, str, regs, code, current->thread.trap_nr,
880 SIGTRAP) == NOTIFY_STOP)
5dd11d5d
JW
881 return;
882#endif /* CONFIG_KGDB_LOW_LEVEL_TRAP */
883
e3b28831 884 if (notify_die(DIE_TRAP, str, regs, code, current->thread.trap_nr,
dc73e4c1 885 SIGTRAP) == NOTIFY_STOP)
88547001
JW
886 return;
887
1da177e4 888 /*
df270051
RB
889 * A short test says that IRIX 5.3 sends SIGTRAP for all trap
890 * insns, even for trap and break codes that indicate arithmetic
891 * failures. Weird ...
1da177e4
LT
892 * But should we continue the brokenness??? --macro
893 */
df270051
RB
894 switch (code) {
895 case BRK_OVERFLOW:
896 case BRK_DIVZERO:
897 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
898 die_if_kernel(b, regs);
899 if (code == BRK_DIVZERO)
1da177e4
LT
900 info.si_code = FPE_INTDIV;
901 else
902 info.si_code = FPE_INTOVF;
903 info.si_signo = SIGFPE;
fe00f943 904 info.si_addr = (void __user *) regs->cp0_epc;
1da177e4
LT
905 force_sig_info(SIGFPE, &info, current);
906 break;
63dc68a8 907 case BRK_BUG:
df270051
RB
908 die_if_kernel("Kernel bug detected", regs);
909 force_sig(SIGTRAP, current);
63dc68a8 910 break;
ba3049ed
RB
911 case BRK_MEMU:
912 /*
1f443779
MR
913 * This breakpoint code is used by the FPU emulator to retake
914 * control of the CPU after executing the instruction from the
915 * delay slot of an emulated branch.
ba3049ed
RB
916 *
917 * Terminate if exception was recognized as a delay slot return
918 * otherwise handle as normal.
919 */
920 if (do_dsemulret(regs))
921 return;
922
923 die_if_kernel("Math emu break/trap", regs);
924 force_sig(SIGTRAP, current);
925 break;
1da177e4 926 default:
df270051
RB
927 scnprintf(b, sizeof(b), "%s instruction in kernel code", str);
928 die_if_kernel(b, regs);
3b143cca
MR
929 if (si_code) {
930 info.si_signo = SIGTRAP;
931 info.si_code = si_code;
932 force_sig_info(SIGTRAP, &info, current);
933 } else {
934 force_sig(SIGTRAP, current);
935 }
1da177e4 936 }
df270051
RB
937}
938
939asmlinkage void do_bp(struct pt_regs *regs)
940{
f6a31da5 941 unsigned long epc = msk_isa16_mode(exception_epc(regs));
df270051 942 unsigned int opcode, bcode;
c3fc5cd5 943 enum ctx_state prev_state;
078dde5e
LY
944 mm_segment_t seg;
945
946 seg = get_fs();
947 if (!user_mode(regs))
948 set_fs(KERNEL_DS);
2a0b24f5 949
c3fc5cd5 950 prev_state = exception_enter();
e3b28831 951 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
2a0b24f5 952 if (get_isa16_mode(regs->cp0_epc)) {
f6a31da5
MR
953 u16 instr[2];
954
955 if (__get_user(instr[0], (u16 __user *)epc))
956 goto out_sigsegv;
957
958 if (!cpu_has_mmips) {
b08a9c95 959 /* MIPS16e mode */
68893e00 960 bcode = (instr[0] >> 5) & 0x3f;
f6a31da5
MR
961 } else if (mm_insn_16bit(instr[0])) {
962 /* 16-bit microMIPS BREAK */
963 bcode = instr[0] & 0xf;
964 } else {
965 /* 32-bit microMIPS BREAK */
966 if (__get_user(instr[1], (u16 __user *)(epc + 2)))
2a0b24f5 967 goto out_sigsegv;
f6a31da5
MR
968 opcode = (instr[0] << 16) | instr[1];
969 bcode = (opcode >> 6) & ((1 << 20) - 1);
2a0b24f5
SH
970 }
971 } else {
f6a31da5 972 if (__get_user(opcode, (unsigned int __user *)epc))
2a0b24f5 973 goto out_sigsegv;
f6a31da5 974 bcode = (opcode >> 6) & ((1 << 20) - 1);
2a0b24f5 975 }
df270051
RB
976
977 /*
978 * There is the ancient bug in the MIPS assemblers that the break
979 * code starts left to bit 16 instead to bit 6 in the opcode.
980 * Gas is bug-compatible, but not always, grrr...
981 * We handle both cases with a simple heuristics. --macro
982 */
df270051 983 if (bcode >= (1 << 10))
c9875032 984 bcode = ((bcode & ((1 << 10) - 1)) << 10) | (bcode >> 10);
df270051 985
c1bf207d
DD
986 /*
987 * notify the kprobe handlers, if instruction is likely to
988 * pertain to them.
989 */
990 switch (bcode) {
40e084a5
RB
991 case BRK_UPROBE:
992 if (notify_die(DIE_UPROBE, "uprobe", regs, bcode,
993 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
994 goto out;
995 else
996 break;
997 case BRK_UPROBE_XOL:
998 if (notify_die(DIE_UPROBE_XOL, "uprobe_xol", regs, bcode,
999 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
1000 goto out;
1001 else
1002 break;
c1bf207d 1003 case BRK_KPROBE_BP:
dc73e4c1 1004 if (notify_die(DIE_BREAK, "debug", regs, bcode,
e3b28831 1005 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 1006 goto out;
c1bf207d
DD
1007 else
1008 break;
1009 case BRK_KPROBE_SSTEPBP:
dc73e4c1 1010 if (notify_die(DIE_SSTEPBP, "single_step", regs, bcode,
e3b28831 1011 current->thread.trap_nr, SIGTRAP) == NOTIFY_STOP)
c3fc5cd5 1012 goto out;
c1bf207d
DD
1013 else
1014 break;
1015 default:
1016 break;
1017 }
1018
3b143cca 1019 do_trap_or_bp(regs, bcode, TRAP_BRKPT, "Break");
c3fc5cd5
RB
1020
1021out:
078dde5e 1022 set_fs(seg);
c3fc5cd5 1023 exception_exit(prev_state);
90fccb13 1024 return;
e5679882
RB
1025
1026out_sigsegv:
1027 force_sig(SIGSEGV, current);
c3fc5cd5 1028 goto out;
1da177e4
LT
1029}
1030
1031asmlinkage void do_tr(struct pt_regs *regs)
1032{
a9a6e7a0 1033 u32 opcode, tcode = 0;
c3fc5cd5 1034 enum ctx_state prev_state;
2a0b24f5 1035 u16 instr[2];
078dde5e 1036 mm_segment_t seg;
a9a6e7a0 1037 unsigned long epc = msk_isa16_mode(exception_epc(regs));
1da177e4 1038
078dde5e
LY
1039 seg = get_fs();
1040 if (!user_mode(regs))
1041 set_fs(get_ds());
1042
c3fc5cd5 1043 prev_state = exception_enter();
e3b28831 1044 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
a9a6e7a0
MR
1045 if (get_isa16_mode(regs->cp0_epc)) {
1046 if (__get_user(instr[0], (u16 __user *)(epc + 0)) ||
1047 __get_user(instr[1], (u16 __user *)(epc + 2)))
2a0b24f5 1048 goto out_sigsegv;
a9a6e7a0
MR
1049 opcode = (instr[0] << 16) | instr[1];
1050 /* Immediate versions don't provide a code. */
1051 if (!(opcode & OPCODE))
1052 tcode = (opcode >> 12) & ((1 << 4) - 1);
1053 } else {
1054 if (__get_user(opcode, (u32 __user *)epc))
1055 goto out_sigsegv;
1056 /* Immediate versions don't provide a code. */
1057 if (!(opcode & OPCODE))
1058 tcode = (opcode >> 6) & ((1 << 10) - 1);
2a0b24f5 1059 }
1da177e4 1060
3b143cca 1061 do_trap_or_bp(regs, tcode, 0, "Trap");
c3fc5cd5
RB
1062
1063out:
078dde5e 1064 set_fs(seg);
c3fc5cd5 1065 exception_exit(prev_state);
90fccb13 1066 return;
e5679882
RB
1067
1068out_sigsegv:
1069 force_sig(SIGSEGV, current);
c3fc5cd5 1070 goto out;
1da177e4
LT
1071}
1072
1073asmlinkage void do_ri(struct pt_regs *regs)
1074{
60b0d655
MR
1075 unsigned int __user *epc = (unsigned int __user *)exception_epc(regs);
1076 unsigned long old_epc = regs->cp0_epc;
2a0b24f5 1077 unsigned long old31 = regs->regs[31];
c3fc5cd5 1078 enum ctx_state prev_state;
60b0d655
MR
1079 unsigned int opcode = 0;
1080 int status = -1;
1da177e4 1081
b0a668fb
LY
1082 /*
1083 * Avoid any kernel code. Just emulate the R2 instruction
1084 * as quickly as possible.
1085 */
1086 if (mipsr2_emulation && cpu_has_mips_r6 &&
4a7c2371
MR
1087 likely(user_mode(regs)) &&
1088 likely(get_user(opcode, epc) >= 0)) {
304acb71
MR
1089 unsigned long fcr31 = 0;
1090
1091 status = mipsr2_decoder(regs, opcode, &fcr31);
4a7c2371
MR
1092 switch (status) {
1093 case 0:
1094 case SIGEMT:
1095 task_thread_info(current)->r2_emul_return = 1;
1096 return;
1097 case SIGILL:
1098 goto no_r2_instr;
1099 default:
1100 process_fpemu_return(status,
304acb71
MR
1101 &current->thread.cp0_baduaddr,
1102 fcr31);
4a7c2371
MR
1103 task_thread_info(current)->r2_emul_return = 1;
1104 return;
b0a668fb
LY
1105 }
1106 }
1107
1108no_r2_instr:
1109
c3fc5cd5 1110 prev_state = exception_enter();
e3b28831 1111 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
b0a668fb 1112
e3b28831 1113 if (notify_die(DIE_RI, "RI Fault", regs, 0, current->thread.trap_nr,
dc73e4c1 1114 SIGILL) == NOTIFY_STOP)
c3fc5cd5 1115 goto out;
88547001 1116
60b0d655 1117 die_if_kernel("Reserved instruction in kernel code", regs);
1da177e4 1118
60b0d655 1119 if (unlikely(compute_return_epc(regs) < 0))
c3fc5cd5 1120 goto out;
3c37026d 1121
3d50a7fb 1122 if (!get_isa16_mode(regs->cp0_epc)) {
2a0b24f5
SH
1123 if (unlikely(get_user(opcode, epc) < 0))
1124 status = SIGSEGV;
60b0d655 1125
2a0b24f5
SH
1126 if (!cpu_has_llsc && status < 0)
1127 status = simulate_llsc(regs, opcode);
1128
1129 if (status < 0)
1130 status = simulate_rdhwr_normal(regs, opcode);
1131
1132 if (status < 0)
1133 status = simulate_sync(regs, opcode);
4227a2d4
PB
1134
1135 if (status < 0)
1136 status = simulate_fp(regs, opcode, old_epc, old31);
3d50a7fb
MR
1137 } else if (cpu_has_mmips) {
1138 unsigned short mmop[2] = { 0 };
1139
1140 if (unlikely(get_user(mmop[0], (u16 __user *)epc + 0) < 0))
1141 status = SIGSEGV;
1142 if (unlikely(get_user(mmop[1], (u16 __user *)epc + 1) < 0))
1143 status = SIGSEGV;
1144 opcode = mmop[0];
1145 opcode = (opcode << 16) | mmop[1];
1146
1147 if (status < 0)
1148 status = simulate_rdhwr_mm(regs, opcode);
2a0b24f5 1149 }
60b0d655
MR
1150
1151 if (status < 0)
1152 status = SIGILL;
1153
1154 if (unlikely(status > 0)) {
1155 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1156 regs->regs[31] = old31;
60b0d655
MR
1157 force_sig(status, current);
1158 }
c3fc5cd5
RB
1159
1160out:
1161 exception_exit(prev_state);
1da177e4
LT
1162}
1163
d223a861
RB
1164/*
1165 * MIPS MT processors may have fewer FPU contexts than CPU threads. If we've
1166 * emulated more than some threshold number of instructions, force migration to
1167 * a "CPU" that has FP support.
1168 */
1169static void mt_ase_fp_affinity(void)
1170{
1171#ifdef CONFIG_MIPS_MT_FPAFF
1172 if (mt_fpemul_threshold > 0 &&
1173 ((current->thread.emulated_fp++ > mt_fpemul_threshold))) {
1174 /*
1175 * If there's no FPU present, or if the application has already
1176 * restricted the allowed set to exclude any CPUs with FPUs,
1177 * we'll skip the procedure.
1178 */
8dd92891 1179 if (cpumask_intersects(&current->cpus_allowed, &mt_fpu_cpumask)) {
d223a861
RB
1180 cpumask_t tmask;
1181
9cc12363
KK
1182 current->thread.user_cpus_allowed
1183 = current->cpus_allowed;
8dd92891
RR
1184 cpumask_and(&tmask, &current->cpus_allowed,
1185 &mt_fpu_cpumask);
ed1bbdef 1186 set_cpus_allowed_ptr(current, &tmask);
293c5bd1 1187 set_thread_flag(TIF_FPUBOUND);
d223a861
RB
1188 }
1189 }
1190#endif /* CONFIG_MIPS_MT_FPAFF */
1191}
1192
69f3a7de
RB
1193/*
1194 * No lock; only written during early bootup by CPU 0.
1195 */
1196static RAW_NOTIFIER_HEAD(cu2_chain);
1197
1198int __ref register_cu2_notifier(struct notifier_block *nb)
1199{
1200 return raw_notifier_chain_register(&cu2_chain, nb);
1201}
1202
1203int cu2_notifier_call_chain(unsigned long val, void *v)
1204{
1205 return raw_notifier_call_chain(&cu2_chain, val, v);
1206}
1207
1208static int default_cu2_call(struct notifier_block *nfb, unsigned long action,
70342287 1209 void *data)
69f3a7de
RB
1210{
1211 struct pt_regs *regs = data;
1212
83bee792 1213 die_if_kernel("COP2: Unhandled kernel unaligned access or invalid "
69f3a7de 1214 "instruction", regs);
83bee792 1215 force_sig(SIGILL, current);
69f3a7de
RB
1216
1217 return NOTIFY_OK;
1218}
1219
9791554b
PB
1220static int wait_on_fp_mode_switch(atomic_t *p)
1221{
1222 /*
1223 * The FP mode for this task is currently being switched. That may
1224 * involve modifications to the format of this tasks FP context which
1225 * make it unsafe to proceed with execution for the moment. Instead,
1226 * schedule some other task.
1227 */
1228 schedule();
1229 return 0;
1230}
1231
1db1af84
PB
1232static int enable_restore_fp_context(int msa)
1233{
c9017757 1234 int err, was_fpu_owner, prior_msa;
1db1af84 1235
9791554b
PB
1236 /*
1237 * If an FP mode switch is currently underway, wait for it to
1238 * complete before proceeding.
1239 */
1240 wait_on_atomic_t(&current->mm->context.fp_mode_switching,
1241 wait_on_fp_mode_switch, TASK_KILLABLE);
1242
1db1af84
PB
1243 if (!used_math()) {
1244 /* First time FP context user. */
762a1f43 1245 preempt_disable();
1db1af84 1246 err = init_fpu();
c9017757 1247 if (msa && !err) {
1db1af84 1248 enable_msa();
c9017757 1249 _init_msa_upper();
732c0c3c
PB
1250 set_thread_flag(TIF_USEDMSA);
1251 set_thread_flag(TIF_MSA_CTX_LIVE);
c9017757 1252 }
762a1f43 1253 preempt_enable();
1db1af84
PB
1254 if (!err)
1255 set_used_math();
1256 return err;
1257 }
1258
1259 /*
1260 * This task has formerly used the FP context.
1261 *
1262 * If this thread has no live MSA vector context then we can simply
1263 * restore the scalar FP context. If it has live MSA vector context
1264 * (that is, it has or may have used MSA since last performing a
1265 * function call) then we'll need to restore the vector context. This
1266 * applies even if we're currently only executing a scalar FP
1267 * instruction. This is because if we were to later execute an MSA
1268 * instruction then we'd either have to:
1269 *
1270 * - Restore the vector context & clobber any registers modified by
1271 * scalar FP instructions between now & then.
1272 *
1273 * or
1274 *
1275 * - Not restore the vector context & lose the most significant bits
1276 * of all vector registers.
1277 *
1278 * Neither of those options is acceptable. We cannot restore the least
1279 * significant bits of the registers now & only restore the most
1280 * significant bits later because the most significant bits of any
1281 * vector registers whose aliased FP register is modified now will have
1282 * been zeroed. We'd have no way to know that when restoring the vector
1283 * context & thus may load an outdated value for the most significant
1284 * bits of a vector register.
1285 */
1286 if (!msa && !thread_msa_context_live())
1287 return own_fpu(1);
1288
1289 /*
1290 * This task is using or has previously used MSA. Thus we require
1291 * that Status.FR == 1.
1292 */
762a1f43 1293 preempt_disable();
1db1af84 1294 was_fpu_owner = is_fpu_owner();
762a1f43 1295 err = own_fpu_inatomic(0);
1db1af84 1296 if (err)
762a1f43 1297 goto out;
1db1af84
PB
1298
1299 enable_msa();
1300 write_msa_csr(current->thread.fpu.msacsr);
1301 set_thread_flag(TIF_USEDMSA);
1302
1303 /*
1304 * If this is the first time that the task is using MSA and it has
1305 * previously used scalar FP in this time slice then we already nave
c9017757
PB
1306 * FP context which we shouldn't clobber. We do however need to clear
1307 * the upper 64b of each vector register so that this task has no
1308 * opportunity to see data left behind by another.
1db1af84 1309 */
c9017757
PB
1310 prior_msa = test_and_set_thread_flag(TIF_MSA_CTX_LIVE);
1311 if (!prior_msa && was_fpu_owner) {
1312 _init_msa_upper();
762a1f43
PB
1313
1314 goto out;
c9017757 1315 }
1db1af84 1316
c9017757
PB
1317 if (!prior_msa) {
1318 /*
1319 * Restore the least significant 64b of each vector register
1320 * from the existing scalar FP context.
1321 */
1322 _restore_fp(current);
b8340673 1323
c9017757
PB
1324 /*
1325 * The task has not formerly used MSA, so clear the upper 64b
1326 * of each vector register such that it cannot see data left
1327 * behind by another task.
1328 */
1329 _init_msa_upper();
1330 } else {
1331 /* We need to restore the vector context. */
1332 restore_msa(current);
b8340673 1333
c9017757
PB
1334 /* Restore the scalar FP control & status register */
1335 if (!was_fpu_owner)
d76e9b9f
JH
1336 write_32bit_cp1_register(CP1_STATUS,
1337 current->thread.fpu.fcr31);
c9017757 1338 }
762a1f43
PB
1339
1340out:
1341 preempt_enable();
1342
1db1af84
PB
1343 return 0;
1344}
1345
1da177e4
LT
1346asmlinkage void do_cpu(struct pt_regs *regs)
1347{
c3fc5cd5 1348 enum ctx_state prev_state;
60b0d655 1349 unsigned int __user *epc;
2a0b24f5 1350 unsigned long old_epc, old31;
304acb71 1351 void __user *fault_addr;
60b0d655 1352 unsigned int opcode;
304acb71 1353 unsigned long fcr31;
1da177e4 1354 unsigned int cpid;
597ce172 1355 int status, err;
f9bb4cf3 1356 unsigned long __maybe_unused flags;
304acb71 1357 int sig;
1da177e4 1358
c3fc5cd5 1359 prev_state = exception_enter();
1da177e4
LT
1360 cpid = (regs->cp0_cause >> CAUSEB_CE) & 3;
1361
83bee792
J
1362 if (cpid != 2)
1363 die_if_kernel("do_cpu invoked from kernel context!", regs);
1364
1da177e4
LT
1365 switch (cpid) {
1366 case 0:
60b0d655
MR
1367 epc = (unsigned int __user *)exception_epc(regs);
1368 old_epc = regs->cp0_epc;
2a0b24f5 1369 old31 = regs->regs[31];
60b0d655
MR
1370 opcode = 0;
1371 status = -1;
1da177e4 1372
60b0d655 1373 if (unlikely(compute_return_epc(regs) < 0))
27e28e8e 1374 break;
3c37026d 1375
10f6d99f 1376 if (!get_isa16_mode(regs->cp0_epc)) {
2a0b24f5
SH
1377 if (unlikely(get_user(opcode, epc) < 0))
1378 status = SIGSEGV;
1379
1380 if (!cpu_has_llsc && status < 0)
1381 status = simulate_llsc(regs, opcode);
2a0b24f5 1382 }
60b0d655
MR
1383
1384 if (status < 0)
1385 status = SIGILL;
1386
1387 if (unlikely(status > 0)) {
1388 regs->cp0_epc = old_epc; /* Undo skip-over. */
2a0b24f5 1389 regs->regs[31] = old31;
60b0d655
MR
1390 force_sig(status, current);
1391 }
1392
27e28e8e 1393 break;
1da177e4 1394
051ff44a
MR
1395 case 3:
1396 /*
2d83fea7
MR
1397 * The COP3 opcode space and consequently the CP0.Status.CU3
1398 * bit and the CP0.Cause.CE=3 encoding have been removed as
1399 * of the MIPS III ISA. From the MIPS IV and MIPS32r2 ISAs
1400 * up the space has been reused for COP1X instructions, that
1401 * are enabled by the CP0.Status.CU1 bit and consequently
1402 * use the CP0.Cause.CE=1 encoding for Coprocessor Unusable
1403 * exceptions. Some FPU-less processors that implement one
1404 * of these ISAs however use this code erroneously for COP1X
1405 * instructions. Therefore we redirect this trap to the FP
1406 * emulator too.
051ff44a 1407 */
2d83fea7 1408 if (raw_cpu_has_fpu || !cpu_has_mips_4_5_64_r2_r6) {
27e28e8e 1409 force_sig(SIGILL, current);
051ff44a 1410 break;
27e28e8e 1411 }
051ff44a
MR
1412 /* Fall through. */
1413
1da177e4 1414 case 1:
1db1af84 1415 err = enable_restore_fp_context(0);
1da177e4 1416
304acb71
MR
1417 if (raw_cpu_has_fpu && !err)
1418 break;
1da177e4 1419
304acb71
MR
1420 sig = fpu_emulator_cop1Handler(regs, &current->thread.fpu, 0,
1421 &fault_addr);
1422 fcr31 = current->thread.fpu.fcr31;
1423
1424 /*
1425 * We can't allow the emulated instruction to leave
1426 * any of the cause bits set in $fcr31.
1427 */
1428 current->thread.fpu.fcr31 &= ~FPU_CSR_ALL_X;
1429
1430 /* Send a signal if required. */
1431 if (!process_fpemu_return(sig, fault_addr, fcr31) && !err)
1432 mt_ase_fp_affinity();
1da177e4 1433
27e28e8e 1434 break;
1da177e4
LT
1435
1436 case 2:
69f3a7de 1437 raw_notifier_call_chain(&cu2_chain, CU2_EXCEPTION, regs);
27e28e8e 1438 break;
1da177e4
LT
1439 }
1440
c3fc5cd5 1441 exception_exit(prev_state);
1da177e4
LT
1442}
1443
64bedffe 1444asmlinkage void do_msa_fpe(struct pt_regs *regs, unsigned int msacsr)
2bcb3fbc
PB
1445{
1446 enum ctx_state prev_state;
1447
1448 prev_state = exception_enter();
e3b28831 1449 current->thread.trap_nr = (regs->cp0_cause >> 2) & 0x1f;
64bedffe 1450 if (notify_die(DIE_MSAFP, "MSA FP exception", regs, 0,
e3b28831 1451 current->thread.trap_nr, SIGFPE) == NOTIFY_STOP)
64bedffe
JH
1452 goto out;
1453
1454 /* Clear MSACSR.Cause before enabling interrupts */
1455 write_msa_csr(msacsr & ~MSA_CSR_CAUSEF);
1456 local_irq_enable();
1457
2bcb3fbc
PB
1458 die_if_kernel("do_msa_fpe invoked from kernel context!", regs);
1459 force_sig(SIGFPE, current);
64bedffe 1460out:
2bcb3fbc
PB
1461 exception_exit(prev_state);
1462}
1463
1db1af84
PB
1464asmlinkage void do_msa(struct pt_regs *regs)
1465{
1466 enum ctx_state prev_state;
1467 int err;
1468
1469 prev_state = exception_enter();
1470
1471 if (!cpu_has_msa || test_thread_flag(TIF_32BIT_FPREGS)) {
1472 force_sig(SIGILL, current);
1473 goto out;
1474 }
1475
1476 die_if_kernel("do_msa invoked from kernel context!", regs);
1477
1478 err = enable_restore_fp_context(1);
1479 if (err)
1480 force_sig(SIGILL, current);
1481out:
1482 exception_exit(prev_state);
1483}
1484
1da177e4
LT
1485asmlinkage void do_mdmx(struct pt_regs *regs)
1486{
c3fc5cd5
RB
1487 enum ctx_state prev_state;
1488
1489 prev_state = exception_enter();
1da177e4 1490 force_sig(SIGILL, current);
c3fc5cd5 1491 exception_exit(prev_state);
1da177e4
LT
1492}
1493
8bc6d05b
DD
1494/*
1495 * Called with interrupts disabled.
1496 */
1da177e4
LT
1497asmlinkage void do_watch(struct pt_regs *regs)
1498{
3b143cca 1499 siginfo_t info = { .si_signo = SIGTRAP, .si_code = TRAP_HWBKPT };
c3fc5cd5 1500 enum ctx_state prev_state;
b67b2b70
DD
1501 u32 cause;
1502
c3fc5cd5 1503 prev_state = exception_enter();
1da177e4 1504 /*
b67b2b70
DD
1505 * Clear WP (bit 22) bit of cause register so we don't loop
1506 * forever.
1da177e4 1507 */
b67b2b70
DD
1508 cause = read_c0_cause();
1509 cause &= ~(1 << 22);
1510 write_c0_cause(cause);
1511
1512 /*
1513 * If the current thread has the watch registers loaded, save
1514 * their values and send SIGTRAP. Otherwise another thread
1515 * left the registers set, clear them and continue.
1516 */
1517 if (test_tsk_thread_flag(current, TIF_LOAD_WATCH)) {
1518 mips_read_watch_registers();
8bc6d05b 1519 local_irq_enable();
3b143cca 1520 force_sig_info(SIGTRAP, &info, current);
8bc6d05b 1521 } else {
b67b2b70 1522 mips_clear_watch_registers();
8bc6d05b
DD
1523 local_irq_enable();
1524 }
c3fc5cd5 1525 exception_exit(prev_state);
1da177e4
LT
1526}
1527
1528asmlinkage void do_mcheck(struct pt_regs *regs)
1529{
cac4bcbc 1530 int multi_match = regs->cp0_status & ST0_TS;
c3fc5cd5 1531 enum ctx_state prev_state;
55c723e1 1532 mm_segment_t old_fs = get_fs();
cac4bcbc 1533
c3fc5cd5 1534 prev_state = exception_enter();
1da177e4 1535 show_regs(regs);
cac4bcbc
RB
1536
1537 if (multi_match) {
3c865dd9
JH
1538 dump_tlb_regs();
1539 pr_info("\n");
cac4bcbc
RB
1540 dump_tlb_all();
1541 }
1542
55c723e1
JH
1543 if (!user_mode(regs))
1544 set_fs(KERNEL_DS);
1545
e1bb8289 1546 show_code((unsigned int __user *) regs->cp0_epc);
cac4bcbc 1547
55c723e1
JH
1548 set_fs(old_fs);
1549
1da177e4
LT
1550 /*
1551 * Some chips may have other causes of machine check (e.g. SB1
1552 * graduation timer)
1553 */
1554 panic("Caught Machine Check exception - %scaused by multiple "
1555 "matching entries in the TLB.",
cac4bcbc 1556 (multi_match) ? "" : "not ");
1da177e4
LT
1557}
1558
340ee4b9
RB
1559asmlinkage void do_mt(struct pt_regs *regs)
1560{
41c594ab
RB
1561 int subcode;
1562
41c594ab
RB
1563 subcode = (read_vpe_c0_vpecontrol() & VPECONTROL_EXCPT)
1564 >> VPECONTROL_EXCPT_SHIFT;
1565 switch (subcode) {
1566 case 0:
e35a5e35 1567 printk(KERN_DEBUG "Thread Underflow\n");
41c594ab
RB
1568 break;
1569 case 1:
e35a5e35 1570 printk(KERN_DEBUG "Thread Overflow\n");
41c594ab
RB
1571 break;
1572 case 2:
e35a5e35 1573 printk(KERN_DEBUG "Invalid YIELD Qualifier\n");
41c594ab
RB
1574 break;
1575 case 3:
e35a5e35 1576 printk(KERN_DEBUG "Gating Storage Exception\n");
41c594ab
RB
1577 break;
1578 case 4:
e35a5e35 1579 printk(KERN_DEBUG "YIELD Scheduler Exception\n");
41c594ab
RB
1580 break;
1581 case 5:
f232c7e8 1582 printk(KERN_DEBUG "Gating Storage Scheduler Exception\n");
41c594ab
RB
1583 break;
1584 default:
e35a5e35 1585 printk(KERN_DEBUG "*** UNKNOWN THREAD EXCEPTION %d ***\n",
41c594ab
RB
1586 subcode);
1587 break;
1588 }
340ee4b9
RB
1589 die_if_kernel("MIPS MT Thread exception in kernel", regs);
1590
1591 force_sig(SIGILL, current);
1592}
1593
1594
e50c0a8f
RB
1595asmlinkage void do_dsp(struct pt_regs *regs)
1596{
1597 if (cpu_has_dsp)
ab75dc02 1598 panic("Unexpected DSP exception");
e50c0a8f
RB
1599
1600 force_sig(SIGILL, current);
1601}
1602
1da177e4
LT
1603asmlinkage void do_reserved(struct pt_regs *regs)
1604{
1605 /*
70342287 1606 * Game over - no way to handle this if it ever occurs. Most probably
1da177e4
LT
1607 * caused by a new unknown cpu type or after another deadly
1608 * hard/software error.
1609 */
1610 show_regs(regs);
1611 panic("Caught reserved exception %ld - should not happen.",
1612 (regs->cp0_cause & 0x7f) >> 2);
1613}
1614
39b8d525
RB
1615static int __initdata l1parity = 1;
1616static int __init nol1parity(char *s)
1617{
1618 l1parity = 0;
1619 return 1;
1620}
1621__setup("nol1par", nol1parity);
1622static int __initdata l2parity = 1;
1623static int __init nol2parity(char *s)
1624{
1625 l2parity = 0;
1626 return 1;
1627}
1628__setup("nol2par", nol2parity);
1629
1da177e4
LT
1630/*
1631 * Some MIPS CPUs can enable/disable for cache parity detection, but do
1632 * it different ways.
1633 */
1634static inline void parity_protection_init(void)
1635{
10cc3529 1636 switch (current_cpu_type()) {
1da177e4 1637 case CPU_24K:
98a41de9 1638 case CPU_34K:
39b8d525
RB
1639 case CPU_74K:
1640 case CPU_1004K:
442e14a2 1641 case CPU_1074K:
26ab96df 1642 case CPU_INTERAPTIV:
708ac4b8 1643 case CPU_PROAPTIV:
aced4cbd 1644 case CPU_P5600:
4695089f 1645 case CPU_QEMU_GENERIC:
4e88a862 1646 case CPU_I6400:
39b8d525
RB
1647 {
1648#define ERRCTL_PE 0x80000000
1649#define ERRCTL_L2P 0x00800000
1650 unsigned long errctl;
1651 unsigned int l1parity_present, l2parity_present;
1652
1653 errctl = read_c0_ecc();
1654 errctl &= ~(ERRCTL_PE|ERRCTL_L2P);
1655
1656 /* probe L1 parity support */
1657 write_c0_ecc(errctl | ERRCTL_PE);
1658 back_to_back_c0_hazard();
1659 l1parity_present = (read_c0_ecc() & ERRCTL_PE);
1660
1661 /* probe L2 parity support */
1662 write_c0_ecc(errctl|ERRCTL_L2P);
1663 back_to_back_c0_hazard();
1664 l2parity_present = (read_c0_ecc() & ERRCTL_L2P);
1665
1666 if (l1parity_present && l2parity_present) {
1667 if (l1parity)
1668 errctl |= ERRCTL_PE;
1669 if (l1parity ^ l2parity)
1670 errctl |= ERRCTL_L2P;
1671 } else if (l1parity_present) {
1672 if (l1parity)
1673 errctl |= ERRCTL_PE;
1674 } else if (l2parity_present) {
1675 if (l2parity)
1676 errctl |= ERRCTL_L2P;
1677 } else {
1678 /* No parity available */
1679 }
1680
1681 printk(KERN_INFO "Writing ErrCtl register=%08lx\n", errctl);
1682
1683 write_c0_ecc(errctl);
1684 back_to_back_c0_hazard();
1685 errctl = read_c0_ecc();
1686 printk(KERN_INFO "Readback ErrCtl register=%08lx\n", errctl);
1687
1688 if (l1parity_present)
1689 printk(KERN_INFO "Cache parity protection %sabled\n",
1690 (errctl & ERRCTL_PE) ? "en" : "dis");
1691
1692 if (l2parity_present) {
1693 if (l1parity_present && l1parity)
1694 errctl ^= ERRCTL_L2P;
1695 printk(KERN_INFO "L2 cache parity protection %sabled\n",
1696 (errctl & ERRCTL_L2P) ? "en" : "dis");
1697 }
1698 }
1699 break;
1700
1da177e4 1701 case CPU_5KC:
78d4803f 1702 case CPU_5KE:
2fa36399 1703 case CPU_LOONGSON1:
14f18b7f
RB
1704 write_c0_ecc(0x80000000);
1705 back_to_back_c0_hazard();
1706 /* Set the PE bit (bit 31) in the c0_errctl register. */
1707 printk(KERN_INFO "Cache parity protection %sabled\n",
1708 (read_c0_ecc() & 0x80000000) ? "en" : "dis");
1da177e4
LT
1709 break;
1710 case CPU_20KC:
1711 case CPU_25KF:
1712 /* Clear the DE bit (bit 16) in the c0_status register. */
1713 printk(KERN_INFO "Enable cache parity protection for "
1714 "MIPS 20KC/25KF CPUs.\n");
1715 clear_c0_status(ST0_DE);
1716 break;
1717 default:
1718 break;
1719 }
1720}
1721
1722asmlinkage void cache_parity_error(void)
1723{
1724 const int field = 2 * sizeof(unsigned long);
1725 unsigned int reg_val;
1726
1727 /* For the moment, report the problem and hang. */
1728 printk("Cache error exception:\n");
1729 printk("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1730 reg_val = read_c0_cacheerr();
1731 printk("c0_cacheerr == %08x\n", reg_val);
1732
1733 printk("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1734 reg_val & (1<<30) ? "secondary" : "primary",
1735 reg_val & (1<<31) ? "data" : "insn");
9c7d5768 1736 if ((cpu_has_mips_r2_r6) &&
721a9205 1737 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
6de20451
LY
1738 pr_err("Error bits: %s%s%s%s%s%s%s%s\n",
1739 reg_val & (1<<29) ? "ED " : "",
1740 reg_val & (1<<28) ? "ET " : "",
1741 reg_val & (1<<27) ? "ES " : "",
1742 reg_val & (1<<26) ? "EE " : "",
1743 reg_val & (1<<25) ? "EB " : "",
1744 reg_val & (1<<24) ? "EI " : "",
1745 reg_val & (1<<23) ? "E1 " : "",
1746 reg_val & (1<<22) ? "E0 " : "");
1747 } else {
1748 pr_err("Error bits: %s%s%s%s%s%s%s\n",
1749 reg_val & (1<<29) ? "ED " : "",
1750 reg_val & (1<<28) ? "ET " : "",
1751 reg_val & (1<<26) ? "EE " : "",
1752 reg_val & (1<<25) ? "EB " : "",
1753 reg_val & (1<<24) ? "EI " : "",
1754 reg_val & (1<<23) ? "E1 " : "",
1755 reg_val & (1<<22) ? "E0 " : "");
1756 }
1da177e4
LT
1757 printk("IDX: 0x%08x\n", reg_val & ((1<<22)-1));
1758
ec917c2c 1759#if defined(CONFIG_CPU_MIPS32) || defined(CONFIG_CPU_MIPS64)
1da177e4
LT
1760 if (reg_val & (1<<22))
1761 printk("DErrAddr0: 0x%0*lx\n", field, read_c0_derraddr0());
1762
1763 if (reg_val & (1<<23))
1764 printk("DErrAddr1: 0x%0*lx\n", field, read_c0_derraddr1());
1765#endif
1766
1767 panic("Can't handle the cache error!");
1768}
1769
75b5b5e0
LY
1770asmlinkage void do_ftlb(void)
1771{
1772 const int field = 2 * sizeof(unsigned long);
1773 unsigned int reg_val;
1774
1775 /* For the moment, report the problem and hang. */
9c7d5768 1776 if ((cpu_has_mips_r2_r6) &&
721a9205 1777 ((current_cpu_data.processor_id & 0xff0000) == PRID_COMP_MIPS)) {
75b5b5e0
LY
1778 pr_err("FTLB error exception, cp0_ecc=0x%08x:\n",
1779 read_c0_ecc());
1780 pr_err("cp0_errorepc == %0*lx\n", field, read_c0_errorepc());
1781 reg_val = read_c0_cacheerr();
1782 pr_err("c0_cacheerr == %08x\n", reg_val);
1783
1784 if ((reg_val & 0xc0000000) == 0xc0000000) {
1785 pr_err("Decoded c0_cacheerr: FTLB parity error\n");
1786 } else {
1787 pr_err("Decoded c0_cacheerr: %s cache fault in %s reference.\n",
1788 reg_val & (1<<30) ? "secondary" : "primary",
1789 reg_val & (1<<31) ? "data" : "insn");
1790 }
1791 } else {
1792 pr_err("FTLB error exception\n");
1793 }
1794 /* Just print the cacheerr bits for now */
1795 cache_parity_error();
1796}
1797
1da177e4
LT
1798/*
1799 * SDBBP EJTAG debug exception handler.
1800 * We skip the instruction and return to the next instruction.
1801 */
1802void ejtag_exception_handler(struct pt_regs *regs)
1803{
1804 const int field = 2 * sizeof(unsigned long);
2a0b24f5 1805 unsigned long depc, old_epc, old_ra;
1da177e4
LT
1806 unsigned int debug;
1807
70ae6126 1808 printk(KERN_DEBUG "SDBBP EJTAG debug exception - not handled yet, just ignored!\n");
1da177e4
LT
1809 depc = read_c0_depc();
1810 debug = read_c0_debug();
70ae6126 1811 printk(KERN_DEBUG "c0_depc = %0*lx, DEBUG = %08x\n", field, depc, debug);
1da177e4
LT
1812 if (debug & 0x80000000) {
1813 /*
1814 * In branch delay slot.
1815 * We cheat a little bit here and use EPC to calculate the
1816 * debug return address (DEPC). EPC is restored after the
1817 * calculation.
1818 */
1819 old_epc = regs->cp0_epc;
2a0b24f5 1820 old_ra = regs->regs[31];
1da177e4 1821 regs->cp0_epc = depc;
2a0b24f5 1822 compute_return_epc(regs);
1da177e4
LT
1823 depc = regs->cp0_epc;
1824 regs->cp0_epc = old_epc;
2a0b24f5 1825 regs->regs[31] = old_ra;
1da177e4
LT
1826 } else
1827 depc += 4;
1828 write_c0_depc(depc);
1829
1830#if 0
70ae6126 1831 printk(KERN_DEBUG "\n\n----- Enable EJTAG single stepping ----\n\n");
1da177e4
LT
1832 write_c0_debug(debug | 0x100);
1833#endif
1834}
1835
1836/*
1837 * NMI exception handler.
34bd92e2 1838 * No lock; only written during early bootup by CPU 0.
1da177e4 1839 */
34bd92e2
KC
1840static RAW_NOTIFIER_HEAD(nmi_chain);
1841
1842int register_nmi_notifier(struct notifier_block *nb)
1843{
1844 return raw_notifier_chain_register(&nmi_chain, nb);
1845}
1846
ff2d8b19 1847void __noreturn nmi_exception_handler(struct pt_regs *regs)
1da177e4 1848{
83e4da1e
LY
1849 char str[100];
1850
7963b3f1 1851 nmi_enter();
34bd92e2 1852 raw_notifier_call_chain(&nmi_chain, 0, regs);
41c594ab 1853 bust_spinlocks(1);
83e4da1e
LY
1854 snprintf(str, 100, "CPU%d NMI taken, CP0_EPC=%lx\n",
1855 smp_processor_id(), regs->cp0_epc);
1856 regs->cp0_epc = read_c0_errorepc();
1857 die(str, regs);
7963b3f1 1858 nmi_exit();
1da177e4
LT
1859}
1860
e01402b1
RB
1861#define VECTORSPACING 0x100 /* for EI/VI mode */
1862
1863unsigned long ebase;
1da177e4 1864unsigned long exception_handlers[32];
e01402b1 1865unsigned long vi_handlers[64];
1da177e4 1866
2d1b6e95 1867void __init *set_except_vector(int n, void *addr)
1da177e4
LT
1868{
1869 unsigned long handler = (unsigned long) addr;
b22d1b6a 1870 unsigned long old_handler;
1da177e4 1871
2a0b24f5
SH
1872#ifdef CONFIG_CPU_MICROMIPS
1873 /*
1874 * Only the TLB handlers are cache aligned with an even
1875 * address. All other handlers are on an odd address and
1876 * require no modification. Otherwise, MIPS32 mode will
1877 * be entered when handling any TLB exceptions. That
1878 * would be bad...since we must stay in microMIPS mode.
1879 */
1880 if (!(handler & 0x1))
1881 handler |= 1;
1882#endif
b22d1b6a 1883 old_handler = xchg(&exception_handlers[n], handler);
1da177e4 1884
1da177e4 1885 if (n == 0 && cpu_has_divec) {
2a0b24f5
SH
1886#ifdef CONFIG_CPU_MICROMIPS
1887 unsigned long jump_mask = ~((1 << 27) - 1);
1888#else
92bbe1b9 1889 unsigned long jump_mask = ~((1 << 28) - 1);
2a0b24f5 1890#endif
92bbe1b9
FF
1891 u32 *buf = (u32 *)(ebase + 0x200);
1892 unsigned int k0 = 26;
1893 if ((handler & jump_mask) == ((ebase + 0x200) & jump_mask)) {
1894 uasm_i_j(&buf, handler & ~jump_mask);
1895 uasm_i_nop(&buf);
1896 } else {
1897 UASM_i_LA(&buf, k0, handler);
1898 uasm_i_jr(&buf, k0);
1899 uasm_i_nop(&buf);
1900 }
1901 local_flush_icache_range(ebase + 0x200, (unsigned long)buf);
e01402b1
RB
1902 }
1903 return (void *)old_handler;
1904}
1905
86a1708a 1906static void do_default_vi(void)
6ba07e59
AN
1907{
1908 show_regs(get_irq_regs());
1909 panic("Caught unexpected vectored interrupt.");
1910}
1911
ef300e42 1912static void *set_vi_srs_handler(int n, vi_handler_t addr, int srs)
e01402b1
RB
1913{
1914 unsigned long handler;
1915 unsigned long old_handler = vi_handlers[n];
f6771dbb 1916 int srssets = current_cpu_data.srsets;
2a0b24f5 1917 u16 *h;
e01402b1
RB
1918 unsigned char *b;
1919
b72b7092 1920 BUG_ON(!cpu_has_veic && !cpu_has_vint);
e01402b1
RB
1921
1922 if (addr == NULL) {
1923 handler = (unsigned long) do_default_vi;
1924 srs = 0;
41c594ab 1925 } else
e01402b1 1926 handler = (unsigned long) addr;
2a0b24f5 1927 vi_handlers[n] = handler;
e01402b1
RB
1928
1929 b = (unsigned char *)(ebase + 0x200 + n*VECTORSPACING);
1930
f6771dbb 1931 if (srs >= srssets)
e01402b1
RB
1932 panic("Shadow register set %d not supported", srs);
1933
1934 if (cpu_has_veic) {
1935 if (board_bind_eic_interrupt)
49a89efb 1936 board_bind_eic_interrupt(n, srs);
41c594ab 1937 } else if (cpu_has_vint) {
e01402b1 1938 /* SRSMap is only defined if shadow sets are implemented */
f6771dbb 1939 if (srssets > 1)
49a89efb 1940 change_c0_srsmap(0xf << n*4, srs << n*4);
e01402b1
RB
1941 }
1942
1943 if (srs == 0) {
1944 /*
1945 * If no shadow set is selected then use the default handler
2a0b24f5 1946 * that does normal register saving and standard interrupt exit
e01402b1 1947 */
e01402b1
RB
1948 extern char except_vec_vi, except_vec_vi_lui;
1949 extern char except_vec_vi_ori, except_vec_vi_end;
c65a5480 1950 extern char rollback_except_vec_vi;
f94d9a8e 1951 char *vec_start = using_rollback_handler() ?
c65a5480 1952 &rollback_except_vec_vi : &except_vec_vi;
2a0b24f5
SH
1953#if defined(CONFIG_CPU_MICROMIPS) || defined(CONFIG_CPU_BIG_ENDIAN)
1954 const int lui_offset = &except_vec_vi_lui - vec_start + 2;
1955 const int ori_offset = &except_vec_vi_ori - vec_start + 2;
1956#else
c65a5480
AN
1957 const int lui_offset = &except_vec_vi_lui - vec_start;
1958 const int ori_offset = &except_vec_vi_ori - vec_start;
2a0b24f5
SH
1959#endif
1960 const int handler_len = &except_vec_vi_end - vec_start;
e01402b1
RB
1961
1962 if (handler_len > VECTORSPACING) {
1963 /*
1964 * Sigh... panicing won't help as the console
1965 * is probably not configured :(
1966 */
49a89efb 1967 panic("VECTORSPACING too small");
e01402b1
RB
1968 }
1969
2a0b24f5
SH
1970 set_handler(((unsigned long)b - ebase), vec_start,
1971#ifdef CONFIG_CPU_MICROMIPS
1972 (handler_len - 1));
1973#else
1974 handler_len);
1975#endif
2a0b24f5
SH
1976 h = (u16 *)(b + lui_offset);
1977 *h = (handler >> 16) & 0xffff;
1978 h = (u16 *)(b + ori_offset);
1979 *h = (handler & 0xffff);
e0cee3ee
TB
1980 local_flush_icache_range((unsigned long)b,
1981 (unsigned long)(b+handler_len));
e01402b1
RB
1982 }
1983 else {
1984 /*
2a0b24f5
SH
1985 * In other cases jump directly to the interrupt handler. It
1986 * is the handler's responsibility to save registers if required
1987 * (eg hi/lo) and return from the exception using "eret".
e01402b1 1988 */
2a0b24f5
SH
1989 u32 insn;
1990
1991 h = (u16 *)b;
1992 /* j handler */
1993#ifdef CONFIG_CPU_MICROMIPS
1994 insn = 0xd4000000 | (((u32)handler & 0x07ffffff) >> 1);
1995#else
1996 insn = 0x08000000 | (((u32)handler & 0x0fffffff) >> 2);
1997#endif
1998 h[0] = (insn >> 16) & 0xffff;
1999 h[1] = insn & 0xffff;
2000 h[2] = 0;
2001 h[3] = 0;
e0cee3ee
TB
2002 local_flush_icache_range((unsigned long)b,
2003 (unsigned long)(b+8));
1da177e4 2004 }
e01402b1 2005
1da177e4
LT
2006 return (void *)old_handler;
2007}
2008
ef300e42 2009void *set_vi_handler(int n, vi_handler_t addr)
e01402b1 2010{
ff3eab2a 2011 return set_vi_srs_handler(n, addr, 0);
e01402b1 2012}
f41ae0b2 2013
1da177e4
LT
2014extern void tlb_init(void);
2015
42f77542
RB
2016/*
2017 * Timer interrupt
2018 */
2019int cp0_compare_irq;
68b6352c 2020EXPORT_SYMBOL_GPL(cp0_compare_irq);
010c108d 2021int cp0_compare_irq_shift;
42f77542
RB
2022
2023/*
2024 * Performance counter IRQ or -1 if shared with timer
2025 */
2026int cp0_perfcount_irq;
2027EXPORT_SYMBOL_GPL(cp0_perfcount_irq);
2028
8f7ff027
JH
2029/*
2030 * Fast debug channel IRQ or -1 if not present
2031 */
2032int cp0_fdc_irq;
2033EXPORT_SYMBOL_GPL(cp0_fdc_irq);
2034
078a55fc 2035static int noulri;
bdc94eb4
CD
2036
2037static int __init ulri_disable(char *s)
2038{
2039 pr_info("Disabling ulri\n");
2040 noulri = 1;
2041
2042 return 1;
2043}
2044__setup("noulri", ulri_disable);
2045
ae4ce454
JH
2046/* configure STATUS register */
2047static void configure_status(void)
1da177e4 2048{
1da177e4
LT
2049 /*
2050 * Disable coprocessors and select 32-bit or 64-bit addressing
2051 * and the 16/32 or 32/32 FPR register model. Reset the BEV
2052 * flag that some firmware may have left set and the TS bit (for
2053 * IP27). Set XX for ISA IV code to work.
2054 */
ae4ce454 2055 unsigned int status_set = ST0_CU0;
875d43e7 2056#ifdef CONFIG_64BIT
1da177e4
LT
2057 status_set |= ST0_FR|ST0_KX|ST0_SX|ST0_UX;
2058#endif
adb37892 2059 if (current_cpu_data.isa_level & MIPS_CPU_ISA_IV)
1da177e4 2060 status_set |= ST0_XX;
bbaf238b
CD
2061 if (cpu_has_dsp)
2062 status_set |= ST0_MX;
2063
b38c7399 2064 change_c0_status(ST0_CU|ST0_MX|ST0_RE|ST0_FR|ST0_BEV|ST0_TS|ST0_KX|ST0_SX|ST0_UX,
1da177e4 2065 status_set);
ae4ce454
JH
2066}
2067
2068/* configure HWRENA register */
2069static void configure_hwrena(void)
2070{
2071 unsigned int hwrena = cpu_hwrena_impl_bits;
1da177e4 2072
9c7d5768 2073 if (cpu_has_mips_r2_r6)
18d693b3 2074 hwrena |= 0x0000000f;
a3692020 2075
18d693b3
KC
2076 if (!noulri && cpu_has_userlocal)
2077 hwrena |= (1 << 29);
a3692020 2078
18d693b3
KC
2079 if (hwrena)
2080 write_c0_hwrena(hwrena);
ae4ce454 2081}
e01402b1 2082
ae4ce454
JH
2083static void configure_exception_vector(void)
2084{
e01402b1 2085 if (cpu_has_veic || cpu_has_vint) {
9fb4c2b9 2086 unsigned long sr = set_c0_status(ST0_BEV);
49a89efb 2087 write_c0_ebase(ebase);
9fb4c2b9 2088 write_c0_status(sr);
e01402b1 2089 /* Setting vector spacing enables EI/VI mode */
49a89efb 2090 change_c0_intctl(0x3e0, VECTORSPACING);
e01402b1 2091 }
d03d0a57
RB
2092 if (cpu_has_divec) {
2093 if (cpu_has_mipsmt) {
2094 unsigned int vpflags = dvpe();
2095 set_c0_cause(CAUSEF_IV);
2096 evpe(vpflags);
2097 } else
2098 set_c0_cause(CAUSEF_IV);
2099 }
ae4ce454
JH
2100}
2101
2102void per_cpu_trap_init(bool is_boot_cpu)
2103{
2104 unsigned int cpu = smp_processor_id();
ae4ce454
JH
2105
2106 configure_status();
2107 configure_hwrena();
2108
ae4ce454 2109 configure_exception_vector();
3b1d4ed5
RB
2110
2111 /*
2112 * Before R2 both interrupt numbers were fixed to 7, so on R2 only:
2113 *
2114 * o read IntCtl.IPTI to determine the timer interrupt
2115 * o read IntCtl.IPPCI to determine the performance counter interrupt
8f7ff027 2116 * o read IntCtl.IPFDC to determine the fast debug channel interrupt
3b1d4ed5 2117 */
9c7d5768 2118 if (cpu_has_mips_r2_r6) {
04d83f94
MC
2119 /*
2120 * We shouldn't trust a secondary core has a sane EBASE register
2121 * so use the one calculated by the boot CPU.
2122 */
2123 if (!is_boot_cpu)
2124 write_c0_ebase(ebase);
2125
010c108d
DV
2126 cp0_compare_irq_shift = CAUSEB_TI - CAUSEB_IP;
2127 cp0_compare_irq = (read_c0_intctl() >> INTCTLB_IPTI) & 7;
2128 cp0_perfcount_irq = (read_c0_intctl() >> INTCTLB_IPPCI) & 7;
8f7ff027
JH
2129 cp0_fdc_irq = (read_c0_intctl() >> INTCTLB_IPFDC) & 7;
2130 if (!cp0_fdc_irq)
2131 cp0_fdc_irq = -1;
2132
c3e838a2
CD
2133 } else {
2134 cp0_compare_irq = CP0_LEGACY_COMPARE_IRQ;
c6a4ebb9 2135 cp0_compare_irq_shift = CP0_LEGACY_PERFCNT_IRQ;
c3e838a2 2136 cp0_perfcount_irq = -1;
8f7ff027 2137 cp0_fdc_irq = -1;
3b1d4ed5
RB
2138 }
2139
48c4ac97
DD
2140 if (!cpu_data[cpu].asid_cache)
2141 cpu_data[cpu].asid_cache = ASID_FIRST_VERSION;
1da177e4
LT
2142
2143 atomic_inc(&init_mm.mm_count);
2144 current->active_mm = &init_mm;
2145 BUG_ON(current->mm);
2146 enter_lazy_tlb(&init_mm, current);
2147
761b4493
MC
2148 /* Boot CPU's cache setup in setup_arch(). */
2149 if (!is_boot_cpu)
2150 cpu_cache_init();
2151 tlb_init();
3d8bfdd0 2152 TLBMISS_HANDLER_SETUP();
1da177e4
LT
2153}
2154
e01402b1 2155/* Install CPU exception handler */
078a55fc 2156void set_handler(unsigned long offset, void *addr, unsigned long size)
e01402b1 2157{
2a0b24f5
SH
2158#ifdef CONFIG_CPU_MICROMIPS
2159 memcpy((void *)(ebase + offset), ((unsigned char *)addr - 1), size);
2160#else
e01402b1 2161 memcpy((void *)(ebase + offset), addr, size);
2a0b24f5 2162#endif
e0cee3ee 2163 local_flush_icache_range(ebase + offset, ebase + offset + size);
e01402b1
RB
2164}
2165
078a55fc 2166static char panic_null_cerr[] =
641e97f3
RB
2167 "Trying to set NULL cache error exception handler";
2168
42fe7ee3
RB
2169/*
2170 * Install uncached CPU exception handler.
2171 * This is suitable only for the cache error exception which is the only
2172 * exception handler that is being run uncached.
2173 */
078a55fc 2174void set_uncached_handler(unsigned long offset, void *addr,
234fcd14 2175 unsigned long size)
e01402b1 2176{
4f81b01a 2177 unsigned long uncached_ebase = CKSEG1ADDR(ebase);
e01402b1 2178
641e97f3
RB
2179 if (!addr)
2180 panic(panic_null_cerr);
2181
e01402b1
RB
2182 memcpy((void *)(uncached_ebase + offset), addr, size);
2183}
2184
5b10496b
AN
2185static int __initdata rdhwr_noopt;
2186static int __init set_rdhwr_noopt(char *str)
2187{
2188 rdhwr_noopt = 1;
2189 return 1;
2190}
2191
2192__setup("rdhwr_noopt", set_rdhwr_noopt);
2193
1da177e4
LT
2194void __init trap_init(void)
2195{
2a0b24f5 2196 extern char except_vec3_generic;
1da177e4 2197 extern char except_vec4;
2a0b24f5 2198 extern char except_vec3_r4000;
1da177e4 2199 unsigned long i;
c65a5480
AN
2200
2201 check_wait();
1da177e4 2202
9fb4c2b9
CD
2203 if (cpu_has_veic || cpu_has_vint) {
2204 unsigned long size = 0x200 + VECTORSPACING*64;
2205 ebase = (unsigned long)
2206 __alloc_bootmem(size, 1 << fls(size), 0);
2207 } else {
a13c9962
PB
2208 ebase = CAC_BASE;
2209
9c7d5768 2210 if (cpu_has_mips_r2_r6)
566f74f6
DD
2211 ebase += (read_c0_ebase() & 0x3ffff000);
2212 }
e01402b1 2213
c6213c6c
SH
2214 if (cpu_has_mmips) {
2215 unsigned int config3 = read_c0_config3();
2216
2217 if (IS_ENABLED(CONFIG_CPU_MICROMIPS))
2218 write_c0_config3(config3 | MIPS_CONF3_ISA_OE);
2219 else
2220 write_c0_config3(config3 & ~MIPS_CONF3_ISA_OE);
2221 }
2222
6fb97eff
KC
2223 if (board_ebase_setup)
2224 board_ebase_setup();
6650df3c 2225 per_cpu_trap_init(true);
1da177e4
LT
2226
2227 /*
2228 * Copy the generic exception handlers to their final destination.
92a76f6d 2229 * This will be overridden later as suitable for a particular
1da177e4
LT
2230 * configuration.
2231 */
e01402b1 2232 set_handler(0x180, &except_vec3_generic, 0x80);
1da177e4
LT
2233
2234 /*
2235 * Setup default vectors
2236 */
2237 for (i = 0; i <= 31; i++)
2238 set_except_vector(i, handle_reserved);
2239
2240 /*
2241 * Copy the EJTAG debug exception vector handler code to it's final
2242 * destination.
2243 */
e01402b1 2244 if (cpu_has_ejtag && board_ejtag_handler_setup)
49a89efb 2245 board_ejtag_handler_setup();
1da177e4
LT
2246
2247 /*
2248 * Only some CPUs have the watch exceptions.
2249 */
2250 if (cpu_has_watch)
1b505def 2251 set_except_vector(EXCCODE_WATCH, handle_watch);
1da177e4
LT
2252
2253 /*
e01402b1 2254 * Initialise interrupt handlers
1da177e4 2255 */
e01402b1
RB
2256 if (cpu_has_veic || cpu_has_vint) {
2257 int nvec = cpu_has_veic ? 64 : 8;
2258 for (i = 0; i < nvec; i++)
ff3eab2a 2259 set_vi_handler(i, NULL);
e01402b1
RB
2260 }
2261 else if (cpu_has_divec)
2262 set_handler(0x200, &except_vec4, 0x8);
1da177e4
LT
2263
2264 /*
2265 * Some CPUs can enable/disable for cache parity detection, but does
2266 * it different ways.
2267 */
2268 parity_protection_init();
2269
2270 /*
2271 * The Data Bus Errors / Instruction Bus Errors are signaled
2272 * by external hardware. Therefore these two exceptions
2273 * may have board specific handlers.
2274 */
2275 if (board_be_init)
2276 board_be_init();
2277
1b505def
JH
2278 set_except_vector(EXCCODE_INT, using_rollback_handler() ?
2279 rollback_handle_int : handle_int);
2280 set_except_vector(EXCCODE_MOD, handle_tlbm);
2281 set_except_vector(EXCCODE_TLBL, handle_tlbl);
2282 set_except_vector(EXCCODE_TLBS, handle_tlbs);
1da177e4 2283
1b505def
JH
2284 set_except_vector(EXCCODE_ADEL, handle_adel);
2285 set_except_vector(EXCCODE_ADES, handle_ades);
1da177e4 2286
1b505def
JH
2287 set_except_vector(EXCCODE_IBE, handle_ibe);
2288 set_except_vector(EXCCODE_DBE, handle_dbe);
1da177e4 2289
1b505def
JH
2290 set_except_vector(EXCCODE_SYS, handle_sys);
2291 set_except_vector(EXCCODE_BP, handle_bp);
2292 set_except_vector(EXCCODE_RI, rdhwr_noopt ? handle_ri :
5b10496b
AN
2293 (cpu_has_vtag_icache ?
2294 handle_ri_rdhwr_vivt : handle_ri_rdhwr));
1b505def
JH
2295 set_except_vector(EXCCODE_CPU, handle_cpu);
2296 set_except_vector(EXCCODE_OV, handle_ov);
2297 set_except_vector(EXCCODE_TR, handle_tr);
2298 set_except_vector(EXCCODE_MSAFPE, handle_msa_fpe);
1da177e4 2299
10cc3529
RB
2300 if (current_cpu_type() == CPU_R6000 ||
2301 current_cpu_type() == CPU_R6000A) {
1da177e4
LT
2302 /*
2303 * The R6000 is the only R-series CPU that features a machine
2304 * check exception (similar to the R4000 cache error) and
2305 * unaligned ldc1/sdc1 exception. The handlers have not been
70342287 2306 * written yet. Well, anyway there is no R6000 machine on the
1da177e4
LT
2307 * current list of targets for Linux/MIPS.
2308 * (Duh, crap, there is someone with a triple R6k machine)
2309 */
2310 //set_except_vector(14, handle_mc);
2311 //set_except_vector(15, handle_ndc);
2312 }
2313
e01402b1
RB
2314
2315 if (board_nmi_handler_setup)
2316 board_nmi_handler_setup();
2317
e50c0a8f 2318 if (cpu_has_fpu && !cpu_has_nofpuex)
1b505def 2319 set_except_vector(EXCCODE_FPE, handle_fpe);
e50c0a8f 2320
1b505def 2321 set_except_vector(MIPS_EXCCODE_TLBPAR, handle_ftlb);
5890f70f
LY
2322
2323 if (cpu_has_rixiex) {
1b505def
JH
2324 set_except_vector(EXCCODE_TLBRI, tlb_do_page_fault_0);
2325 set_except_vector(EXCCODE_TLBXI, tlb_do_page_fault_0);
5890f70f
LY
2326 }
2327
1b505def
JH
2328 set_except_vector(EXCCODE_MSADIS, handle_msa);
2329 set_except_vector(EXCCODE_MDMX, handle_mdmx);
e50c0a8f
RB
2330
2331 if (cpu_has_mcheck)
1b505def 2332 set_except_vector(EXCCODE_MCHECK, handle_mcheck);
e50c0a8f 2333
340ee4b9 2334 if (cpu_has_mipsmt)
1b505def 2335 set_except_vector(EXCCODE_THREAD, handle_mt);
340ee4b9 2336
1b505def 2337 set_except_vector(EXCCODE_DSPDIS, handle_dsp);
e50c0a8f 2338
fcbf1dfd
DD
2339 if (board_cache_error_setup)
2340 board_cache_error_setup();
2341
e50c0a8f
RB
2342 if (cpu_has_vce)
2343 /* Special exception: R4[04]00 uses also the divec space. */
2a0b24f5 2344 set_handler(0x180, &except_vec3_r4000, 0x100);
e50c0a8f 2345 else if (cpu_has_4kex)
2a0b24f5 2346 set_handler(0x180, &except_vec3_generic, 0x80);
e50c0a8f 2347 else
2a0b24f5 2348 set_handler(0x080, &except_vec3_generic, 0x80);
e50c0a8f 2349
e0cee3ee 2350 local_flush_icache_range(ebase, ebase + 0x400);
0510617b
TB
2351
2352 sort_extable(__start___dbe_table, __stop___dbe_table);
69f3a7de 2353
4483b159 2354 cu2_notifier(default_cu2_call, 0x80000000); /* Run last */
1da177e4 2355}
ae4ce454
JH
2356
2357static int trap_pm_notifier(struct notifier_block *self, unsigned long cmd,
2358 void *v)
2359{
2360 switch (cmd) {
2361 case CPU_PM_ENTER_FAILED:
2362 case CPU_PM_EXIT:
2363 configure_status();
2364 configure_hwrena();
2365 configure_exception_vector();
2366
2367 /* Restore register with CPU number for TLB handlers */
2368 TLBMISS_HANDLER_RESTORE();
2369
2370 break;
2371 }
2372
2373 return NOTIFY_OK;
2374}
2375
2376static struct notifier_block trap_pm_notifier_block = {
2377 .notifier_call = trap_pm_notifier,
2378};
2379
2380static int __init trap_pm_init(void)
2381{
2382 return cpu_pm_register_notifier(&trap_pm_notifier_block);
2383}
2384arch_initcall(trap_pm_init);
This page took 1.002869 seconds and 5 git commands to generate.