Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * This file is subject to the terms and conditions of the GNU General Public | |
3 | * License. See the file "COPYING" in the main directory of this archive | |
4 | * for more details. | |
5 | * | |
6 | * Synthesize TLB refill handlers at runtime. | |
7 | * | |
70342287 RB |
8 | * Copyright (C) 2004, 2005, 2006, 2008 Thiemo Seufer |
9 | * Copyright (C) 2005, 2007, 2008, 2009 Maciej W. Rozycki | |
41c594ab | 10 | * Copyright (C) 2006 Ralf Baechle (ralf@linux-mips.org) |
fd062c84 | 11 | * Copyright (C) 2008, 2009 Cavium Networks, Inc. |
113c62d9 | 12 | * Copyright (C) 2011 MIPS Technologies, Inc. |
41c594ab RB |
13 | * |
14 | * ... and the days got worse and worse and now you see | |
15 | * I've gone completly out of my mind. | |
16 | * | |
17 | * They're coming to take me a away haha | |
18 | * they're coming to take me a away hoho hihi haha | |
19 | * to the funny farm where code is beautiful all the time ... | |
20 | * | |
21 | * (Condolences to Napoleon XIV) | |
1da177e4 LT |
22 | */ |
23 | ||
95affdda | 24 | #include <linux/bug.h> |
1da177e4 LT |
25 | #include <linux/kernel.h> |
26 | #include <linux/types.h> | |
631330f5 | 27 | #include <linux/smp.h> |
1da177e4 LT |
28 | #include <linux/string.h> |
29 | #include <linux/init.h> | |
3d8bfdd0 | 30 | #include <linux/cache.h> |
1da177e4 | 31 | |
3d8bfdd0 DD |
32 | #include <asm/cacheflush.h> |
33 | #include <asm/pgtable.h> | |
1da177e4 | 34 | #include <asm/war.h> |
3482d713 | 35 | #include <asm/uasm.h> |
b81947c6 | 36 | #include <asm/setup.h> |
e30ec452 | 37 | |
1ec56329 DD |
38 | /* |
39 | * TLB load/store/modify handlers. | |
40 | * | |
41 | * Only the fastpath gets synthesized at runtime, the slowpath for | |
42 | * do_page_fault remains normal asm. | |
43 | */ | |
44 | extern void tlb_do_page_fault_0(void); | |
45 | extern void tlb_do_page_fault_1(void); | |
46 | ||
bf28607f DD |
47 | struct work_registers { |
48 | int r1; | |
49 | int r2; | |
50 | int r3; | |
51 | }; | |
52 | ||
53 | struct tlb_reg_save { | |
54 | unsigned long a; | |
55 | unsigned long b; | |
56 | } ____cacheline_aligned_in_smp; | |
57 | ||
58 | static struct tlb_reg_save handler_reg_save[NR_CPUS]; | |
1ec56329 | 59 | |
aeffdbba | 60 | static inline int r45k_bvahwbug(void) |
1da177e4 LT |
61 | { |
62 | /* XXX: We should probe for the presence of this bug, but we don't. */ | |
63 | return 0; | |
64 | } | |
65 | ||
aeffdbba | 66 | static inline int r4k_250MHZhwbug(void) |
1da177e4 LT |
67 | { |
68 | /* XXX: We should probe for the presence of this bug, but we don't. */ | |
69 | return 0; | |
70 | } | |
71 | ||
aeffdbba | 72 | static inline int __maybe_unused bcm1250_m3_war(void) |
1da177e4 LT |
73 | { |
74 | return BCM1250_M3_WAR; | |
75 | } | |
76 | ||
aeffdbba | 77 | static inline int __maybe_unused r10000_llsc_war(void) |
1da177e4 LT |
78 | { |
79 | return R10000_LLSC_WAR; | |
80 | } | |
81 | ||
cc33ae43 DD |
82 | static int use_bbit_insns(void) |
83 | { | |
84 | switch (current_cpu_type()) { | |
85 | case CPU_CAVIUM_OCTEON: | |
86 | case CPU_CAVIUM_OCTEON_PLUS: | |
87 | case CPU_CAVIUM_OCTEON2: | |
88 | return 1; | |
89 | default: | |
90 | return 0; | |
91 | } | |
92 | } | |
93 | ||
2c8c53e2 DD |
94 | static int use_lwx_insns(void) |
95 | { | |
96 | switch (current_cpu_type()) { | |
97 | case CPU_CAVIUM_OCTEON2: | |
98 | return 1; | |
99 | default: | |
100 | return 0; | |
101 | } | |
102 | } | |
103 | #if defined(CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE) && \ | |
104 | CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE > 0 | |
105 | static bool scratchpad_available(void) | |
106 | { | |
107 | return true; | |
108 | } | |
109 | static int scratchpad_offset(int i) | |
110 | { | |
111 | /* | |
112 | * CVMSEG starts at address -32768 and extends for | |
113 | * CAVIUM_OCTEON_CVMSEG_SIZE 128 byte cache lines. | |
114 | */ | |
115 | i += 1; /* Kernel use starts at the top and works down. */ | |
116 | return CONFIG_CAVIUM_OCTEON_CVMSEG_SIZE * 128 - (8 * i) - 32768; | |
117 | } | |
118 | #else | |
119 | static bool scratchpad_available(void) | |
120 | { | |
121 | return false; | |
122 | } | |
123 | static int scratchpad_offset(int i) | |
124 | { | |
125 | BUG(); | |
e1c87d2a DD |
126 | /* Really unreachable, but evidently some GCC want this. */ |
127 | return 0; | |
2c8c53e2 DD |
128 | } |
129 | #endif | |
8df5beac MR |
130 | /* |
131 | * Found by experiment: At least some revisions of the 4kc throw under | |
132 | * some circumstances a machine check exception, triggered by invalid | |
133 | * values in the index register. Delaying the tlbp instruction until | |
134 | * after the next branch, plus adding an additional nop in front of | |
135 | * tlbwi/tlbwr avoids the invalid index register values. Nobody knows | |
136 | * why; it's not an issue caused by the core RTL. | |
137 | * | |
138 | */ | |
234fcd14 | 139 | static int __cpuinit m4kc_tlbp_war(void) |
8df5beac MR |
140 | { |
141 | return (current_cpu_data.processor_id & 0xffff00) == | |
142 | (PRID_COMP_MIPS | PRID_IMP_4KC); | |
143 | } | |
144 | ||
e30ec452 | 145 | /* Handle labels (which must be positive integers). */ |
1da177e4 | 146 | enum label_id { |
e30ec452 | 147 | label_second_part = 1, |
1da177e4 LT |
148 | label_leave, |
149 | label_vmalloc, | |
150 | label_vmalloc_done, | |
02a54177 RB |
151 | label_tlbw_hazard_0, |
152 | label_split = label_tlbw_hazard_0 + 8, | |
6dd9344c DD |
153 | label_tlbl_goaround1, |
154 | label_tlbl_goaround2, | |
1da177e4 LT |
155 | label_nopage_tlbl, |
156 | label_nopage_tlbs, | |
157 | label_nopage_tlbm, | |
158 | label_smp_pgtable_change, | |
159 | label_r3000_write_probe_fail, | |
1ec56329 | 160 | label_large_segbits_fault, |
aa1762f4 | 161 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
fd062c84 DD |
162 | label_tlb_huge_update, |
163 | #endif | |
1da177e4 LT |
164 | }; |
165 | ||
e30ec452 TS |
166 | UASM_L_LA(_second_part) |
167 | UASM_L_LA(_leave) | |
e30ec452 TS |
168 | UASM_L_LA(_vmalloc) |
169 | UASM_L_LA(_vmalloc_done) | |
02a54177 | 170 | /* _tlbw_hazard_x is handled differently. */ |
e30ec452 | 171 | UASM_L_LA(_split) |
6dd9344c DD |
172 | UASM_L_LA(_tlbl_goaround1) |
173 | UASM_L_LA(_tlbl_goaround2) | |
e30ec452 TS |
174 | UASM_L_LA(_nopage_tlbl) |
175 | UASM_L_LA(_nopage_tlbs) | |
176 | UASM_L_LA(_nopage_tlbm) | |
177 | UASM_L_LA(_smp_pgtable_change) | |
178 | UASM_L_LA(_r3000_write_probe_fail) | |
1ec56329 | 179 | UASM_L_LA(_large_segbits_fault) |
aa1762f4 | 180 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
fd062c84 DD |
181 | UASM_L_LA(_tlb_huge_update) |
182 | #endif | |
656be92f | 183 | |
02a54177 RB |
184 | static int __cpuinitdata hazard_instance; |
185 | ||
f151f3b9 KC |
186 | static void __cpuinit uasm_bgezl_hazard(u32 **p, |
187 | struct uasm_reloc **r, | |
188 | int instance) | |
02a54177 RB |
189 | { |
190 | switch (instance) { | |
191 | case 0 ... 7: | |
192 | uasm_il_bgezl(p, r, 0, label_tlbw_hazard_0 + instance); | |
193 | return; | |
194 | default: | |
195 | BUG(); | |
196 | } | |
197 | } | |
198 | ||
f151f3b9 KC |
199 | static void __cpuinit uasm_bgezl_label(struct uasm_label **l, |
200 | u32 **p, | |
201 | int instance) | |
02a54177 RB |
202 | { |
203 | switch (instance) { | |
204 | case 0 ... 7: | |
205 | uasm_build_label(l, *p, label_tlbw_hazard_0 + instance); | |
206 | break; | |
207 | default: | |
208 | BUG(); | |
209 | } | |
210 | } | |
211 | ||
92b1e6a6 | 212 | /* |
a2c763e0 RB |
213 | * pgtable bits are assigned dynamically depending on processor feature |
214 | * and statically based on kernel configuration. This spits out the actual | |
70342287 | 215 | * values the kernel is using. Required to make sense from disassembled |
a2c763e0 | 216 | * TLB exception handlers. |
92b1e6a6 | 217 | */ |
a2c763e0 RB |
218 | static void output_pgtable_bits_defines(void) |
219 | { | |
220 | #define pr_define(fmt, ...) \ | |
221 | pr_debug("#define " fmt, ##__VA_ARGS__) | |
222 | ||
223 | pr_debug("#include <asm/asm.h>\n"); | |
224 | pr_debug("#include <asm/regdef.h>\n"); | |
225 | pr_debug("\n"); | |
226 | ||
227 | pr_define("_PAGE_PRESENT_SHIFT %d\n", _PAGE_PRESENT_SHIFT); | |
228 | pr_define("_PAGE_READ_SHIFT %d\n", _PAGE_READ_SHIFT); | |
229 | pr_define("_PAGE_WRITE_SHIFT %d\n", _PAGE_WRITE_SHIFT); | |
230 | pr_define("_PAGE_ACCESSED_SHIFT %d\n", _PAGE_ACCESSED_SHIFT); | |
231 | pr_define("_PAGE_MODIFIED_SHIFT %d\n", _PAGE_MODIFIED_SHIFT); | |
970d032f | 232 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
a2c763e0 | 233 | pr_define("_PAGE_HUGE_SHIFT %d\n", _PAGE_HUGE_SHIFT); |
970d032f | 234 | pr_define("_PAGE_SPLITTING_SHIFT %d\n", _PAGE_SPLITTING_SHIFT); |
a2c763e0 RB |
235 | #endif |
236 | if (cpu_has_rixi) { | |
237 | #ifdef _PAGE_NO_EXEC_SHIFT | |
238 | pr_define("_PAGE_NO_EXEC_SHIFT %d\n", _PAGE_NO_EXEC_SHIFT); | |
239 | #endif | |
240 | #ifdef _PAGE_NO_READ_SHIFT | |
241 | pr_define("_PAGE_NO_READ_SHIFT %d\n", _PAGE_NO_READ_SHIFT); | |
242 | #endif | |
243 | } | |
244 | pr_define("_PAGE_GLOBAL_SHIFT %d\n", _PAGE_GLOBAL_SHIFT); | |
245 | pr_define("_PAGE_VALID_SHIFT %d\n", _PAGE_VALID_SHIFT); | |
246 | pr_define("_PAGE_DIRTY_SHIFT %d\n", _PAGE_DIRTY_SHIFT); | |
247 | pr_define("_PFN_SHIFT %d\n", _PFN_SHIFT); | |
248 | pr_debug("\n"); | |
249 | } | |
250 | ||
251 | static inline void dump_handler(const char *symbol, const u32 *handler, int count) | |
92b1e6a6 FBH |
252 | { |
253 | int i; | |
254 | ||
a2c763e0 RB |
255 | pr_debug("LEAF(%s)\n", symbol); |
256 | ||
92b1e6a6 FBH |
257 | pr_debug("\t.set push\n"); |
258 | pr_debug("\t.set noreorder\n"); | |
259 | ||
260 | for (i = 0; i < count; i++) | |
a2c763e0 | 261 | pr_debug("\t.word\t0x%08x\t\t# %p\n", handler[i], &handler[i]); |
92b1e6a6 | 262 | |
a2c763e0 RB |
263 | pr_debug("\t.set\tpop\n"); |
264 | ||
265 | pr_debug("\tEND(%s)\n", symbol); | |
92b1e6a6 FBH |
266 | } |
267 | ||
1da177e4 LT |
268 | /* The only general purpose registers allowed in TLB handlers. */ |
269 | #define K0 26 | |
270 | #define K1 27 | |
271 | ||
272 | /* Some CP0 registers */ | |
41c594ab RB |
273 | #define C0_INDEX 0, 0 |
274 | #define C0_ENTRYLO0 2, 0 | |
275 | #define C0_TCBIND 2, 2 | |
276 | #define C0_ENTRYLO1 3, 0 | |
277 | #define C0_CONTEXT 4, 0 | |
fd062c84 | 278 | #define C0_PAGEMASK 5, 0 |
41c594ab RB |
279 | #define C0_BADVADDR 8, 0 |
280 | #define C0_ENTRYHI 10, 0 | |
281 | #define C0_EPC 14, 0 | |
282 | #define C0_XCONTEXT 20, 0 | |
1da177e4 | 283 | |
875d43e7 | 284 | #ifdef CONFIG_64BIT |
e30ec452 | 285 | # define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_XCONTEXT) |
1da177e4 | 286 | #else |
e30ec452 | 287 | # define GET_CONTEXT(buf, reg) UASM_i_MFC0(buf, reg, C0_CONTEXT) |
1da177e4 LT |
288 | #endif |
289 | ||
290 | /* The worst case length of the handler is around 18 instructions for | |
291 | * R3000-style TLBs and up to 63 instructions for R4000-style TLBs. | |
292 | * Maximum space available is 32 instructions for R3000 and 64 | |
293 | * instructions for R4000. | |
294 | * | |
295 | * We deliberately chose a buffer size of 128, so we won't scribble | |
296 | * over anything important on overflow before we panic. | |
297 | */ | |
234fcd14 | 298 | static u32 tlb_handler[128] __cpuinitdata; |
1da177e4 LT |
299 | |
300 | /* simply assume worst case size for labels and relocs */ | |
234fcd14 RB |
301 | static struct uasm_label labels[128] __cpuinitdata; |
302 | static struct uasm_reloc relocs[128] __cpuinitdata; | |
1da177e4 | 303 | |
1ec56329 DD |
304 | #ifdef CONFIG_64BIT |
305 | static int check_for_high_segbits __cpuinitdata; | |
306 | #endif | |
307 | ||
2c8c53e2 | 308 | static int check_for_high_segbits __cpuinitdata; |
3d8bfdd0 DD |
309 | |
310 | static unsigned int kscratch_used_mask __cpuinitdata; | |
311 | ||
312 | static int __cpuinit allocate_kscratch(void) | |
313 | { | |
314 | int r; | |
315 | unsigned int a = cpu_data[0].kscratch_mask & ~kscratch_used_mask; | |
316 | ||
317 | r = ffs(a); | |
318 | ||
319 | if (r == 0) | |
320 | return -1; | |
321 | ||
322 | r--; /* make it zero based */ | |
323 | ||
324 | kscratch_used_mask |= (1 << r); | |
325 | ||
326 | return r; | |
327 | } | |
328 | ||
2c8c53e2 | 329 | static int scratch_reg __cpuinitdata; |
3d8bfdd0 | 330 | static int pgd_reg __cpuinitdata; |
2c8c53e2 DD |
331 | enum vmalloc64_mode {not_refill, refill_scratch, refill_noscratch}; |
332 | ||
bf28607f DD |
333 | static struct work_registers __cpuinit build_get_work_registers(u32 **p) |
334 | { | |
335 | struct work_registers r; | |
336 | ||
337 | int smp_processor_id_reg; | |
338 | int smp_processor_id_sel; | |
339 | int smp_processor_id_shift; | |
340 | ||
341 | if (scratch_reg > 0) { | |
342 | /* Save in CPU local C0_KScratch? */ | |
343 | UASM_i_MTC0(p, 1, 31, scratch_reg); | |
344 | r.r1 = K0; | |
345 | r.r2 = K1; | |
346 | r.r3 = 1; | |
347 | return r; | |
348 | } | |
349 | ||
350 | if (num_possible_cpus() > 1) { | |
351 | #ifdef CONFIG_MIPS_PGD_C0_CONTEXT | |
352 | smp_processor_id_shift = 51; | |
353 | smp_processor_id_reg = 20; /* XContext */ | |
354 | smp_processor_id_sel = 0; | |
355 | #else | |
356 | # ifdef CONFIG_32BIT | |
357 | smp_processor_id_shift = 25; | |
358 | smp_processor_id_reg = 4; /* Context */ | |
359 | smp_processor_id_sel = 0; | |
360 | # endif | |
361 | # ifdef CONFIG_64BIT | |
362 | smp_processor_id_shift = 26; | |
363 | smp_processor_id_reg = 4; /* Context */ | |
364 | smp_processor_id_sel = 0; | |
365 | # endif | |
366 | #endif | |
367 | /* Get smp_processor_id */ | |
368 | UASM_i_MFC0(p, K0, smp_processor_id_reg, smp_processor_id_sel); | |
369 | UASM_i_SRL_SAFE(p, K0, K0, smp_processor_id_shift); | |
370 | ||
371 | /* handler_reg_save index in K0 */ | |
372 | UASM_i_SLL(p, K0, K0, ilog2(sizeof(struct tlb_reg_save))); | |
373 | ||
374 | UASM_i_LA(p, K1, (long)&handler_reg_save); | |
375 | UASM_i_ADDU(p, K0, K0, K1); | |
376 | } else { | |
377 | UASM_i_LA(p, K0, (long)&handler_reg_save); | |
378 | } | |
379 | /* K0 now points to save area, save $1 and $2 */ | |
380 | UASM_i_SW(p, 1, offsetof(struct tlb_reg_save, a), K0); | |
381 | UASM_i_SW(p, 2, offsetof(struct tlb_reg_save, b), K0); | |
382 | ||
383 | r.r1 = K1; | |
384 | r.r2 = 1; | |
385 | r.r3 = 2; | |
386 | return r; | |
387 | } | |
388 | ||
389 | static void __cpuinit build_restore_work_registers(u32 **p) | |
390 | { | |
391 | if (scratch_reg > 0) { | |
392 | UASM_i_MFC0(p, 1, 31, scratch_reg); | |
393 | return; | |
394 | } | |
395 | /* K0 already points to save area, restore $1 and $2 */ | |
396 | UASM_i_LW(p, 1, offsetof(struct tlb_reg_save, a), K0); | |
397 | UASM_i_LW(p, 2, offsetof(struct tlb_reg_save, b), K0); | |
398 | } | |
399 | ||
2c8c53e2 | 400 | #ifndef CONFIG_MIPS_PGD_C0_CONTEXT |
3d8bfdd0 | 401 | |
82622284 DD |
402 | /* |
403 | * CONFIG_MIPS_PGD_C0_CONTEXT implies 64 bit and lack of pgd_current, | |
404 | * we cannot do r3000 under these circumstances. | |
3d8bfdd0 DD |
405 | * |
406 | * Declare pgd_current here instead of including mmu_context.h to avoid type | |
407 | * conflicts for tlbmiss_handler_setup_pgd | |
82622284 | 408 | */ |
3d8bfdd0 | 409 | extern unsigned long pgd_current[]; |
82622284 | 410 | |
1da177e4 LT |
411 | /* |
412 | * The R3000 TLB handler is simple. | |
413 | */ | |
234fcd14 | 414 | static void __cpuinit build_r3000_tlb_refill_handler(void) |
1da177e4 LT |
415 | { |
416 | long pgdc = (long)pgd_current; | |
417 | u32 *p; | |
418 | ||
419 | memset(tlb_handler, 0, sizeof(tlb_handler)); | |
420 | p = tlb_handler; | |
421 | ||
e30ec452 TS |
422 | uasm_i_mfc0(&p, K0, C0_BADVADDR); |
423 | uasm_i_lui(&p, K1, uasm_rel_hi(pgdc)); /* cp0 delay */ | |
424 | uasm_i_lw(&p, K1, uasm_rel_lo(pgdc), K1); | |
425 | uasm_i_srl(&p, K0, K0, 22); /* load delay */ | |
426 | uasm_i_sll(&p, K0, K0, 2); | |
427 | uasm_i_addu(&p, K1, K1, K0); | |
428 | uasm_i_mfc0(&p, K0, C0_CONTEXT); | |
429 | uasm_i_lw(&p, K1, 0, K1); /* cp0 delay */ | |
430 | uasm_i_andi(&p, K0, K0, 0xffc); /* load delay */ | |
431 | uasm_i_addu(&p, K1, K1, K0); | |
432 | uasm_i_lw(&p, K0, 0, K1); | |
433 | uasm_i_nop(&p); /* load delay */ | |
434 | uasm_i_mtc0(&p, K0, C0_ENTRYLO0); | |
435 | uasm_i_mfc0(&p, K1, C0_EPC); /* cp0 delay */ | |
436 | uasm_i_tlbwr(&p); /* cp0 delay */ | |
437 | uasm_i_jr(&p, K1); | |
438 | uasm_i_rfe(&p); /* branch delay */ | |
1da177e4 LT |
439 | |
440 | if (p > tlb_handler + 32) | |
441 | panic("TLB refill handler space exceeded"); | |
442 | ||
e30ec452 TS |
443 | pr_debug("Wrote TLB refill handler (%u instructions).\n", |
444 | (unsigned int)(p - tlb_handler)); | |
1da177e4 | 445 | |
91b05e67 | 446 | memcpy((void *)ebase, tlb_handler, 0x80); |
92b1e6a6 | 447 | |
a2c763e0 | 448 | dump_handler("r3000_tlb_refill", (u32 *)ebase, 32); |
1da177e4 | 449 | } |
82622284 | 450 | #endif /* CONFIG_MIPS_PGD_C0_CONTEXT */ |
1da177e4 LT |
451 | |
452 | /* | |
453 | * The R4000 TLB handler is much more complicated. We have two | |
454 | * consecutive handler areas with 32 instructions space each. | |
455 | * Since they aren't used at the same time, we can overflow in the | |
456 | * other one.To keep things simple, we first assume linear space, | |
457 | * then we relocate it to the final handler layout as needed. | |
458 | */ | |
234fcd14 | 459 | static u32 final_handler[64] __cpuinitdata; |
1da177e4 LT |
460 | |
461 | /* | |
462 | * Hazards | |
463 | * | |
464 | * From the IDT errata for the QED RM5230 (Nevada), processor revision 1.0: | |
465 | * 2. A timing hazard exists for the TLBP instruction. | |
466 | * | |
70342287 RB |
467 | * stalling_instruction |
468 | * TLBP | |
1da177e4 LT |
469 | * |
470 | * The JTLB is being read for the TLBP throughout the stall generated by the | |
471 | * previous instruction. This is not really correct as the stalling instruction | |
472 | * can modify the address used to access the JTLB. The failure symptom is that | |
473 | * the TLBP instruction will use an address created for the stalling instruction | |
474 | * and not the address held in C0_ENHI and thus report the wrong results. | |
475 | * | |
476 | * The software work-around is to not allow the instruction preceding the TLBP | |
477 | * to stall - make it an NOP or some other instruction guaranteed not to stall. | |
478 | * | |
70342287 | 479 | * Errata 2 will not be fixed. This errata is also on the R5000. |
1da177e4 LT |
480 | * |
481 | * As if we MIPS hackers wouldn't know how to nop pipelines happy ... | |
482 | */ | |
234fcd14 | 483 | static void __cpuinit __maybe_unused build_tlb_probe_entry(u32 **p) |
1da177e4 | 484 | { |
10cc3529 | 485 | switch (current_cpu_type()) { |
326e2e1a | 486 | /* Found by experiment: R4600 v2.0/R4700 needs this, too. */ |
f5b4d956 | 487 | case CPU_R4600: |
326e2e1a | 488 | case CPU_R4700: |
1da177e4 | 489 | case CPU_R5000: |
1da177e4 | 490 | case CPU_NEVADA: |
e30ec452 TS |
491 | uasm_i_nop(p); |
492 | uasm_i_tlbp(p); | |
1da177e4 LT |
493 | break; |
494 | ||
495 | default: | |
e30ec452 | 496 | uasm_i_tlbp(p); |
1da177e4 LT |
497 | break; |
498 | } | |
499 | } | |
500 | ||
501 | /* | |
502 | * Write random or indexed TLB entry, and care about the hazards from | |
25985edc | 503 | * the preceding mtc0 and for the following eret. |
1da177e4 LT |
504 | */ |
505 | enum tlb_write_entry { tlb_random, tlb_indexed }; | |
506 | ||
234fcd14 | 507 | static void __cpuinit build_tlb_write_entry(u32 **p, struct uasm_label **l, |
e30ec452 | 508 | struct uasm_reloc **r, |
1da177e4 LT |
509 | enum tlb_write_entry wmode) |
510 | { | |
511 | void(*tlbw)(u32 **) = NULL; | |
512 | ||
513 | switch (wmode) { | |
e30ec452 TS |
514 | case tlb_random: tlbw = uasm_i_tlbwr; break; |
515 | case tlb_indexed: tlbw = uasm_i_tlbwi; break; | |
1da177e4 LT |
516 | } |
517 | ||
161548bf | 518 | if (cpu_has_mips_r2) { |
625c0a21 SH |
519 | /* |
520 | * The architecture spec says an ehb is required here, | |
521 | * but a number of cores do not have the hazard and | |
522 | * using an ehb causes an expensive pipeline stall. | |
523 | */ | |
524 | switch (current_cpu_type()) { | |
525 | case CPU_M14KC: | |
526 | case CPU_74K: | |
527 | break; | |
528 | ||
529 | default: | |
41f0e4d0 | 530 | uasm_i_ehb(p); |
625c0a21 SH |
531 | break; |
532 | } | |
161548bf RB |
533 | tlbw(p); |
534 | return; | |
535 | } | |
536 | ||
10cc3529 | 537 | switch (current_cpu_type()) { |
1da177e4 LT |
538 | case CPU_R4000PC: |
539 | case CPU_R4000SC: | |
540 | case CPU_R4000MC: | |
541 | case CPU_R4400PC: | |
542 | case CPU_R4400SC: | |
543 | case CPU_R4400MC: | |
544 | /* | |
545 | * This branch uses up a mtc0 hazard nop slot and saves | |
546 | * two nops after the tlbw instruction. | |
547 | */ | |
02a54177 | 548 | uasm_bgezl_hazard(p, r, hazard_instance); |
1da177e4 | 549 | tlbw(p); |
02a54177 RB |
550 | uasm_bgezl_label(l, p, hazard_instance); |
551 | hazard_instance++; | |
e30ec452 | 552 | uasm_i_nop(p); |
1da177e4 LT |
553 | break; |
554 | ||
555 | case CPU_R4600: | |
556 | case CPU_R4700: | |
e30ec452 | 557 | uasm_i_nop(p); |
2c93e12c | 558 | tlbw(p); |
e30ec452 | 559 | uasm_i_nop(p); |
2c93e12c MR |
560 | break; |
561 | ||
359187d6 | 562 | case CPU_R5000: |
359187d6 RB |
563 | case CPU_NEVADA: |
564 | uasm_i_nop(p); /* QED specifies 2 nops hazard */ | |
565 | uasm_i_nop(p); /* QED specifies 2 nops hazard */ | |
566 | tlbw(p); | |
567 | break; | |
568 | ||
2c93e12c | 569 | case CPU_R4300: |
1da177e4 LT |
570 | case CPU_5KC: |
571 | case CPU_TX49XX: | |
bdf21b18 | 572 | case CPU_PR4450: |
efa0f81c | 573 | case CPU_XLR: |
e30ec452 | 574 | uasm_i_nop(p); |
1da177e4 LT |
575 | tlbw(p); |
576 | break; | |
577 | ||
578 | case CPU_R10000: | |
579 | case CPU_R12000: | |
44d921b2 | 580 | case CPU_R14000: |
1da177e4 | 581 | case CPU_4KC: |
b1ec4c8e | 582 | case CPU_4KEC: |
113c62d9 | 583 | case CPU_M14KC: |
f8fa4811 | 584 | case CPU_M14KEC: |
1da177e4 | 585 | case CPU_SB1: |
93ce2f52 | 586 | case CPU_SB1A: |
1da177e4 LT |
587 | case CPU_4KSC: |
588 | case CPU_20KC: | |
589 | case CPU_25KF: | |
602977b0 KC |
590 | case CPU_BMIPS32: |
591 | case CPU_BMIPS3300: | |
592 | case CPU_BMIPS4350: | |
593 | case CPU_BMIPS4380: | |
594 | case CPU_BMIPS5000: | |
2a21c730 | 595 | case CPU_LOONGSON2: |
a644b277 | 596 | case CPU_R5500: |
8df5beac | 597 | if (m4kc_tlbp_war()) |
e30ec452 | 598 | uasm_i_nop(p); |
2f794d09 | 599 | case CPU_ALCHEMY: |
1da177e4 LT |
600 | tlbw(p); |
601 | break; | |
602 | ||
1da177e4 | 603 | case CPU_RM7000: |
e30ec452 TS |
604 | uasm_i_nop(p); |
605 | uasm_i_nop(p); | |
606 | uasm_i_nop(p); | |
607 | uasm_i_nop(p); | |
1da177e4 LT |
608 | tlbw(p); |
609 | break; | |
610 | ||
1da177e4 LT |
611 | case CPU_VR4111: |
612 | case CPU_VR4121: | |
613 | case CPU_VR4122: | |
614 | case CPU_VR4181: | |
615 | case CPU_VR4181A: | |
e30ec452 TS |
616 | uasm_i_nop(p); |
617 | uasm_i_nop(p); | |
1da177e4 | 618 | tlbw(p); |
e30ec452 TS |
619 | uasm_i_nop(p); |
620 | uasm_i_nop(p); | |
1da177e4 LT |
621 | break; |
622 | ||
623 | case CPU_VR4131: | |
624 | case CPU_VR4133: | |
7623debf | 625 | case CPU_R5432: |
e30ec452 TS |
626 | uasm_i_nop(p); |
627 | uasm_i_nop(p); | |
1da177e4 LT |
628 | tlbw(p); |
629 | break; | |
630 | ||
83ccf69d LPC |
631 | case CPU_JZRISC: |
632 | tlbw(p); | |
633 | uasm_i_nop(p); | |
634 | break; | |
635 | ||
1da177e4 LT |
636 | default: |
637 | panic("No TLB refill handler yet (CPU type: %d)", | |
638 | current_cpu_data.cputype); | |
639 | break; | |
640 | } | |
641 | } | |
642 | ||
6dd9344c DD |
643 | static __cpuinit __maybe_unused void build_convert_pte_to_entrylo(u32 **p, |
644 | unsigned int reg) | |
fd062c84 | 645 | { |
05857c64 | 646 | if (cpu_has_rixi) { |
748e787e | 647 | UASM_i_ROTR(p, reg, reg, ilog2(_PAGE_GLOBAL)); |
6dd9344c DD |
648 | } else { |
649 | #ifdef CONFIG_64BIT_PHYS_ADDR | |
3be6022c | 650 | uasm_i_dsrl_safe(p, reg, reg, ilog2(_PAGE_GLOBAL)); |
6dd9344c DD |
651 | #else |
652 | UASM_i_SRL(p, reg, reg, ilog2(_PAGE_GLOBAL)); | |
653 | #endif | |
654 | } | |
655 | } | |
fd062c84 | 656 | |
aa1762f4 | 657 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
fd062c84 | 658 | |
6dd9344c DD |
659 | static __cpuinit void build_restore_pagemask(u32 **p, |
660 | struct uasm_reloc **r, | |
661 | unsigned int tmp, | |
2c8c53e2 DD |
662 | enum label_id lid, |
663 | int restore_scratch) | |
6dd9344c | 664 | { |
2c8c53e2 DD |
665 | if (restore_scratch) { |
666 | /* Reset default page size */ | |
667 | if (PM_DEFAULT_MASK >> 16) { | |
668 | uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16); | |
669 | uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff); | |
670 | uasm_i_mtc0(p, tmp, C0_PAGEMASK); | |
671 | uasm_il_b(p, r, lid); | |
672 | } else if (PM_DEFAULT_MASK) { | |
673 | uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK); | |
674 | uasm_i_mtc0(p, tmp, C0_PAGEMASK); | |
675 | uasm_il_b(p, r, lid); | |
676 | } else { | |
677 | uasm_i_mtc0(p, 0, C0_PAGEMASK); | |
678 | uasm_il_b(p, r, lid); | |
679 | } | |
680 | if (scratch_reg > 0) | |
681 | UASM_i_MFC0(p, 1, 31, scratch_reg); | |
682 | else | |
683 | UASM_i_LW(p, 1, scratchpad_offset(0), 0); | |
fd062c84 | 684 | } else { |
2c8c53e2 DD |
685 | /* Reset default page size */ |
686 | if (PM_DEFAULT_MASK >> 16) { | |
687 | uasm_i_lui(p, tmp, PM_DEFAULT_MASK >> 16); | |
688 | uasm_i_ori(p, tmp, tmp, PM_DEFAULT_MASK & 0xffff); | |
689 | uasm_il_b(p, r, lid); | |
690 | uasm_i_mtc0(p, tmp, C0_PAGEMASK); | |
691 | } else if (PM_DEFAULT_MASK) { | |
692 | uasm_i_ori(p, tmp, 0, PM_DEFAULT_MASK); | |
693 | uasm_il_b(p, r, lid); | |
694 | uasm_i_mtc0(p, tmp, C0_PAGEMASK); | |
695 | } else { | |
696 | uasm_il_b(p, r, lid); | |
697 | uasm_i_mtc0(p, 0, C0_PAGEMASK); | |
698 | } | |
fd062c84 DD |
699 | } |
700 | } | |
701 | ||
6dd9344c DD |
702 | static __cpuinit void build_huge_tlb_write_entry(u32 **p, |
703 | struct uasm_label **l, | |
704 | struct uasm_reloc **r, | |
705 | unsigned int tmp, | |
2c8c53e2 DD |
706 | enum tlb_write_entry wmode, |
707 | int restore_scratch) | |
6dd9344c DD |
708 | { |
709 | /* Set huge page tlb entry size */ | |
710 | uasm_i_lui(p, tmp, PM_HUGE_MASK >> 16); | |
711 | uasm_i_ori(p, tmp, tmp, PM_HUGE_MASK & 0xffff); | |
712 | uasm_i_mtc0(p, tmp, C0_PAGEMASK); | |
713 | ||
714 | build_tlb_write_entry(p, l, r, wmode); | |
715 | ||
2c8c53e2 | 716 | build_restore_pagemask(p, r, tmp, label_leave, restore_scratch); |
6dd9344c DD |
717 | } |
718 | ||
fd062c84 DD |
719 | /* |
720 | * Check if Huge PTE is present, if so then jump to LABEL. | |
721 | */ | |
722 | static void __cpuinit | |
723 | build_is_huge_pte(u32 **p, struct uasm_reloc **r, unsigned int tmp, | |
724 | unsigned int pmd, int lid) | |
725 | { | |
726 | UASM_i_LW(p, tmp, 0, pmd); | |
cc33ae43 DD |
727 | if (use_bbit_insns()) { |
728 | uasm_il_bbit1(p, r, tmp, ilog2(_PAGE_HUGE), lid); | |
729 | } else { | |
730 | uasm_i_andi(p, tmp, tmp, _PAGE_HUGE); | |
731 | uasm_il_bnez(p, r, tmp, lid); | |
732 | } | |
fd062c84 DD |
733 | } |
734 | ||
735 | static __cpuinit void build_huge_update_entries(u32 **p, | |
736 | unsigned int pte, | |
737 | unsigned int tmp) | |
738 | { | |
739 | int small_sequence; | |
740 | ||
741 | /* | |
742 | * A huge PTE describes an area the size of the | |
743 | * configured huge page size. This is twice the | |
744 | * of the large TLB entry size we intend to use. | |
745 | * A TLB entry half the size of the configured | |
746 | * huge page size is configured into entrylo0 | |
747 | * and entrylo1 to cover the contiguous huge PTE | |
748 | * address space. | |
749 | */ | |
750 | small_sequence = (HPAGE_SIZE >> 7) < 0x10000; | |
751 | ||
70342287 | 752 | /* We can clobber tmp. It isn't used after this.*/ |
fd062c84 DD |
753 | if (!small_sequence) |
754 | uasm_i_lui(p, tmp, HPAGE_SIZE >> (7 + 16)); | |
755 | ||
6dd9344c | 756 | build_convert_pte_to_entrylo(p, pte); |
9b8c3891 | 757 | UASM_i_MTC0(p, pte, C0_ENTRYLO0); /* load it */ |
fd062c84 DD |
758 | /* convert to entrylo1 */ |
759 | if (small_sequence) | |
760 | UASM_i_ADDIU(p, pte, pte, HPAGE_SIZE >> 7); | |
761 | else | |
762 | UASM_i_ADDU(p, pte, pte, tmp); | |
763 | ||
9b8c3891 | 764 | UASM_i_MTC0(p, pte, C0_ENTRYLO1); /* load it */ |
fd062c84 DD |
765 | } |
766 | ||
767 | static __cpuinit void build_huge_handler_tail(u32 **p, | |
768 | struct uasm_reloc **r, | |
769 | struct uasm_label **l, | |
770 | unsigned int pte, | |
771 | unsigned int ptr) | |
772 | { | |
773 | #ifdef CONFIG_SMP | |
774 | UASM_i_SC(p, pte, 0, ptr); | |
775 | uasm_il_beqz(p, r, pte, label_tlb_huge_update); | |
776 | UASM_i_LW(p, pte, 0, ptr); /* Needed because SC killed our PTE */ | |
777 | #else | |
778 | UASM_i_SW(p, pte, 0, ptr); | |
779 | #endif | |
780 | build_huge_update_entries(p, pte, ptr); | |
2c8c53e2 | 781 | build_huge_tlb_write_entry(p, l, r, pte, tlb_indexed, 0); |
fd062c84 | 782 | } |
aa1762f4 | 783 | #endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */ |
fd062c84 | 784 | |
875d43e7 | 785 | #ifdef CONFIG_64BIT |
1da177e4 LT |
786 | /* |
787 | * TMP and PTR are scratch. | |
788 | * TMP will be clobbered, PTR will hold the pmd entry. | |
789 | */ | |
234fcd14 | 790 | static void __cpuinit |
e30ec452 | 791 | build_get_pmde64(u32 **p, struct uasm_label **l, struct uasm_reloc **r, |
1da177e4 LT |
792 | unsigned int tmp, unsigned int ptr) |
793 | { | |
82622284 | 794 | #ifndef CONFIG_MIPS_PGD_C0_CONTEXT |
1da177e4 | 795 | long pgdc = (long)pgd_current; |
82622284 | 796 | #endif |
1da177e4 LT |
797 | /* |
798 | * The vmalloc handling is not in the hotpath. | |
799 | */ | |
e30ec452 | 800 | uasm_i_dmfc0(p, tmp, C0_BADVADDR); |
1ec56329 DD |
801 | |
802 | if (check_for_high_segbits) { | |
803 | /* | |
804 | * The kernel currently implicitely assumes that the | |
805 | * MIPS SEGBITS parameter for the processor is | |
806 | * (PGDIR_SHIFT+PGDIR_BITS) or less, and will never | |
807 | * allocate virtual addresses outside the maximum | |
808 | * range for SEGBITS = (PGDIR_SHIFT+PGDIR_BITS). But | |
809 | * that doesn't prevent user code from accessing the | |
810 | * higher xuseg addresses. Here, we make sure that | |
811 | * everything but the lower xuseg addresses goes down | |
812 | * the module_alloc/vmalloc path. | |
813 | */ | |
814 | uasm_i_dsrl_safe(p, ptr, tmp, PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3); | |
815 | uasm_il_bnez(p, r, ptr, label_vmalloc); | |
816 | } else { | |
817 | uasm_il_bltz(p, r, tmp, label_vmalloc); | |
818 | } | |
e30ec452 | 819 | /* No uasm_i_nop needed here, since the next insn doesn't touch TMP. */ |
1da177e4 | 820 | |
82622284 | 821 | #ifdef CONFIG_MIPS_PGD_C0_CONTEXT |
3d8bfdd0 DD |
822 | if (pgd_reg != -1) { |
823 | /* pgd is in pgd_reg */ | |
824 | UASM_i_MFC0(p, ptr, 31, pgd_reg); | |
825 | } else { | |
826 | /* | |
827 | * &pgd << 11 stored in CONTEXT [23..63]. | |
828 | */ | |
829 | UASM_i_MFC0(p, ptr, C0_CONTEXT); | |
830 | ||
831 | /* Clear lower 23 bits of context. */ | |
832 | uasm_i_dins(p, ptr, 0, 0, 23); | |
833 | ||
70342287 | 834 | /* 1 0 1 0 1 << 6 xkphys cached */ |
3d8bfdd0 DD |
835 | uasm_i_ori(p, ptr, ptr, 0x540); |
836 | uasm_i_drotr(p, ptr, ptr, 11); | |
837 | } | |
82622284 | 838 | #elif defined(CONFIG_SMP) |
70342287 | 839 | # ifdef CONFIG_MIPS_MT_SMTC |
41c594ab RB |
840 | /* |
841 | * SMTC uses TCBind value as "CPU" index | |
842 | */ | |
e30ec452 | 843 | uasm_i_mfc0(p, ptr, C0_TCBIND); |
3be6022c | 844 | uasm_i_dsrl_safe(p, ptr, ptr, 19); |
41c594ab | 845 | # else |
1da177e4 | 846 | /* |
1b3a6e97 | 847 | * 64 bit SMP running in XKPHYS has smp_processor_id() << 3 |
1da177e4 LT |
848 | * stored in CONTEXT. |
849 | */ | |
e30ec452 | 850 | uasm_i_dmfc0(p, ptr, C0_CONTEXT); |
3be6022c | 851 | uasm_i_dsrl_safe(p, ptr, ptr, 23); |
82622284 | 852 | # endif |
e30ec452 TS |
853 | UASM_i_LA_mostly(p, tmp, pgdc); |
854 | uasm_i_daddu(p, ptr, ptr, tmp); | |
855 | uasm_i_dmfc0(p, tmp, C0_BADVADDR); | |
856 | uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr); | |
1da177e4 | 857 | #else |
e30ec452 TS |
858 | UASM_i_LA_mostly(p, ptr, pgdc); |
859 | uasm_i_ld(p, ptr, uasm_rel_lo(pgdc), ptr); | |
1da177e4 LT |
860 | #endif |
861 | ||
e30ec452 | 862 | uasm_l_vmalloc_done(l, *p); |
242954b5 | 863 | |
3be6022c DD |
864 | /* get pgd offset in bytes */ |
865 | uasm_i_dsrl_safe(p, tmp, tmp, PGDIR_SHIFT - 3); | |
e30ec452 TS |
866 | |
867 | uasm_i_andi(p, tmp, tmp, (PTRS_PER_PGD - 1)<<3); | |
868 | uasm_i_daddu(p, ptr, ptr, tmp); /* add in pgd offset */ | |
325f8a0a | 869 | #ifndef __PAGETABLE_PMD_FOLDED |
e30ec452 TS |
870 | uasm_i_dmfc0(p, tmp, C0_BADVADDR); /* get faulting address */ |
871 | uasm_i_ld(p, ptr, 0, ptr); /* get pmd pointer */ | |
3be6022c | 872 | uasm_i_dsrl_safe(p, tmp, tmp, PMD_SHIFT-3); /* get pmd offset in bytes */ |
e30ec452 TS |
873 | uasm_i_andi(p, tmp, tmp, (PTRS_PER_PMD - 1)<<3); |
874 | uasm_i_daddu(p, ptr, ptr, tmp); /* add in pmd offset */ | |
325f8a0a | 875 | #endif |
1da177e4 LT |
876 | } |
877 | ||
878 | /* | |
879 | * BVADDR is the faulting address, PTR is scratch. | |
880 | * PTR will hold the pgd for vmalloc. | |
881 | */ | |
234fcd14 | 882 | static void __cpuinit |
e30ec452 | 883 | build_get_pgd_vmalloc64(u32 **p, struct uasm_label **l, struct uasm_reloc **r, |
1ec56329 DD |
884 | unsigned int bvaddr, unsigned int ptr, |
885 | enum vmalloc64_mode mode) | |
1da177e4 LT |
886 | { |
887 | long swpd = (long)swapper_pg_dir; | |
1ec56329 DD |
888 | int single_insn_swpd; |
889 | int did_vmalloc_branch = 0; | |
890 | ||
891 | single_insn_swpd = uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd); | |
1da177e4 | 892 | |
e30ec452 | 893 | uasm_l_vmalloc(l, *p); |
1da177e4 | 894 | |
2c8c53e2 | 895 | if (mode != not_refill && check_for_high_segbits) { |
1ec56329 DD |
896 | if (single_insn_swpd) { |
897 | uasm_il_bltz(p, r, bvaddr, label_vmalloc_done); | |
898 | uasm_i_lui(p, ptr, uasm_rel_hi(swpd)); | |
899 | did_vmalloc_branch = 1; | |
900 | /* fall through */ | |
901 | } else { | |
902 | uasm_il_bgez(p, r, bvaddr, label_large_segbits_fault); | |
903 | } | |
904 | } | |
905 | if (!did_vmalloc_branch) { | |
906 | if (uasm_in_compat_space_p(swpd) && !uasm_rel_lo(swpd)) { | |
907 | uasm_il_b(p, r, label_vmalloc_done); | |
908 | uasm_i_lui(p, ptr, uasm_rel_hi(swpd)); | |
909 | } else { | |
910 | UASM_i_LA_mostly(p, ptr, swpd); | |
911 | uasm_il_b(p, r, label_vmalloc_done); | |
912 | if (uasm_in_compat_space_p(swpd)) | |
913 | uasm_i_addiu(p, ptr, ptr, uasm_rel_lo(swpd)); | |
914 | else | |
915 | uasm_i_daddiu(p, ptr, ptr, uasm_rel_lo(swpd)); | |
916 | } | |
917 | } | |
2c8c53e2 | 918 | if (mode != not_refill && check_for_high_segbits) { |
1ec56329 DD |
919 | uasm_l_large_segbits_fault(l, *p); |
920 | /* | |
921 | * We get here if we are an xsseg address, or if we are | |
922 | * an xuseg address above (PGDIR_SHIFT+PGDIR_BITS) boundary. | |
923 | * | |
924 | * Ignoring xsseg (assume disabled so would generate | |
925 | * (address errors?), the only remaining possibility | |
926 | * is the upper xuseg addresses. On processors with | |
927 | * TLB_SEGBITS <= PGDIR_SHIFT+PGDIR_BITS, these | |
928 | * addresses would have taken an address error. We try | |
929 | * to mimic that here by taking a load/istream page | |
930 | * fault. | |
931 | */ | |
932 | UASM_i_LA(p, ptr, (unsigned long)tlb_do_page_fault_0); | |
933 | uasm_i_jr(p, ptr); | |
2c8c53e2 DD |
934 | |
935 | if (mode == refill_scratch) { | |
936 | if (scratch_reg > 0) | |
937 | UASM_i_MFC0(p, 1, 31, scratch_reg); | |
938 | else | |
939 | UASM_i_LW(p, 1, scratchpad_offset(0), 0); | |
940 | } else { | |
941 | uasm_i_nop(p); | |
942 | } | |
1da177e4 LT |
943 | } |
944 | } | |
945 | ||
875d43e7 | 946 | #else /* !CONFIG_64BIT */ |
1da177e4 LT |
947 | |
948 | /* | |
949 | * TMP and PTR are scratch. | |
950 | * TMP will be clobbered, PTR will hold the pgd entry. | |
951 | */ | |
234fcd14 | 952 | static void __cpuinit __maybe_unused |
1da177e4 LT |
953 | build_get_pgde32(u32 **p, unsigned int tmp, unsigned int ptr) |
954 | { | |
955 | long pgdc = (long)pgd_current; | |
956 | ||
957 | /* 32 bit SMP has smp_processor_id() stored in CONTEXT. */ | |
958 | #ifdef CONFIG_SMP | |
70342287 | 959 | #ifdef CONFIG_MIPS_MT_SMTC |
41c594ab RB |
960 | /* |
961 | * SMTC uses TCBind value as "CPU" index | |
962 | */ | |
e30ec452 TS |
963 | uasm_i_mfc0(p, ptr, C0_TCBIND); |
964 | UASM_i_LA_mostly(p, tmp, pgdc); | |
965 | uasm_i_srl(p, ptr, ptr, 19); | |
41c594ab RB |
966 | #else |
967 | /* | |
968 | * smp_processor_id() << 3 is stored in CONTEXT. | |
70342287 | 969 | */ |
e30ec452 TS |
970 | uasm_i_mfc0(p, ptr, C0_CONTEXT); |
971 | UASM_i_LA_mostly(p, tmp, pgdc); | |
972 | uasm_i_srl(p, ptr, ptr, 23); | |
41c594ab | 973 | #endif |
e30ec452 | 974 | uasm_i_addu(p, ptr, tmp, ptr); |
1da177e4 | 975 | #else |
e30ec452 | 976 | UASM_i_LA_mostly(p, ptr, pgdc); |
1da177e4 | 977 | #endif |
e30ec452 TS |
978 | uasm_i_mfc0(p, tmp, C0_BADVADDR); /* get faulting address */ |
979 | uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr); | |
980 | uasm_i_srl(p, tmp, tmp, PGDIR_SHIFT); /* get pgd only bits */ | |
981 | uasm_i_sll(p, tmp, tmp, PGD_T_LOG2); | |
982 | uasm_i_addu(p, ptr, ptr, tmp); /* add in pgd offset */ | |
1da177e4 LT |
983 | } |
984 | ||
875d43e7 | 985 | #endif /* !CONFIG_64BIT */ |
1da177e4 | 986 | |
234fcd14 | 987 | static void __cpuinit build_adjust_context(u32 **p, unsigned int ctx) |
1da177e4 | 988 | { |
242954b5 | 989 | unsigned int shift = 4 - (PTE_T_LOG2 + 1) + PAGE_SHIFT - 12; |
1da177e4 LT |
990 | unsigned int mask = (PTRS_PER_PTE / 2 - 1) << (PTE_T_LOG2 + 1); |
991 | ||
10cc3529 | 992 | switch (current_cpu_type()) { |
1da177e4 LT |
993 | case CPU_VR41XX: |
994 | case CPU_VR4111: | |
995 | case CPU_VR4121: | |
996 | case CPU_VR4122: | |
997 | case CPU_VR4131: | |
998 | case CPU_VR4181: | |
999 | case CPU_VR4181A: | |
1000 | case CPU_VR4133: | |
1001 | shift += 2; | |
1002 | break; | |
1003 | ||
1004 | default: | |
1005 | break; | |
1006 | } | |
1007 | ||
1008 | if (shift) | |
e30ec452 TS |
1009 | UASM_i_SRL(p, ctx, ctx, shift); |
1010 | uasm_i_andi(p, ctx, ctx, mask); | |
1da177e4 LT |
1011 | } |
1012 | ||
234fcd14 | 1013 | static void __cpuinit build_get_ptep(u32 **p, unsigned int tmp, unsigned int ptr) |
1da177e4 LT |
1014 | { |
1015 | /* | |
1016 | * Bug workaround for the Nevada. It seems as if under certain | |
1017 | * circumstances the move from cp0_context might produce a | |
1018 | * bogus result when the mfc0 instruction and its consumer are | |
1019 | * in a different cacheline or a load instruction, probably any | |
1020 | * memory reference, is between them. | |
1021 | */ | |
10cc3529 | 1022 | switch (current_cpu_type()) { |
1da177e4 | 1023 | case CPU_NEVADA: |
e30ec452 | 1024 | UASM_i_LW(p, ptr, 0, ptr); |
1da177e4 LT |
1025 | GET_CONTEXT(p, tmp); /* get context reg */ |
1026 | break; | |
1027 | ||
1028 | default: | |
1029 | GET_CONTEXT(p, tmp); /* get context reg */ | |
e30ec452 | 1030 | UASM_i_LW(p, ptr, 0, ptr); |
1da177e4 LT |
1031 | break; |
1032 | } | |
1033 | ||
1034 | build_adjust_context(p, tmp); | |
e30ec452 | 1035 | UASM_i_ADDU(p, ptr, ptr, tmp); /* add in offset */ |
1da177e4 LT |
1036 | } |
1037 | ||
234fcd14 | 1038 | static void __cpuinit build_update_entries(u32 **p, unsigned int tmp, |
1da177e4 LT |
1039 | unsigned int ptep) |
1040 | { | |
1041 | /* | |
1042 | * 64bit address support (36bit on a 32bit CPU) in a 32bit | |
1043 | * Kernel is a special case. Only a few CPUs use it. | |
1044 | */ | |
1045 | #ifdef CONFIG_64BIT_PHYS_ADDR | |
1046 | if (cpu_has_64bits) { | |
e30ec452 TS |
1047 | uasm_i_ld(p, tmp, 0, ptep); /* get even pte */ |
1048 | uasm_i_ld(p, ptep, sizeof(pte_t), ptep); /* get odd pte */ | |
05857c64 | 1049 | if (cpu_has_rixi) { |
748e787e | 1050 | UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); |
6dd9344c | 1051 | UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */ |
748e787e | 1052 | UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); |
6dd9344c | 1053 | } else { |
3be6022c | 1054 | uasm_i_dsrl_safe(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */ |
6dd9344c | 1055 | UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */ |
3be6022c | 1056 | uasm_i_dsrl_safe(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */ |
6dd9344c | 1057 | } |
9b8c3891 | 1058 | UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */ |
1da177e4 LT |
1059 | } else { |
1060 | int pte_off_even = sizeof(pte_t) / 2; | |
1061 | int pte_off_odd = pte_off_even + sizeof(pte_t); | |
1062 | ||
1063 | /* The pte entries are pre-shifted */ | |
e30ec452 | 1064 | uasm_i_lw(p, tmp, pte_off_even, ptep); /* get even pte */ |
9b8c3891 | 1065 | UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */ |
e30ec452 | 1066 | uasm_i_lw(p, ptep, pte_off_odd, ptep); /* get odd pte */ |
9b8c3891 | 1067 | UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */ |
1da177e4 LT |
1068 | } |
1069 | #else | |
e30ec452 TS |
1070 | UASM_i_LW(p, tmp, 0, ptep); /* get even pte */ |
1071 | UASM_i_LW(p, ptep, sizeof(pte_t), ptep); /* get odd pte */ | |
1da177e4 LT |
1072 | if (r45k_bvahwbug()) |
1073 | build_tlb_probe_entry(p); | |
05857c64 | 1074 | if (cpu_has_rixi) { |
748e787e | 1075 | UASM_i_ROTR(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); |
6dd9344c DD |
1076 | if (r4k_250MHZhwbug()) |
1077 | UASM_i_MTC0(p, 0, C0_ENTRYLO0); | |
1078 | UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */ | |
748e787e | 1079 | UASM_i_ROTR(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); |
6dd9344c DD |
1080 | } else { |
1081 | UASM_i_SRL(p, tmp, tmp, ilog2(_PAGE_GLOBAL)); /* convert to entrylo0 */ | |
1082 | if (r4k_250MHZhwbug()) | |
1083 | UASM_i_MTC0(p, 0, C0_ENTRYLO0); | |
1084 | UASM_i_MTC0(p, tmp, C0_ENTRYLO0); /* load it */ | |
1085 | UASM_i_SRL(p, ptep, ptep, ilog2(_PAGE_GLOBAL)); /* convert to entrylo1 */ | |
1086 | if (r45k_bvahwbug()) | |
1087 | uasm_i_mfc0(p, tmp, C0_INDEX); | |
1088 | } | |
1da177e4 | 1089 | if (r4k_250MHZhwbug()) |
9b8c3891 DD |
1090 | UASM_i_MTC0(p, 0, C0_ENTRYLO1); |
1091 | UASM_i_MTC0(p, ptep, C0_ENTRYLO1); /* load it */ | |
1da177e4 LT |
1092 | #endif |
1093 | } | |
1094 | ||
2c8c53e2 DD |
1095 | struct mips_huge_tlb_info { |
1096 | int huge_pte; | |
1097 | int restore_scratch; | |
1098 | }; | |
1099 | ||
1100 | static struct mips_huge_tlb_info __cpuinit | |
1101 | build_fast_tlb_refill_handler (u32 **p, struct uasm_label **l, | |
1102 | struct uasm_reloc **r, unsigned int tmp, | |
1103 | unsigned int ptr, int c0_scratch) | |
1104 | { | |
1105 | struct mips_huge_tlb_info rv; | |
1106 | unsigned int even, odd; | |
1107 | int vmalloc_branch_delay_filled = 0; | |
1108 | const int scratch = 1; /* Our extra working register */ | |
1109 | ||
1110 | rv.huge_pte = scratch; | |
1111 | rv.restore_scratch = 0; | |
1112 | ||
1113 | if (check_for_high_segbits) { | |
1114 | UASM_i_MFC0(p, tmp, C0_BADVADDR); | |
1115 | ||
1116 | if (pgd_reg != -1) | |
1117 | UASM_i_MFC0(p, ptr, 31, pgd_reg); | |
1118 | else | |
1119 | UASM_i_MFC0(p, ptr, C0_CONTEXT); | |
1120 | ||
1121 | if (c0_scratch >= 0) | |
1122 | UASM_i_MTC0(p, scratch, 31, c0_scratch); | |
1123 | else | |
1124 | UASM_i_SW(p, scratch, scratchpad_offset(0), 0); | |
1125 | ||
1126 | uasm_i_dsrl_safe(p, scratch, tmp, | |
1127 | PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3); | |
1128 | uasm_il_bnez(p, r, scratch, label_vmalloc); | |
1129 | ||
1130 | if (pgd_reg == -1) { | |
1131 | vmalloc_branch_delay_filled = 1; | |
1132 | /* Clear lower 23 bits of context. */ | |
1133 | uasm_i_dins(p, ptr, 0, 0, 23); | |
1134 | } | |
1135 | } else { | |
1136 | if (pgd_reg != -1) | |
1137 | UASM_i_MFC0(p, ptr, 31, pgd_reg); | |
1138 | else | |
1139 | UASM_i_MFC0(p, ptr, C0_CONTEXT); | |
1140 | ||
1141 | UASM_i_MFC0(p, tmp, C0_BADVADDR); | |
1142 | ||
1143 | if (c0_scratch >= 0) | |
1144 | UASM_i_MTC0(p, scratch, 31, c0_scratch); | |
1145 | else | |
1146 | UASM_i_SW(p, scratch, scratchpad_offset(0), 0); | |
1147 | ||
1148 | if (pgd_reg == -1) | |
1149 | /* Clear lower 23 bits of context. */ | |
1150 | uasm_i_dins(p, ptr, 0, 0, 23); | |
1151 | ||
1152 | uasm_il_bltz(p, r, tmp, label_vmalloc); | |
1153 | } | |
1154 | ||
1155 | if (pgd_reg == -1) { | |
1156 | vmalloc_branch_delay_filled = 1; | |
70342287 | 1157 | /* 1 0 1 0 1 << 6 xkphys cached */ |
2c8c53e2 DD |
1158 | uasm_i_ori(p, ptr, ptr, 0x540); |
1159 | uasm_i_drotr(p, ptr, ptr, 11); | |
1160 | } | |
1161 | ||
1162 | #ifdef __PAGETABLE_PMD_FOLDED | |
1163 | #define LOC_PTEP scratch | |
1164 | #else | |
1165 | #define LOC_PTEP ptr | |
1166 | #endif | |
1167 | ||
1168 | if (!vmalloc_branch_delay_filled) | |
1169 | /* get pgd offset in bytes */ | |
1170 | uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3); | |
1171 | ||
1172 | uasm_l_vmalloc_done(l, *p); | |
1173 | ||
1174 | /* | |
70342287 RB |
1175 | * tmp ptr |
1176 | * fall-through case = badvaddr *pgd_current | |
1177 | * vmalloc case = badvaddr swapper_pg_dir | |
2c8c53e2 DD |
1178 | */ |
1179 | ||
1180 | if (vmalloc_branch_delay_filled) | |
1181 | /* get pgd offset in bytes */ | |
1182 | uasm_i_dsrl_safe(p, scratch, tmp, PGDIR_SHIFT - 3); | |
1183 | ||
1184 | #ifdef __PAGETABLE_PMD_FOLDED | |
1185 | GET_CONTEXT(p, tmp); /* get context reg */ | |
1186 | #endif | |
1187 | uasm_i_andi(p, scratch, scratch, (PTRS_PER_PGD - 1) << 3); | |
1188 | ||
1189 | if (use_lwx_insns()) { | |
1190 | UASM_i_LWX(p, LOC_PTEP, scratch, ptr); | |
1191 | } else { | |
1192 | uasm_i_daddu(p, ptr, ptr, scratch); /* add in pgd offset */ | |
1193 | uasm_i_ld(p, LOC_PTEP, 0, ptr); /* get pmd pointer */ | |
1194 | } | |
1195 | ||
1196 | #ifndef __PAGETABLE_PMD_FOLDED | |
1197 | /* get pmd offset in bytes */ | |
1198 | uasm_i_dsrl_safe(p, scratch, tmp, PMD_SHIFT - 3); | |
1199 | uasm_i_andi(p, scratch, scratch, (PTRS_PER_PMD - 1) << 3); | |
1200 | GET_CONTEXT(p, tmp); /* get context reg */ | |
1201 | ||
1202 | if (use_lwx_insns()) { | |
1203 | UASM_i_LWX(p, scratch, scratch, ptr); | |
1204 | } else { | |
1205 | uasm_i_daddu(p, ptr, ptr, scratch); /* add in pmd offset */ | |
1206 | UASM_i_LW(p, scratch, 0, ptr); | |
1207 | } | |
1208 | #endif | |
1209 | /* Adjust the context during the load latency. */ | |
1210 | build_adjust_context(p, tmp); | |
1211 | ||
aa1762f4 | 1212 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
2c8c53e2 DD |
1213 | uasm_il_bbit1(p, r, scratch, ilog2(_PAGE_HUGE), label_tlb_huge_update); |
1214 | /* | |
1215 | * The in the LWX case we don't want to do the load in the | |
70342287 | 1216 | * delay slot. It cannot issue in the same cycle and may be |
2c8c53e2 DD |
1217 | * speculative and unneeded. |
1218 | */ | |
1219 | if (use_lwx_insns()) | |
1220 | uasm_i_nop(p); | |
aa1762f4 | 1221 | #endif /* CONFIG_MIPS_HUGE_TLB_SUPPORT */ |
2c8c53e2 DD |
1222 | |
1223 | ||
1224 | /* build_update_entries */ | |
1225 | if (use_lwx_insns()) { | |
1226 | even = ptr; | |
1227 | odd = tmp; | |
1228 | UASM_i_LWX(p, even, scratch, tmp); | |
1229 | UASM_i_ADDIU(p, tmp, tmp, sizeof(pte_t)); | |
1230 | UASM_i_LWX(p, odd, scratch, tmp); | |
1231 | } else { | |
1232 | UASM_i_ADDU(p, ptr, scratch, tmp); /* add in offset */ | |
1233 | even = tmp; | |
1234 | odd = ptr; | |
1235 | UASM_i_LW(p, even, 0, ptr); /* get even pte */ | |
1236 | UASM_i_LW(p, odd, sizeof(pte_t), ptr); /* get odd pte */ | |
1237 | } | |
05857c64 | 1238 | if (cpu_has_rixi) { |
748e787e | 1239 | uasm_i_drotr(p, even, even, ilog2(_PAGE_GLOBAL)); |
2c8c53e2 | 1240 | UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */ |
748e787e | 1241 | uasm_i_drotr(p, odd, odd, ilog2(_PAGE_GLOBAL)); |
2c8c53e2 DD |
1242 | } else { |
1243 | uasm_i_dsrl_safe(p, even, even, ilog2(_PAGE_GLOBAL)); | |
1244 | UASM_i_MTC0(p, even, C0_ENTRYLO0); /* load it */ | |
1245 | uasm_i_dsrl_safe(p, odd, odd, ilog2(_PAGE_GLOBAL)); | |
1246 | } | |
1247 | UASM_i_MTC0(p, odd, C0_ENTRYLO1); /* load it */ | |
1248 | ||
1249 | if (c0_scratch >= 0) { | |
1250 | UASM_i_MFC0(p, scratch, 31, c0_scratch); | |
1251 | build_tlb_write_entry(p, l, r, tlb_random); | |
1252 | uasm_l_leave(l, *p); | |
1253 | rv.restore_scratch = 1; | |
1254 | } else if (PAGE_SHIFT == 14 || PAGE_SHIFT == 13) { | |
1255 | build_tlb_write_entry(p, l, r, tlb_random); | |
1256 | uasm_l_leave(l, *p); | |
1257 | UASM_i_LW(p, scratch, scratchpad_offset(0), 0); | |
1258 | } else { | |
1259 | UASM_i_LW(p, scratch, scratchpad_offset(0), 0); | |
1260 | build_tlb_write_entry(p, l, r, tlb_random); | |
1261 | uasm_l_leave(l, *p); | |
1262 | rv.restore_scratch = 1; | |
1263 | } | |
1264 | ||
1265 | uasm_i_eret(p); /* return from trap */ | |
1266 | ||
1267 | return rv; | |
1268 | } | |
1269 | ||
e6f72d3a DD |
1270 | /* |
1271 | * For a 64-bit kernel, we are using the 64-bit XTLB refill exception | |
1272 | * because EXL == 0. If we wrap, we can also use the 32 instruction | |
1273 | * slots before the XTLB refill exception handler which belong to the | |
1274 | * unused TLB refill exception. | |
1275 | */ | |
1276 | #define MIPS64_REFILL_INSNS 32 | |
1277 | ||
234fcd14 | 1278 | static void __cpuinit build_r4000_tlb_refill_handler(void) |
1da177e4 LT |
1279 | { |
1280 | u32 *p = tlb_handler; | |
e30ec452 TS |
1281 | struct uasm_label *l = labels; |
1282 | struct uasm_reloc *r = relocs; | |
1da177e4 LT |
1283 | u32 *f; |
1284 | unsigned int final_len; | |
4a9040f4 RB |
1285 | struct mips_huge_tlb_info htlb_info __maybe_unused; |
1286 | enum vmalloc64_mode vmalloc_mode __maybe_unused; | |
1da177e4 LT |
1287 | |
1288 | memset(tlb_handler, 0, sizeof(tlb_handler)); | |
1289 | memset(labels, 0, sizeof(labels)); | |
1290 | memset(relocs, 0, sizeof(relocs)); | |
1291 | memset(final_handler, 0, sizeof(final_handler)); | |
1292 | ||
2c8c53e2 DD |
1293 | if ((scratch_reg > 0 || scratchpad_available()) && use_bbit_insns()) { |
1294 | htlb_info = build_fast_tlb_refill_handler(&p, &l, &r, K0, K1, | |
1295 | scratch_reg); | |
1296 | vmalloc_mode = refill_scratch; | |
1297 | } else { | |
1298 | htlb_info.huge_pte = K0; | |
1299 | htlb_info.restore_scratch = 0; | |
1300 | vmalloc_mode = refill_noscratch; | |
1301 | /* | |
1302 | * create the plain linear handler | |
1303 | */ | |
1304 | if (bcm1250_m3_war()) { | |
1305 | unsigned int segbits = 44; | |
1306 | ||
1307 | uasm_i_dmfc0(&p, K0, C0_BADVADDR); | |
1308 | uasm_i_dmfc0(&p, K1, C0_ENTRYHI); | |
1309 | uasm_i_xor(&p, K0, K0, K1); | |
1310 | uasm_i_dsrl_safe(&p, K1, K0, 62); | |
1311 | uasm_i_dsrl_safe(&p, K0, K0, 12 + 1); | |
1312 | uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits); | |
1313 | uasm_i_or(&p, K0, K0, K1); | |
1314 | uasm_il_bnez(&p, &r, K0, label_leave); | |
1315 | /* No need for uasm_i_nop */ | |
1316 | } | |
1da177e4 | 1317 | |
875d43e7 | 1318 | #ifdef CONFIG_64BIT |
2c8c53e2 | 1319 | build_get_pmde64(&p, &l, &r, K0, K1); /* get pmd in K1 */ |
1da177e4 | 1320 | #else |
2c8c53e2 | 1321 | build_get_pgde32(&p, K0, K1); /* get pgd in K1 */ |
1da177e4 LT |
1322 | #endif |
1323 | ||
aa1762f4 | 1324 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
2c8c53e2 | 1325 | build_is_huge_pte(&p, &r, K0, K1, label_tlb_huge_update); |
fd062c84 DD |
1326 | #endif |
1327 | ||
2c8c53e2 DD |
1328 | build_get_ptep(&p, K0, K1); |
1329 | build_update_entries(&p, K0, K1); | |
1330 | build_tlb_write_entry(&p, &l, &r, tlb_random); | |
1331 | uasm_l_leave(&l, p); | |
1332 | uasm_i_eret(&p); /* return from trap */ | |
1333 | } | |
aa1762f4 | 1334 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
fd062c84 | 1335 | uasm_l_tlb_huge_update(&l, p); |
2c8c53e2 DD |
1336 | build_huge_update_entries(&p, htlb_info.huge_pte, K1); |
1337 | build_huge_tlb_write_entry(&p, &l, &r, K0, tlb_random, | |
1338 | htlb_info.restore_scratch); | |
fd062c84 DD |
1339 | #endif |
1340 | ||
875d43e7 | 1341 | #ifdef CONFIG_64BIT |
2c8c53e2 | 1342 | build_get_pgd_vmalloc64(&p, &l, &r, K0, K1, vmalloc_mode); |
1da177e4 LT |
1343 | #endif |
1344 | ||
1345 | /* | |
1346 | * Overflow check: For the 64bit handler, we need at least one | |
1347 | * free instruction slot for the wrap-around branch. In worst | |
1348 | * case, if the intended insertion point is a delay slot, we | |
4b3f686d | 1349 | * need three, with the second nop'ed and the third being |
1da177e4 LT |
1350 | * unused. |
1351 | */ | |
2a21c730 FZ |
1352 | /* Loongson2 ebase is different than r4k, we have more space */ |
1353 | #if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2) | |
1da177e4 LT |
1354 | if ((p - tlb_handler) > 64) |
1355 | panic("TLB refill handler space exceeded"); | |
1356 | #else | |
e6f72d3a DD |
1357 | if (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 1) |
1358 | || (((p - tlb_handler) > (MIPS64_REFILL_INSNS * 2) - 3) | |
1359 | && uasm_insn_has_bdelay(relocs, | |
1360 | tlb_handler + MIPS64_REFILL_INSNS - 3))) | |
1da177e4 LT |
1361 | panic("TLB refill handler space exceeded"); |
1362 | #endif | |
1363 | ||
1364 | /* | |
1365 | * Now fold the handler in the TLB refill handler space. | |
1366 | */ | |
2a21c730 | 1367 | #if defined(CONFIG_32BIT) || defined(CONFIG_CPU_LOONGSON2) |
1da177e4 LT |
1368 | f = final_handler; |
1369 | /* Simplest case, just copy the handler. */ | |
e30ec452 | 1370 | uasm_copy_handler(relocs, labels, tlb_handler, p, f); |
1da177e4 | 1371 | final_len = p - tlb_handler; |
875d43e7 | 1372 | #else /* CONFIG_64BIT */ |
e6f72d3a DD |
1373 | f = final_handler + MIPS64_REFILL_INSNS; |
1374 | if ((p - tlb_handler) <= MIPS64_REFILL_INSNS) { | |
1da177e4 | 1375 | /* Just copy the handler. */ |
e30ec452 | 1376 | uasm_copy_handler(relocs, labels, tlb_handler, p, f); |
1da177e4 LT |
1377 | final_len = p - tlb_handler; |
1378 | } else { | |
aa1762f4 | 1379 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
fd062c84 | 1380 | const enum label_id ls = label_tlb_huge_update; |
95affdda DD |
1381 | #else |
1382 | const enum label_id ls = label_vmalloc; | |
1383 | #endif | |
1384 | u32 *split; | |
1385 | int ov = 0; | |
1386 | int i; | |
1387 | ||
1388 | for (i = 0; i < ARRAY_SIZE(labels) && labels[i].lab != ls; i++) | |
1389 | ; | |
1390 | BUG_ON(i == ARRAY_SIZE(labels)); | |
1391 | split = labels[i].addr; | |
1da177e4 LT |
1392 | |
1393 | /* | |
95affdda | 1394 | * See if we have overflown one way or the other. |
1da177e4 | 1395 | */ |
95affdda DD |
1396 | if (split > tlb_handler + MIPS64_REFILL_INSNS || |
1397 | split < p - MIPS64_REFILL_INSNS) | |
1398 | ov = 1; | |
1399 | ||
1400 | if (ov) { | |
1401 | /* | |
1402 | * Split two instructions before the end. One | |
1403 | * for the branch and one for the instruction | |
1404 | * in the delay slot. | |
1405 | */ | |
1406 | split = tlb_handler + MIPS64_REFILL_INSNS - 2; | |
1407 | ||
1408 | /* | |
1409 | * If the branch would fall in a delay slot, | |
1410 | * we must back up an additional instruction | |
1411 | * so that it is no longer in a delay slot. | |
1412 | */ | |
1413 | if (uasm_insn_has_bdelay(relocs, split - 1)) | |
1414 | split--; | |
1415 | } | |
1da177e4 | 1416 | /* Copy first part of the handler. */ |
e30ec452 | 1417 | uasm_copy_handler(relocs, labels, tlb_handler, split, f); |
1da177e4 LT |
1418 | f += split - tlb_handler; |
1419 | ||
95affdda DD |
1420 | if (ov) { |
1421 | /* Insert branch. */ | |
1422 | uasm_l_split(&l, final_handler); | |
1423 | uasm_il_b(&f, &r, label_split); | |
1424 | if (uasm_insn_has_bdelay(relocs, split)) | |
1425 | uasm_i_nop(&f); | |
1426 | else { | |
1427 | uasm_copy_handler(relocs, labels, | |
1428 | split, split + 1, f); | |
1429 | uasm_move_labels(labels, f, f + 1, -1); | |
1430 | f++; | |
1431 | split++; | |
1432 | } | |
1da177e4 LT |
1433 | } |
1434 | ||
1435 | /* Copy the rest of the handler. */ | |
e30ec452 | 1436 | uasm_copy_handler(relocs, labels, split, p, final_handler); |
e6f72d3a DD |
1437 | final_len = (f - (final_handler + MIPS64_REFILL_INSNS)) + |
1438 | (p - split); | |
1da177e4 | 1439 | } |
875d43e7 | 1440 | #endif /* CONFIG_64BIT */ |
1da177e4 | 1441 | |
e30ec452 TS |
1442 | uasm_resolve_relocs(relocs, labels); |
1443 | pr_debug("Wrote TLB refill handler (%u instructions).\n", | |
1444 | final_len); | |
1da177e4 | 1445 | |
91b05e67 | 1446 | memcpy((void *)ebase, final_handler, 0x100); |
92b1e6a6 | 1447 | |
a2c763e0 | 1448 | dump_handler("r4000_tlb_refill", (u32 *)ebase, 64); |
1da177e4 LT |
1449 | } |
1450 | ||
1da177e4 LT |
1451 | /* |
1452 | * 128 instructions for the fastpath handler is generous and should | |
1453 | * never be exceeded. | |
1454 | */ | |
1455 | #define FASTPATH_SIZE 128 | |
1456 | ||
cbdbe07f FBH |
1457 | u32 handle_tlbl[FASTPATH_SIZE] __cacheline_aligned; |
1458 | u32 handle_tlbs[FASTPATH_SIZE] __cacheline_aligned; | |
1459 | u32 handle_tlbm[FASTPATH_SIZE] __cacheline_aligned; | |
3d8bfdd0 DD |
1460 | #ifdef CONFIG_MIPS_PGD_C0_CONTEXT |
1461 | u32 tlbmiss_handler_setup_pgd[16] __cacheline_aligned; | |
1462 | ||
1463 | static void __cpuinit build_r4000_setup_pgd(void) | |
1464 | { | |
1465 | const int a0 = 4; | |
1466 | const int a1 = 5; | |
1467 | u32 *p = tlbmiss_handler_setup_pgd; | |
1468 | struct uasm_label *l = labels; | |
1469 | struct uasm_reloc *r = relocs; | |
1470 | ||
1471 | memset(tlbmiss_handler_setup_pgd, 0, sizeof(tlbmiss_handler_setup_pgd)); | |
1472 | memset(labels, 0, sizeof(labels)); | |
1473 | memset(relocs, 0, sizeof(relocs)); | |
1474 | ||
1475 | pgd_reg = allocate_kscratch(); | |
1476 | ||
1477 | if (pgd_reg == -1) { | |
1478 | /* PGD << 11 in c0_Context */ | |
1479 | /* | |
1480 | * If it is a ckseg0 address, convert to a physical | |
1481 | * address. Shifting right by 29 and adding 4 will | |
1482 | * result in zero for these addresses. | |
1483 | * | |
1484 | */ | |
1485 | UASM_i_SRA(&p, a1, a0, 29); | |
1486 | UASM_i_ADDIU(&p, a1, a1, 4); | |
1487 | uasm_il_bnez(&p, &r, a1, label_tlbl_goaround1); | |
1488 | uasm_i_nop(&p); | |
1489 | uasm_i_dinsm(&p, a0, 0, 29, 64 - 29); | |
1490 | uasm_l_tlbl_goaround1(&l, p); | |
1491 | UASM_i_SLL(&p, a0, a0, 11); | |
1492 | uasm_i_jr(&p, 31); | |
1493 | UASM_i_MTC0(&p, a0, C0_CONTEXT); | |
1494 | } else { | |
1495 | /* PGD in c0_KScratch */ | |
1496 | uasm_i_jr(&p, 31); | |
1497 | UASM_i_MTC0(&p, a0, 31, pgd_reg); | |
1498 | } | |
1499 | if (p - tlbmiss_handler_setup_pgd > ARRAY_SIZE(tlbmiss_handler_setup_pgd)) | |
1500 | panic("tlbmiss_handler_setup_pgd space exceeded"); | |
1501 | uasm_resolve_relocs(relocs, labels); | |
1502 | pr_debug("Wrote tlbmiss_handler_setup_pgd (%u instructions).\n", | |
1503 | (unsigned int)(p - tlbmiss_handler_setup_pgd)); | |
1504 | ||
a2c763e0 RB |
1505 | dump_handler("tlbmiss_handler", |
1506 | tlbmiss_handler_setup_pgd, | |
3d8bfdd0 DD |
1507 | ARRAY_SIZE(tlbmiss_handler_setup_pgd)); |
1508 | } | |
1509 | #endif | |
1da177e4 | 1510 | |
234fcd14 | 1511 | static void __cpuinit |
bd1437e4 | 1512 | iPTE_LW(u32 **p, unsigned int pte, unsigned int ptr) |
1da177e4 LT |
1513 | { |
1514 | #ifdef CONFIG_SMP | |
1515 | # ifdef CONFIG_64BIT_PHYS_ADDR | |
1516 | if (cpu_has_64bits) | |
e30ec452 | 1517 | uasm_i_lld(p, pte, 0, ptr); |
1da177e4 LT |
1518 | else |
1519 | # endif | |
e30ec452 | 1520 | UASM_i_LL(p, pte, 0, ptr); |
1da177e4 LT |
1521 | #else |
1522 | # ifdef CONFIG_64BIT_PHYS_ADDR | |
1523 | if (cpu_has_64bits) | |
e30ec452 | 1524 | uasm_i_ld(p, pte, 0, ptr); |
1da177e4 LT |
1525 | else |
1526 | # endif | |
e30ec452 | 1527 | UASM_i_LW(p, pte, 0, ptr); |
1da177e4 LT |
1528 | #endif |
1529 | } | |
1530 | ||
234fcd14 | 1531 | static void __cpuinit |
e30ec452 | 1532 | iPTE_SW(u32 **p, struct uasm_reloc **r, unsigned int pte, unsigned int ptr, |
63b2d2f4 | 1533 | unsigned int mode) |
1da177e4 | 1534 | { |
63b2d2f4 TS |
1535 | #ifdef CONFIG_64BIT_PHYS_ADDR |
1536 | unsigned int hwmode = mode & (_PAGE_VALID | _PAGE_DIRTY); | |
1537 | #endif | |
1538 | ||
e30ec452 | 1539 | uasm_i_ori(p, pte, pte, mode); |
1da177e4 LT |
1540 | #ifdef CONFIG_SMP |
1541 | # ifdef CONFIG_64BIT_PHYS_ADDR | |
1542 | if (cpu_has_64bits) | |
e30ec452 | 1543 | uasm_i_scd(p, pte, 0, ptr); |
1da177e4 LT |
1544 | else |
1545 | # endif | |
e30ec452 | 1546 | UASM_i_SC(p, pte, 0, ptr); |
1da177e4 LT |
1547 | |
1548 | if (r10000_llsc_war()) | |
e30ec452 | 1549 | uasm_il_beqzl(p, r, pte, label_smp_pgtable_change); |
1da177e4 | 1550 | else |
e30ec452 | 1551 | uasm_il_beqz(p, r, pte, label_smp_pgtable_change); |
1da177e4 LT |
1552 | |
1553 | # ifdef CONFIG_64BIT_PHYS_ADDR | |
1554 | if (!cpu_has_64bits) { | |
e30ec452 TS |
1555 | /* no uasm_i_nop needed */ |
1556 | uasm_i_ll(p, pte, sizeof(pte_t) / 2, ptr); | |
1557 | uasm_i_ori(p, pte, pte, hwmode); | |
1558 | uasm_i_sc(p, pte, sizeof(pte_t) / 2, ptr); | |
1559 | uasm_il_beqz(p, r, pte, label_smp_pgtable_change); | |
1560 | /* no uasm_i_nop needed */ | |
1561 | uasm_i_lw(p, pte, 0, ptr); | |
1da177e4 | 1562 | } else |
e30ec452 | 1563 | uasm_i_nop(p); |
1da177e4 | 1564 | # else |
e30ec452 | 1565 | uasm_i_nop(p); |
1da177e4 LT |
1566 | # endif |
1567 | #else | |
1568 | # ifdef CONFIG_64BIT_PHYS_ADDR | |
1569 | if (cpu_has_64bits) | |
e30ec452 | 1570 | uasm_i_sd(p, pte, 0, ptr); |
1da177e4 LT |
1571 | else |
1572 | # endif | |
e30ec452 | 1573 | UASM_i_SW(p, pte, 0, ptr); |
1da177e4 LT |
1574 | |
1575 | # ifdef CONFIG_64BIT_PHYS_ADDR | |
1576 | if (!cpu_has_64bits) { | |
e30ec452 TS |
1577 | uasm_i_lw(p, pte, sizeof(pte_t) / 2, ptr); |
1578 | uasm_i_ori(p, pte, pte, hwmode); | |
1579 | uasm_i_sw(p, pte, sizeof(pte_t) / 2, ptr); | |
1580 | uasm_i_lw(p, pte, 0, ptr); | |
1da177e4 LT |
1581 | } |
1582 | # endif | |
1583 | #endif | |
1584 | } | |
1585 | ||
1586 | /* | |
1587 | * Check if PTE is present, if not then jump to LABEL. PTR points to | |
1588 | * the page table where this PTE is located, PTE will be re-loaded | |
1589 | * with it's original value. | |
1590 | */ | |
234fcd14 | 1591 | static void __cpuinit |
bd1437e4 | 1592 | build_pte_present(u32 **p, struct uasm_reloc **r, |
bf28607f | 1593 | int pte, int ptr, int scratch, enum label_id lid) |
1da177e4 | 1594 | { |
bf28607f DD |
1595 | int t = scratch >= 0 ? scratch : pte; |
1596 | ||
05857c64 | 1597 | if (cpu_has_rixi) { |
cc33ae43 DD |
1598 | if (use_bbit_insns()) { |
1599 | uasm_il_bbit0(p, r, pte, ilog2(_PAGE_PRESENT), lid); | |
1600 | uasm_i_nop(p); | |
1601 | } else { | |
bf28607f DD |
1602 | uasm_i_andi(p, t, pte, _PAGE_PRESENT); |
1603 | uasm_il_beqz(p, r, t, lid); | |
1604 | if (pte == t) | |
1605 | /* You lose the SMP race :-(*/ | |
1606 | iPTE_LW(p, pte, ptr); | |
cc33ae43 | 1607 | } |
6dd9344c | 1608 | } else { |
bf28607f DD |
1609 | uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_READ); |
1610 | uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_READ); | |
1611 | uasm_il_bnez(p, r, t, lid); | |
1612 | if (pte == t) | |
1613 | /* You lose the SMP race :-(*/ | |
1614 | iPTE_LW(p, pte, ptr); | |
6dd9344c | 1615 | } |
1da177e4 LT |
1616 | } |
1617 | ||
1618 | /* Make PTE valid, store result in PTR. */ | |
234fcd14 | 1619 | static void __cpuinit |
e30ec452 | 1620 | build_make_valid(u32 **p, struct uasm_reloc **r, unsigned int pte, |
1da177e4 LT |
1621 | unsigned int ptr) |
1622 | { | |
63b2d2f4 TS |
1623 | unsigned int mode = _PAGE_VALID | _PAGE_ACCESSED; |
1624 | ||
1625 | iPTE_SW(p, r, pte, ptr, mode); | |
1da177e4 LT |
1626 | } |
1627 | ||
1628 | /* | |
1629 | * Check if PTE can be written to, if not branch to LABEL. Regardless | |
1630 | * restore PTE with value from PTR when done. | |
1631 | */ | |
234fcd14 | 1632 | static void __cpuinit |
bd1437e4 | 1633 | build_pte_writable(u32 **p, struct uasm_reloc **r, |
bf28607f DD |
1634 | unsigned int pte, unsigned int ptr, int scratch, |
1635 | enum label_id lid) | |
1da177e4 | 1636 | { |
bf28607f DD |
1637 | int t = scratch >= 0 ? scratch : pte; |
1638 | ||
1639 | uasm_i_andi(p, t, pte, _PAGE_PRESENT | _PAGE_WRITE); | |
1640 | uasm_i_xori(p, t, t, _PAGE_PRESENT | _PAGE_WRITE); | |
1641 | uasm_il_bnez(p, r, t, lid); | |
1642 | if (pte == t) | |
1643 | /* You lose the SMP race :-(*/ | |
cc33ae43 | 1644 | iPTE_LW(p, pte, ptr); |
bf28607f DD |
1645 | else |
1646 | uasm_i_nop(p); | |
1da177e4 LT |
1647 | } |
1648 | ||
1649 | /* Make PTE writable, update software status bits as well, then store | |
1650 | * at PTR. | |
1651 | */ | |
234fcd14 | 1652 | static void __cpuinit |
e30ec452 | 1653 | build_make_write(u32 **p, struct uasm_reloc **r, unsigned int pte, |
1da177e4 LT |
1654 | unsigned int ptr) |
1655 | { | |
63b2d2f4 TS |
1656 | unsigned int mode = (_PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID |
1657 | | _PAGE_DIRTY); | |
1658 | ||
1659 | iPTE_SW(p, r, pte, ptr, mode); | |
1da177e4 LT |
1660 | } |
1661 | ||
1662 | /* | |
1663 | * Check if PTE can be modified, if not branch to LABEL. Regardless | |
1664 | * restore PTE with value from PTR when done. | |
1665 | */ | |
234fcd14 | 1666 | static void __cpuinit |
bd1437e4 | 1667 | build_pte_modifiable(u32 **p, struct uasm_reloc **r, |
bf28607f DD |
1668 | unsigned int pte, unsigned int ptr, int scratch, |
1669 | enum label_id lid) | |
1da177e4 | 1670 | { |
cc33ae43 DD |
1671 | if (use_bbit_insns()) { |
1672 | uasm_il_bbit0(p, r, pte, ilog2(_PAGE_WRITE), lid); | |
1673 | uasm_i_nop(p); | |
1674 | } else { | |
bf28607f DD |
1675 | int t = scratch >= 0 ? scratch : pte; |
1676 | uasm_i_andi(p, t, pte, _PAGE_WRITE); | |
1677 | uasm_il_beqz(p, r, t, lid); | |
1678 | if (pte == t) | |
1679 | /* You lose the SMP race :-(*/ | |
1680 | iPTE_LW(p, pte, ptr); | |
cc33ae43 | 1681 | } |
1da177e4 LT |
1682 | } |
1683 | ||
82622284 | 1684 | #ifndef CONFIG_MIPS_PGD_C0_CONTEXT |
3d8bfdd0 DD |
1685 | |
1686 | ||
1da177e4 LT |
1687 | /* |
1688 | * R3000 style TLB load/store/modify handlers. | |
1689 | */ | |
1690 | ||
fded2e50 MR |
1691 | /* |
1692 | * This places the pte into ENTRYLO0 and writes it with tlbwi. | |
1693 | * Then it returns. | |
1694 | */ | |
234fcd14 | 1695 | static void __cpuinit |
fded2e50 | 1696 | build_r3000_pte_reload_tlbwi(u32 **p, unsigned int pte, unsigned int tmp) |
1da177e4 | 1697 | { |
e30ec452 TS |
1698 | uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */ |
1699 | uasm_i_mfc0(p, tmp, C0_EPC); /* cp0 delay */ | |
1700 | uasm_i_tlbwi(p); | |
1701 | uasm_i_jr(p, tmp); | |
1702 | uasm_i_rfe(p); /* branch delay */ | |
1da177e4 LT |
1703 | } |
1704 | ||
1705 | /* | |
fded2e50 MR |
1706 | * This places the pte into ENTRYLO0 and writes it with tlbwi |
1707 | * or tlbwr as appropriate. This is because the index register | |
1708 | * may have the probe fail bit set as a result of a trap on a | |
1709 | * kseg2 access, i.e. without refill. Then it returns. | |
1da177e4 | 1710 | */ |
234fcd14 | 1711 | static void __cpuinit |
e30ec452 TS |
1712 | build_r3000_tlb_reload_write(u32 **p, struct uasm_label **l, |
1713 | struct uasm_reloc **r, unsigned int pte, | |
1714 | unsigned int tmp) | |
1715 | { | |
1716 | uasm_i_mfc0(p, tmp, C0_INDEX); | |
1717 | uasm_i_mtc0(p, pte, C0_ENTRYLO0); /* cp0 delay */ | |
1718 | uasm_il_bltz(p, r, tmp, label_r3000_write_probe_fail); /* cp0 delay */ | |
1719 | uasm_i_mfc0(p, tmp, C0_EPC); /* branch delay */ | |
1720 | uasm_i_tlbwi(p); /* cp0 delay */ | |
1721 | uasm_i_jr(p, tmp); | |
1722 | uasm_i_rfe(p); /* branch delay */ | |
1723 | uasm_l_r3000_write_probe_fail(l, *p); | |
1724 | uasm_i_tlbwr(p); /* cp0 delay */ | |
1725 | uasm_i_jr(p, tmp); | |
1726 | uasm_i_rfe(p); /* branch delay */ | |
1da177e4 LT |
1727 | } |
1728 | ||
234fcd14 | 1729 | static void __cpuinit |
1da177e4 LT |
1730 | build_r3000_tlbchange_handler_head(u32 **p, unsigned int pte, |
1731 | unsigned int ptr) | |
1732 | { | |
1733 | long pgdc = (long)pgd_current; | |
1734 | ||
e30ec452 TS |
1735 | uasm_i_mfc0(p, pte, C0_BADVADDR); |
1736 | uasm_i_lui(p, ptr, uasm_rel_hi(pgdc)); /* cp0 delay */ | |
1737 | uasm_i_lw(p, ptr, uasm_rel_lo(pgdc), ptr); | |
1738 | uasm_i_srl(p, pte, pte, 22); /* load delay */ | |
1739 | uasm_i_sll(p, pte, pte, 2); | |
1740 | uasm_i_addu(p, ptr, ptr, pte); | |
1741 | uasm_i_mfc0(p, pte, C0_CONTEXT); | |
1742 | uasm_i_lw(p, ptr, 0, ptr); /* cp0 delay */ | |
1743 | uasm_i_andi(p, pte, pte, 0xffc); /* load delay */ | |
1744 | uasm_i_addu(p, ptr, ptr, pte); | |
1745 | uasm_i_lw(p, pte, 0, ptr); | |
1746 | uasm_i_tlbp(p); /* load delay */ | |
1da177e4 LT |
1747 | } |
1748 | ||
234fcd14 | 1749 | static void __cpuinit build_r3000_tlb_load_handler(void) |
1da177e4 LT |
1750 | { |
1751 | u32 *p = handle_tlbl; | |
e30ec452 TS |
1752 | struct uasm_label *l = labels; |
1753 | struct uasm_reloc *r = relocs; | |
1da177e4 LT |
1754 | |
1755 | memset(handle_tlbl, 0, sizeof(handle_tlbl)); | |
1756 | memset(labels, 0, sizeof(labels)); | |
1757 | memset(relocs, 0, sizeof(relocs)); | |
1758 | ||
1759 | build_r3000_tlbchange_handler_head(&p, K0, K1); | |
bf28607f | 1760 | build_pte_present(&p, &r, K0, K1, -1, label_nopage_tlbl); |
e30ec452 | 1761 | uasm_i_nop(&p); /* load delay */ |
1da177e4 | 1762 | build_make_valid(&p, &r, K0, K1); |
fded2e50 | 1763 | build_r3000_tlb_reload_write(&p, &l, &r, K0, K1); |
1da177e4 | 1764 | |
e30ec452 TS |
1765 | uasm_l_nopage_tlbl(&l, p); |
1766 | uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff); | |
1767 | uasm_i_nop(&p); | |
1da177e4 LT |
1768 | |
1769 | if ((p - handle_tlbl) > FASTPATH_SIZE) | |
1770 | panic("TLB load handler fastpath space exceeded"); | |
1771 | ||
e30ec452 TS |
1772 | uasm_resolve_relocs(relocs, labels); |
1773 | pr_debug("Wrote TLB load handler fastpath (%u instructions).\n", | |
1774 | (unsigned int)(p - handle_tlbl)); | |
1da177e4 | 1775 | |
a2c763e0 | 1776 | dump_handler("r3000_tlb_load", handle_tlbl, ARRAY_SIZE(handle_tlbl)); |
1da177e4 LT |
1777 | } |
1778 | ||
234fcd14 | 1779 | static void __cpuinit build_r3000_tlb_store_handler(void) |
1da177e4 LT |
1780 | { |
1781 | u32 *p = handle_tlbs; | |
e30ec452 TS |
1782 | struct uasm_label *l = labels; |
1783 | struct uasm_reloc *r = relocs; | |
1da177e4 LT |
1784 | |
1785 | memset(handle_tlbs, 0, sizeof(handle_tlbs)); | |
1786 | memset(labels, 0, sizeof(labels)); | |
1787 | memset(relocs, 0, sizeof(relocs)); | |
1788 | ||
1789 | build_r3000_tlbchange_handler_head(&p, K0, K1); | |
bf28607f | 1790 | build_pte_writable(&p, &r, K0, K1, -1, label_nopage_tlbs); |
e30ec452 | 1791 | uasm_i_nop(&p); /* load delay */ |
1da177e4 | 1792 | build_make_write(&p, &r, K0, K1); |
fded2e50 | 1793 | build_r3000_tlb_reload_write(&p, &l, &r, K0, K1); |
1da177e4 | 1794 | |
e30ec452 TS |
1795 | uasm_l_nopage_tlbs(&l, p); |
1796 | uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff); | |
1797 | uasm_i_nop(&p); | |
1da177e4 LT |
1798 | |
1799 | if ((p - handle_tlbs) > FASTPATH_SIZE) | |
1800 | panic("TLB store handler fastpath space exceeded"); | |
1801 | ||
e30ec452 TS |
1802 | uasm_resolve_relocs(relocs, labels); |
1803 | pr_debug("Wrote TLB store handler fastpath (%u instructions).\n", | |
1804 | (unsigned int)(p - handle_tlbs)); | |
1da177e4 | 1805 | |
a2c763e0 | 1806 | dump_handler("r3000_tlb_store", handle_tlbs, ARRAY_SIZE(handle_tlbs)); |
1da177e4 LT |
1807 | } |
1808 | ||
234fcd14 | 1809 | static void __cpuinit build_r3000_tlb_modify_handler(void) |
1da177e4 LT |
1810 | { |
1811 | u32 *p = handle_tlbm; | |
e30ec452 TS |
1812 | struct uasm_label *l = labels; |
1813 | struct uasm_reloc *r = relocs; | |
1da177e4 LT |
1814 | |
1815 | memset(handle_tlbm, 0, sizeof(handle_tlbm)); | |
1816 | memset(labels, 0, sizeof(labels)); | |
1817 | memset(relocs, 0, sizeof(relocs)); | |
1818 | ||
1819 | build_r3000_tlbchange_handler_head(&p, K0, K1); | |
d954ffe3 | 1820 | build_pte_modifiable(&p, &r, K0, K1, -1, label_nopage_tlbm); |
e30ec452 | 1821 | uasm_i_nop(&p); /* load delay */ |
1da177e4 | 1822 | build_make_write(&p, &r, K0, K1); |
fded2e50 | 1823 | build_r3000_pte_reload_tlbwi(&p, K0, K1); |
1da177e4 | 1824 | |
e30ec452 TS |
1825 | uasm_l_nopage_tlbm(&l, p); |
1826 | uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff); | |
1827 | uasm_i_nop(&p); | |
1da177e4 LT |
1828 | |
1829 | if ((p - handle_tlbm) > FASTPATH_SIZE) | |
1830 | panic("TLB modify handler fastpath space exceeded"); | |
1831 | ||
e30ec452 TS |
1832 | uasm_resolve_relocs(relocs, labels); |
1833 | pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n", | |
1834 | (unsigned int)(p - handle_tlbm)); | |
1da177e4 | 1835 | |
a2c763e0 | 1836 | dump_handler("r3000_tlb_modify", handle_tlbm, ARRAY_SIZE(handle_tlbm)); |
1da177e4 | 1837 | } |
82622284 | 1838 | #endif /* CONFIG_MIPS_PGD_C0_CONTEXT */ |
1da177e4 LT |
1839 | |
1840 | /* | |
1841 | * R4000 style TLB load/store/modify handlers. | |
1842 | */ | |
bf28607f | 1843 | static struct work_registers __cpuinit |
e30ec452 | 1844 | build_r4000_tlbchange_handler_head(u32 **p, struct uasm_label **l, |
bf28607f | 1845 | struct uasm_reloc **r) |
1da177e4 | 1846 | { |
bf28607f DD |
1847 | struct work_registers wr = build_get_work_registers(p); |
1848 | ||
875d43e7 | 1849 | #ifdef CONFIG_64BIT |
bf28607f | 1850 | build_get_pmde64(p, l, r, wr.r1, wr.r2); /* get pmd in ptr */ |
1da177e4 | 1851 | #else |
bf28607f | 1852 | build_get_pgde32(p, wr.r1, wr.r2); /* get pgd in ptr */ |
1da177e4 LT |
1853 | #endif |
1854 | ||
aa1762f4 | 1855 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
fd062c84 DD |
1856 | /* |
1857 | * For huge tlb entries, pmd doesn't contain an address but | |
1858 | * instead contains the tlb pte. Check the PAGE_HUGE bit and | |
1859 | * see if we need to jump to huge tlb processing. | |
1860 | */ | |
bf28607f | 1861 | build_is_huge_pte(p, r, wr.r1, wr.r2, label_tlb_huge_update); |
fd062c84 DD |
1862 | #endif |
1863 | ||
bf28607f DD |
1864 | UASM_i_MFC0(p, wr.r1, C0_BADVADDR); |
1865 | UASM_i_LW(p, wr.r2, 0, wr.r2); | |
1866 | UASM_i_SRL(p, wr.r1, wr.r1, PAGE_SHIFT + PTE_ORDER - PTE_T_LOG2); | |
1867 | uasm_i_andi(p, wr.r1, wr.r1, (PTRS_PER_PTE - 1) << PTE_T_LOG2); | |
1868 | UASM_i_ADDU(p, wr.r2, wr.r2, wr.r1); | |
1da177e4 LT |
1869 | |
1870 | #ifdef CONFIG_SMP | |
e30ec452 TS |
1871 | uasm_l_smp_pgtable_change(l, *p); |
1872 | #endif | |
bf28607f | 1873 | iPTE_LW(p, wr.r1, wr.r2); /* get even pte */ |
8df5beac MR |
1874 | if (!m4kc_tlbp_war()) |
1875 | build_tlb_probe_entry(p); | |
bf28607f | 1876 | return wr; |
1da177e4 LT |
1877 | } |
1878 | ||
234fcd14 | 1879 | static void __cpuinit |
e30ec452 TS |
1880 | build_r4000_tlbchange_handler_tail(u32 **p, struct uasm_label **l, |
1881 | struct uasm_reloc **r, unsigned int tmp, | |
1da177e4 LT |
1882 | unsigned int ptr) |
1883 | { | |
e30ec452 TS |
1884 | uasm_i_ori(p, ptr, ptr, sizeof(pte_t)); |
1885 | uasm_i_xori(p, ptr, ptr, sizeof(pte_t)); | |
1da177e4 LT |
1886 | build_update_entries(p, tmp, ptr); |
1887 | build_tlb_write_entry(p, l, r, tlb_indexed); | |
e30ec452 | 1888 | uasm_l_leave(l, *p); |
bf28607f | 1889 | build_restore_work_registers(p); |
e30ec452 | 1890 | uasm_i_eret(p); /* return from trap */ |
1da177e4 | 1891 | |
875d43e7 | 1892 | #ifdef CONFIG_64BIT |
1ec56329 | 1893 | build_get_pgd_vmalloc64(p, l, r, tmp, ptr, not_refill); |
1da177e4 LT |
1894 | #endif |
1895 | } | |
1896 | ||
234fcd14 | 1897 | static void __cpuinit build_r4000_tlb_load_handler(void) |
1da177e4 LT |
1898 | { |
1899 | u32 *p = handle_tlbl; | |
e30ec452 TS |
1900 | struct uasm_label *l = labels; |
1901 | struct uasm_reloc *r = relocs; | |
bf28607f | 1902 | struct work_registers wr; |
1da177e4 LT |
1903 | |
1904 | memset(handle_tlbl, 0, sizeof(handle_tlbl)); | |
1905 | memset(labels, 0, sizeof(labels)); | |
1906 | memset(relocs, 0, sizeof(relocs)); | |
1907 | ||
1908 | if (bcm1250_m3_war()) { | |
3d45285d RB |
1909 | unsigned int segbits = 44; |
1910 | ||
1911 | uasm_i_dmfc0(&p, K0, C0_BADVADDR); | |
1912 | uasm_i_dmfc0(&p, K1, C0_ENTRYHI); | |
e30ec452 | 1913 | uasm_i_xor(&p, K0, K0, K1); |
3be6022c DD |
1914 | uasm_i_dsrl_safe(&p, K1, K0, 62); |
1915 | uasm_i_dsrl_safe(&p, K0, K0, 12 + 1); | |
1916 | uasm_i_dsll_safe(&p, K0, K0, 64 + 12 + 1 - segbits); | |
3d45285d | 1917 | uasm_i_or(&p, K0, K0, K1); |
e30ec452 TS |
1918 | uasm_il_bnez(&p, &r, K0, label_leave); |
1919 | /* No need for uasm_i_nop */ | |
1da177e4 LT |
1920 | } |
1921 | ||
bf28607f DD |
1922 | wr = build_r4000_tlbchange_handler_head(&p, &l, &r); |
1923 | build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl); | |
8df5beac MR |
1924 | if (m4kc_tlbp_war()) |
1925 | build_tlb_probe_entry(&p); | |
6dd9344c | 1926 | |
05857c64 | 1927 | if (cpu_has_rixi) { |
6dd9344c DD |
1928 | /* |
1929 | * If the page is not _PAGE_VALID, RI or XI could not | |
1930 | * have triggered it. Skip the expensive test.. | |
1931 | */ | |
cc33ae43 | 1932 | if (use_bbit_insns()) { |
bf28607f | 1933 | uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID), |
cc33ae43 DD |
1934 | label_tlbl_goaround1); |
1935 | } else { | |
bf28607f DD |
1936 | uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID); |
1937 | uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround1); | |
cc33ae43 | 1938 | } |
6dd9344c DD |
1939 | uasm_i_nop(&p); |
1940 | ||
1941 | uasm_i_tlbr(&p); | |
1942 | /* Examine entrylo 0 or 1 based on ptr. */ | |
cc33ae43 | 1943 | if (use_bbit_insns()) { |
bf28607f | 1944 | uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8); |
cc33ae43 | 1945 | } else { |
bf28607f DD |
1946 | uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t)); |
1947 | uasm_i_beqz(&p, wr.r3, 8); | |
cc33ae43 | 1948 | } |
bf28607f DD |
1949 | /* load it in the delay slot*/ |
1950 | UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0); | |
1951 | /* load it if ptr is odd */ | |
1952 | UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1); | |
6dd9344c | 1953 | /* |
bf28607f | 1954 | * If the entryLo (now in wr.r3) is valid (bit 1), RI or |
6dd9344c DD |
1955 | * XI must have triggered it. |
1956 | */ | |
cc33ae43 | 1957 | if (use_bbit_insns()) { |
bf28607f DD |
1958 | uasm_il_bbit1(&p, &r, wr.r3, 1, label_nopage_tlbl); |
1959 | uasm_i_nop(&p); | |
cc33ae43 DD |
1960 | uasm_l_tlbl_goaround1(&l, p); |
1961 | } else { | |
bf28607f DD |
1962 | uasm_i_andi(&p, wr.r3, wr.r3, 2); |
1963 | uasm_il_bnez(&p, &r, wr.r3, label_nopage_tlbl); | |
1964 | uasm_i_nop(&p); | |
cc33ae43 | 1965 | } |
bf28607f | 1966 | uasm_l_tlbl_goaround1(&l, p); |
6dd9344c | 1967 | } |
bf28607f DD |
1968 | build_make_valid(&p, &r, wr.r1, wr.r2); |
1969 | build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2); | |
1da177e4 | 1970 | |
aa1762f4 | 1971 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
fd062c84 DD |
1972 | /* |
1973 | * This is the entry point when build_r4000_tlbchange_handler_head | |
1974 | * spots a huge page. | |
1975 | */ | |
1976 | uasm_l_tlb_huge_update(&l, p); | |
bf28607f DD |
1977 | iPTE_LW(&p, wr.r1, wr.r2); |
1978 | build_pte_present(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbl); | |
fd062c84 | 1979 | build_tlb_probe_entry(&p); |
6dd9344c | 1980 | |
05857c64 | 1981 | if (cpu_has_rixi) { |
6dd9344c DD |
1982 | /* |
1983 | * If the page is not _PAGE_VALID, RI or XI could not | |
1984 | * have triggered it. Skip the expensive test.. | |
1985 | */ | |
cc33ae43 | 1986 | if (use_bbit_insns()) { |
bf28607f | 1987 | uasm_il_bbit0(&p, &r, wr.r1, ilog2(_PAGE_VALID), |
cc33ae43 DD |
1988 | label_tlbl_goaround2); |
1989 | } else { | |
bf28607f DD |
1990 | uasm_i_andi(&p, wr.r3, wr.r1, _PAGE_VALID); |
1991 | uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2); | |
cc33ae43 | 1992 | } |
6dd9344c DD |
1993 | uasm_i_nop(&p); |
1994 | ||
1995 | uasm_i_tlbr(&p); | |
1996 | /* Examine entrylo 0 or 1 based on ptr. */ | |
cc33ae43 | 1997 | if (use_bbit_insns()) { |
bf28607f | 1998 | uasm_i_bbit0(&p, wr.r2, ilog2(sizeof(pte_t)), 8); |
cc33ae43 | 1999 | } else { |
bf28607f DD |
2000 | uasm_i_andi(&p, wr.r3, wr.r2, sizeof(pte_t)); |
2001 | uasm_i_beqz(&p, wr.r3, 8); | |
cc33ae43 | 2002 | } |
bf28607f DD |
2003 | /* load it in the delay slot*/ |
2004 | UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO0); | |
2005 | /* load it if ptr is odd */ | |
2006 | UASM_i_MFC0(&p, wr.r3, C0_ENTRYLO1); | |
6dd9344c | 2007 | /* |
bf28607f | 2008 | * If the entryLo (now in wr.r3) is valid (bit 1), RI or |
6dd9344c DD |
2009 | * XI must have triggered it. |
2010 | */ | |
cc33ae43 | 2011 | if (use_bbit_insns()) { |
bf28607f | 2012 | uasm_il_bbit0(&p, &r, wr.r3, 1, label_tlbl_goaround2); |
cc33ae43 | 2013 | } else { |
bf28607f DD |
2014 | uasm_i_andi(&p, wr.r3, wr.r3, 2); |
2015 | uasm_il_beqz(&p, &r, wr.r3, label_tlbl_goaround2); | |
cc33ae43 | 2016 | } |
0f4ccbc8 DD |
2017 | if (PM_DEFAULT_MASK == 0) |
2018 | uasm_i_nop(&p); | |
6dd9344c DD |
2019 | /* |
2020 | * We clobbered C0_PAGEMASK, restore it. On the other branch | |
2021 | * it is restored in build_huge_tlb_write_entry. | |
2022 | */ | |
bf28607f | 2023 | build_restore_pagemask(&p, &r, wr.r3, label_nopage_tlbl, 0); |
6dd9344c DD |
2024 | |
2025 | uasm_l_tlbl_goaround2(&l, p); | |
2026 | } | |
bf28607f DD |
2027 | uasm_i_ori(&p, wr.r1, wr.r1, (_PAGE_ACCESSED | _PAGE_VALID)); |
2028 | build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2); | |
fd062c84 DD |
2029 | #endif |
2030 | ||
e30ec452 | 2031 | uasm_l_nopage_tlbl(&l, p); |
bf28607f | 2032 | build_restore_work_registers(&p); |
e30ec452 TS |
2033 | uasm_i_j(&p, (unsigned long)tlb_do_page_fault_0 & 0x0fffffff); |
2034 | uasm_i_nop(&p); | |
1da177e4 LT |
2035 | |
2036 | if ((p - handle_tlbl) > FASTPATH_SIZE) | |
2037 | panic("TLB load handler fastpath space exceeded"); | |
2038 | ||
e30ec452 TS |
2039 | uasm_resolve_relocs(relocs, labels); |
2040 | pr_debug("Wrote TLB load handler fastpath (%u instructions).\n", | |
2041 | (unsigned int)(p - handle_tlbl)); | |
1da177e4 | 2042 | |
a2c763e0 | 2043 | dump_handler("r4000_tlb_load", handle_tlbl, ARRAY_SIZE(handle_tlbl)); |
1da177e4 LT |
2044 | } |
2045 | ||
234fcd14 | 2046 | static void __cpuinit build_r4000_tlb_store_handler(void) |
1da177e4 LT |
2047 | { |
2048 | u32 *p = handle_tlbs; | |
e30ec452 TS |
2049 | struct uasm_label *l = labels; |
2050 | struct uasm_reloc *r = relocs; | |
bf28607f | 2051 | struct work_registers wr; |
1da177e4 LT |
2052 | |
2053 | memset(handle_tlbs, 0, sizeof(handle_tlbs)); | |
2054 | memset(labels, 0, sizeof(labels)); | |
2055 | memset(relocs, 0, sizeof(relocs)); | |
2056 | ||
bf28607f DD |
2057 | wr = build_r4000_tlbchange_handler_head(&p, &l, &r); |
2058 | build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs); | |
8df5beac MR |
2059 | if (m4kc_tlbp_war()) |
2060 | build_tlb_probe_entry(&p); | |
bf28607f DD |
2061 | build_make_write(&p, &r, wr.r1, wr.r2); |
2062 | build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2); | |
1da177e4 | 2063 | |
aa1762f4 | 2064 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
fd062c84 DD |
2065 | /* |
2066 | * This is the entry point when | |
2067 | * build_r4000_tlbchange_handler_head spots a huge page. | |
2068 | */ | |
2069 | uasm_l_tlb_huge_update(&l, p); | |
bf28607f DD |
2070 | iPTE_LW(&p, wr.r1, wr.r2); |
2071 | build_pte_writable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbs); | |
fd062c84 | 2072 | build_tlb_probe_entry(&p); |
bf28607f | 2073 | uasm_i_ori(&p, wr.r1, wr.r1, |
fd062c84 | 2074 | _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY); |
bf28607f | 2075 | build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2); |
fd062c84 DD |
2076 | #endif |
2077 | ||
e30ec452 | 2078 | uasm_l_nopage_tlbs(&l, p); |
bf28607f | 2079 | build_restore_work_registers(&p); |
e30ec452 TS |
2080 | uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff); |
2081 | uasm_i_nop(&p); | |
1da177e4 LT |
2082 | |
2083 | if ((p - handle_tlbs) > FASTPATH_SIZE) | |
2084 | panic("TLB store handler fastpath space exceeded"); | |
2085 | ||
e30ec452 TS |
2086 | uasm_resolve_relocs(relocs, labels); |
2087 | pr_debug("Wrote TLB store handler fastpath (%u instructions).\n", | |
2088 | (unsigned int)(p - handle_tlbs)); | |
1da177e4 | 2089 | |
a2c763e0 | 2090 | dump_handler("r4000_tlb_store", handle_tlbs, ARRAY_SIZE(handle_tlbs)); |
1da177e4 LT |
2091 | } |
2092 | ||
234fcd14 | 2093 | static void __cpuinit build_r4000_tlb_modify_handler(void) |
1da177e4 LT |
2094 | { |
2095 | u32 *p = handle_tlbm; | |
e30ec452 TS |
2096 | struct uasm_label *l = labels; |
2097 | struct uasm_reloc *r = relocs; | |
bf28607f | 2098 | struct work_registers wr; |
1da177e4 LT |
2099 | |
2100 | memset(handle_tlbm, 0, sizeof(handle_tlbm)); | |
2101 | memset(labels, 0, sizeof(labels)); | |
2102 | memset(relocs, 0, sizeof(relocs)); | |
2103 | ||
bf28607f DD |
2104 | wr = build_r4000_tlbchange_handler_head(&p, &l, &r); |
2105 | build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm); | |
8df5beac MR |
2106 | if (m4kc_tlbp_war()) |
2107 | build_tlb_probe_entry(&p); | |
1da177e4 | 2108 | /* Present and writable bits set, set accessed and dirty bits. */ |
bf28607f DD |
2109 | build_make_write(&p, &r, wr.r1, wr.r2); |
2110 | build_r4000_tlbchange_handler_tail(&p, &l, &r, wr.r1, wr.r2); | |
1da177e4 | 2111 | |
aa1762f4 | 2112 | #ifdef CONFIG_MIPS_HUGE_TLB_SUPPORT |
fd062c84 DD |
2113 | /* |
2114 | * This is the entry point when | |
2115 | * build_r4000_tlbchange_handler_head spots a huge page. | |
2116 | */ | |
2117 | uasm_l_tlb_huge_update(&l, p); | |
bf28607f DD |
2118 | iPTE_LW(&p, wr.r1, wr.r2); |
2119 | build_pte_modifiable(&p, &r, wr.r1, wr.r2, wr.r3, label_nopage_tlbm); | |
fd062c84 | 2120 | build_tlb_probe_entry(&p); |
bf28607f | 2121 | uasm_i_ori(&p, wr.r1, wr.r1, |
fd062c84 | 2122 | _PAGE_ACCESSED | _PAGE_MODIFIED | _PAGE_VALID | _PAGE_DIRTY); |
bf28607f | 2123 | build_huge_handler_tail(&p, &r, &l, wr.r1, wr.r2); |
fd062c84 DD |
2124 | #endif |
2125 | ||
e30ec452 | 2126 | uasm_l_nopage_tlbm(&l, p); |
bf28607f | 2127 | build_restore_work_registers(&p); |
e30ec452 TS |
2128 | uasm_i_j(&p, (unsigned long)tlb_do_page_fault_1 & 0x0fffffff); |
2129 | uasm_i_nop(&p); | |
1da177e4 LT |
2130 | |
2131 | if ((p - handle_tlbm) > FASTPATH_SIZE) | |
2132 | panic("TLB modify handler fastpath space exceeded"); | |
2133 | ||
e30ec452 TS |
2134 | uasm_resolve_relocs(relocs, labels); |
2135 | pr_debug("Wrote TLB modify handler fastpath (%u instructions).\n", | |
2136 | (unsigned int)(p - handle_tlbm)); | |
115f2a44 | 2137 | |
a2c763e0 | 2138 | dump_handler("r4000_tlb_modify", handle_tlbm, ARRAY_SIZE(handle_tlbm)); |
1da177e4 LT |
2139 | } |
2140 | ||
234fcd14 | 2141 | void __cpuinit build_tlb_refill_handler(void) |
1da177e4 LT |
2142 | { |
2143 | /* | |
2144 | * The refill handler is generated per-CPU, multi-node systems | |
2145 | * may have local storage for it. The other handlers are only | |
2146 | * needed once. | |
2147 | */ | |
2148 | static int run_once = 0; | |
2149 | ||
a2c763e0 RB |
2150 | output_pgtable_bits_defines(); |
2151 | ||
1ec56329 DD |
2152 | #ifdef CONFIG_64BIT |
2153 | check_for_high_segbits = current_cpu_data.vmbits > (PGDIR_SHIFT + PGD_ORDER + PAGE_SHIFT - 3); | |
2154 | #endif | |
2155 | ||
10cc3529 | 2156 | switch (current_cpu_type()) { |
1da177e4 LT |
2157 | case CPU_R2000: |
2158 | case CPU_R3000: | |
2159 | case CPU_R3000A: | |
2160 | case CPU_R3081E: | |
2161 | case CPU_TX3912: | |
2162 | case CPU_TX3922: | |
2163 | case CPU_TX3927: | |
82622284 | 2164 | #ifndef CONFIG_MIPS_PGD_C0_CONTEXT |
1da177e4 LT |
2165 | build_r3000_tlb_refill_handler(); |
2166 | if (!run_once) { | |
2167 | build_r3000_tlb_load_handler(); | |
2168 | build_r3000_tlb_store_handler(); | |
2169 | build_r3000_tlb_modify_handler(); | |
2170 | run_once++; | |
2171 | } | |
82622284 DD |
2172 | #else |
2173 | panic("No R3000 TLB refill handler"); | |
2174 | #endif | |
1da177e4 LT |
2175 | break; |
2176 | ||
2177 | case CPU_R6000: | |
2178 | case CPU_R6000A: | |
2179 | panic("No R6000 TLB refill handler yet"); | |
2180 | break; | |
2181 | ||
2182 | case CPU_R8000: | |
2183 | panic("No R8000 TLB refill handler yet"); | |
2184 | break; | |
2185 | ||
2186 | default: | |
1da177e4 | 2187 | if (!run_once) { |
bf28607f | 2188 | scratch_reg = allocate_kscratch(); |
3d8bfdd0 DD |
2189 | #ifdef CONFIG_MIPS_PGD_C0_CONTEXT |
2190 | build_r4000_setup_pgd(); | |
2191 | #endif | |
1da177e4 LT |
2192 | build_r4000_tlb_load_handler(); |
2193 | build_r4000_tlb_store_handler(); | |
2194 | build_r4000_tlb_modify_handler(); | |
2195 | run_once++; | |
2196 | } | |
3d8bfdd0 | 2197 | build_r4000_tlb_refill_handler(); |
1da177e4 LT |
2198 | } |
2199 | } | |
1d40cfcd | 2200 | |
234fcd14 | 2201 | void __cpuinit flush_tlb_handlers(void) |
1d40cfcd | 2202 | { |
e0cee3ee | 2203 | local_flush_icache_range((unsigned long)handle_tlbl, |
1d40cfcd | 2204 | (unsigned long)handle_tlbl + sizeof(handle_tlbl)); |
e0cee3ee | 2205 | local_flush_icache_range((unsigned long)handle_tlbs, |
1d40cfcd | 2206 | (unsigned long)handle_tlbs + sizeof(handle_tlbs)); |
e0cee3ee | 2207 | local_flush_icache_range((unsigned long)handle_tlbm, |
1d40cfcd | 2208 | (unsigned long)handle_tlbm + sizeof(handle_tlbm)); |
3d8bfdd0 DD |
2209 | #ifdef CONFIG_MIPS_PGD_C0_CONTEXT |
2210 | local_flush_icache_range((unsigned long)tlbmiss_handler_setup_pgd, | |
2211 | (unsigned long)tlbmiss_handler_setup_pgd + sizeof(handle_tlbm)); | |
2212 | #endif | |
1d40cfcd | 2213 | } |