powerpc/85xx: Adding DCSR node to dtsi device trees
[deliverable/linux.git] / arch / powerpc / boot / dts / p5020ds.dts
CommitLineData
edf1b8fd
KG
1/*
2 * P5020DS Device Tree Source
3 *
4 * Copyright 2010-2011 Freescale Semiconductor Inc.
5 *
6 * Redistribution and use in source and binary forms, with or without
7 * modification, are permitted provided that the following conditions are met:
8 * * Redistributions of source code must retain the above copyright
9 * notice, this list of conditions and the following disclaimer.
10 * * Redistributions in binary form must reproduce the above copyright
11 * notice, this list of conditions and the following disclaimer in the
12 * documentation and/or other materials provided with the distribution.
13 * * Neither the name of Freescale Semiconductor nor the
14 * names of its contributors may be used to endorse or promote products
15 * derived from this software without specific prior written permission.
16 *
17 *
18 * ALTERNATIVELY, this software may be distributed under the terms of the
19 * GNU General Public License ("GPL") as published by the Free Software
20 * Foundation, either version 2 of that License or (at your option) any
21 * later version.
22 *
23 * THIS SOFTWARE IS PROVIDED BY Freescale Semiconductor ``AS IS'' AND ANY
24 * EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED
25 * WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE
26 * DISCLAIMED. IN NO EVENT SHALL Freescale Semiconductor BE LIABLE FOR ANY
27 * DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES
28 * (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES;
29 * LOSS OF USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND
30 * ON ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
31 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF THIS
32 * SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
33 */
34
8dbb6bc1 35/include/ "p5020si.dtsi"
edf1b8fd
KG
36
37/ {
38 model = "fsl,P5020DS";
39 compatible = "fsl,P5020DS";
40 #address-cells = <2>;
41 #size-cells = <2>;
42 interrupt-parent = <&mpic>;
43
edf1b8fd
KG
44 memory {
45 device_type = "memory";
46 };
47
b9df0223
SG
48 dcsr: dcsr@f00000000 {
49 ranges = <0x00000000 0xf 0x00000000 0x01008000>;
50 };
51
edf1b8fd 52 soc: soc@ffe000000 {
edf1b8fd 53 spi@110000 {
edf1b8fd
KG
54 flash@0 {
55 #address-cells = <1>;
56 #size-cells = <1>;
57 compatible = "spansion,s25sl12801";
58 reg = <0>;
59 spi-max-frequency = <40000000>; /* input clock */
60 partition@u-boot {
61 label = "u-boot";
62 reg = <0x00000000 0x00100000>;
63 read-only;
64 };
65 partition@kernel {
66 label = "kernel";
67 reg = <0x00100000 0x00500000>;
68 read-only;
69 };
70 partition@dtb {
71 label = "dtb";
72 reg = <0x00600000 0x00100000>;
73 read-only;
74 };
75 partition@fs {
76 label = "file system";
77 reg = <0x00700000 0x00900000>;
78 };
79 };
80 };
81
edf1b8fd 82 i2c@118100 {
edf1b8fd
KG
83 eeprom@51 {
84 compatible = "at24,24c256";
85 reg = <0x51>;
86 };
87 eeprom@52 {
88 compatible = "at24,24c256";
89 reg = <0x52>;
90 };
91 };
92
edf1b8fd 93 i2c@119100 {
edf1b8fd
KG
94 rtc@68 {
95 compatible = "dallas,ds3232";
96 reg = <0x68>;
97 interrupts = <0x1 0x1 0 0>;
98 };
99 };
edf1b8fd
KG
100 };
101
102 localbus@ffe124000 {
edf1b8fd 103 reg = <0xf 0xfe124000 0 0x1000>;
edf1b8fd 104 ranges = <0 0 0xf 0xe8000000 0x08000000
045e1690 105 2 0 0xf 0xffa00000 0x00040000
edf1b8fd
KG
106 3 0 0xf 0xffdf0000 0x00008000>;
107
108 flash@0,0 {
109 compatible = "cfi-flash";
110 reg = <0 0 0x08000000>;
111 bank-width = <2>;
112 device-width = <2>;
113 };
114
045e1690
LX
115 nand@2,0 {
116 #address-cells = <1>;
117 #size-cells = <1>;
118 compatible = "fsl,elbc-fcm-nand";
119 reg = <0x2 0x0 0x40000>;
120
121 partition@0 {
122 label = "NAND U-Boot Image";
123 reg = <0x0 0x02000000>;
124 read-only;
125 };
126
127 partition@2000000 {
128 label = "NAND Root File System";
129 reg = <0x02000000 0x10000000>;
130 };
131
132 partition@12000000 {
133 label = "NAND Compressed RFS Image";
134 reg = <0x12000000 0x08000000>;
135 };
136
137 partition@1a000000 {
138 label = "NAND Linux Kernel Image";
139 reg = <0x1a000000 0x04000000>;
140 };
141
142 partition@1e000000 {
143 label = "NAND DTB Image";
144 reg = <0x1e000000 0x01000000>;
145 };
146
147 partition@1f000000 {
148 label = "NAND Writable User area";
149 reg = <0x1f000000 0x21000000>;
150 };
151 };
152
edf1b8fd 153 board-control@3,0 {
499ccb27
TT
154 compatible = "fsl,p5020ds-fpga", "fsl,fpga-ngpixis";
155 reg = <3 0 0x30>;
edf1b8fd
KG
156 };
157 };
158
159 pci0: pcie@ffe200000 {
edf1b8fd 160 reg = <0xf 0xfe200000 0 0x1000>;
edf1b8fd
KG
161 ranges = <0x02000000 0 0xe0000000 0xc 0x00000000 0x0 0x20000000
162 0x01000000 0 0x00000000 0xf 0xf8000000 0x0 0x00010000>;
edf1b8fd
KG
163
164 pcie@0 {
edf1b8fd
KG
165 ranges = <0x02000000 0 0xe0000000
166 0x02000000 0 0xe0000000
167 0 0x20000000
168
169 0x01000000 0 0x00000000
170 0x01000000 0 0x00000000
171 0 0x00010000>;
172 };
173 };
174
175 pci1: pcie@ffe201000 {
edf1b8fd 176 reg = <0xf 0xfe201000 0 0x1000>;
edf1b8fd
KG
177 ranges = <0x02000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000
178 0x01000000 0x0 0x00000000 0xf 0xf8010000 0x0 0x00010000>;
edf1b8fd 179 pcie@0 {
edf1b8fd
KG
180 ranges = <0x02000000 0 0xe0000000
181 0x02000000 0 0xe0000000
182 0 0x20000000
183
184 0x01000000 0 0x00000000
185 0x01000000 0 0x00000000
186 0 0x00010000>;
187 };
188 };
189
190 pci2: pcie@ffe202000 {
edf1b8fd 191 reg = <0xf 0xfe202000 0 0x1000>;
edf1b8fd
KG
192 ranges = <0x02000000 0 0xe0000000 0xc 0x40000000 0 0x20000000
193 0x01000000 0 0x00000000 0xf 0xf8020000 0 0x00010000>;
edf1b8fd 194 pcie@0 {
edf1b8fd
KG
195 ranges = <0x02000000 0 0xe0000000
196 0x02000000 0 0xe0000000
197 0 0x20000000
198
199 0x01000000 0 0x00000000
200 0x01000000 0 0x00000000
201 0 0x00010000>;
202 };
203 };
204
205 pci3: pcie@ffe203000 {
edf1b8fd 206 reg = <0xf 0xfe203000 0 0x1000>;
edf1b8fd
KG
207 ranges = <0x02000000 0 0xe0000000 0xc 0x60000000 0 0x20000000
208 0x01000000 0 0x00000000 0xf 0xf8030000 0 0x00010000>;
edf1b8fd 209 pcie@0 {
edf1b8fd
KG
210 ranges = <0x02000000 0 0xe0000000
211 0x02000000 0 0xe0000000
212 0 0x20000000
213
214 0x01000000 0 0x00000000
215 0x01000000 0 0x00000000
216 0 0x00010000>;
217 };
218 };
219};
This page took 0.045421 seconds and 5 git commands to generate.