powerpc/powernv: Add OPAL call to resync timebase on wakeup
[deliverable/linux.git] / arch / powerpc / include / asm / opal.h
CommitLineData
27f44888
BH
1/*
2 * PowerNV OPAL definitions.
3 *
4 * Copyright 2011 IBM Corp.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11
12#ifndef __OPAL_H
13#define __OPAL_H
14
15/****** Takeover interface ********/
16
17/* PAPR H-Call used to querty the HAL existence and/or instanciate
18 * it from within pHyp (tech preview only).
19 *
20 * This is exclusively used in prom_init.c
21 */
22
23#ifndef __ASSEMBLY__
24
25struct opal_takeover_args {
26 u64 k_image; /* r4 */
27 u64 k_size; /* r5 */
28 u64 k_entry; /* r6 */
29 u64 k_entry2; /* r7 */
30 u64 hal_addr; /* r8 */
31 u64 rd_image; /* r9 */
32 u64 rd_size; /* r10 */
33 u64 rd_loc; /* r11 */
34};
35
7e1ce5a4
VH
36/*
37 * SG entry
38 *
39 * WARNING: The current implementation requires each entry
40 * to represent a block that is 4k aligned *and* each block
41 * size except the last one in the list to be as well.
42 */
43struct opal_sg_entry {
44 void *data;
45 long length;
46};
47
48/* sg list */
49struct opal_sg_list {
50 unsigned long num_entries;
51 struct opal_sg_list *next;
52 struct opal_sg_entry entry[];
53};
54
55/* We calculate number of sg entries based on PAGE_SIZE */
56#define SG_ENTRIES_PER_NODE ((PAGE_SIZE - 16) / sizeof(struct opal_sg_entry))
57
27f44888
BH
58extern long opal_query_takeover(u64 *hal_size, u64 *hal_align);
59
60extern long opal_do_takeover(struct opal_takeover_args *args);
61
14a43e69 62struct rtas_args;
27f44888
BH
63extern int opal_enter_rtas(struct rtas_args *args,
64 unsigned long data,
65 unsigned long entry);
66
27f44888
BH
67#endif /* __ASSEMBLY__ */
68
69/****** OPAL APIs ******/
70
14a43e69
BH
71/* Return codes */
72#define OPAL_SUCCESS 0
73#define OPAL_PARAMETER -1
74#define OPAL_BUSY -2
75#define OPAL_PARTIAL -3
76#define OPAL_CONSTRAINED -4
77#define OPAL_CLOSED -5
78#define OPAL_HARDWARE -6
79#define OPAL_UNSUPPORTED -7
80#define OPAL_PERMISSION -8
81#define OPAL_NO_MEM -9
82#define OPAL_RESOURCE -10
83#define OPAL_INTERNAL_ERROR -11
84#define OPAL_BUSY_EVENT -12
85#define OPAL_HARDWARE_FROZEN -13
86
87/* API Tokens (in r0) */
88#define OPAL_CONSOLE_WRITE 1
89#define OPAL_CONSOLE_READ 2
90#define OPAL_RTC_READ 3
91#define OPAL_RTC_WRITE 4
92#define OPAL_CEC_POWER_DOWN 5
93#define OPAL_CEC_REBOOT 6
94#define OPAL_READ_NVRAM 7
95#define OPAL_WRITE_NVRAM 8
96#define OPAL_HANDLE_INTERRUPT 9
97#define OPAL_POLL_EVENTS 10
98#define OPAL_PCI_SET_HUB_TCE_MEMORY 11
99#define OPAL_PCI_SET_PHB_TCE_MEMORY 12
100#define OPAL_PCI_CONFIG_READ_BYTE 13
101#define OPAL_PCI_CONFIG_READ_HALF_WORD 14
102#define OPAL_PCI_CONFIG_READ_WORD 15
103#define OPAL_PCI_CONFIG_WRITE_BYTE 16
104#define OPAL_PCI_CONFIG_WRITE_HALF_WORD 17
105#define OPAL_PCI_CONFIG_WRITE_WORD 18
106#define OPAL_SET_XIVE 19
107#define OPAL_GET_XIVE 20
108#define OPAL_GET_COMPLETION_TOKEN_STATUS 21 /* obsolete */
109#define OPAL_REGISTER_OPAL_EXCEPTION_HANDLER 22
110#define OPAL_PCI_EEH_FREEZE_STATUS 23
111#define OPAL_PCI_SHPC 24
112#define OPAL_CONSOLE_WRITE_BUFFER_SPACE 25
113#define OPAL_PCI_EEH_FREEZE_CLEAR 26
114#define OPAL_PCI_PHB_MMIO_ENABLE 27
115#define OPAL_PCI_SET_PHB_MEM_WINDOW 28
116#define OPAL_PCI_MAP_PE_MMIO_WINDOW 29
117#define OPAL_PCI_SET_PHB_TABLE_MEMORY 30
118#define OPAL_PCI_SET_PE 31
119#define OPAL_PCI_SET_PELTV 32
120#define OPAL_PCI_SET_MVE 33
121#define OPAL_PCI_SET_MVE_ENABLE 34
122#define OPAL_PCI_GET_XIVE_REISSUE 35
123#define OPAL_PCI_SET_XIVE_REISSUE 36
124#define OPAL_PCI_SET_XIVE_PE 37
125#define OPAL_GET_XIVE_SOURCE 38
126#define OPAL_GET_MSI_32 39
127#define OPAL_GET_MSI_64 40
128#define OPAL_START_CPU 41
129#define OPAL_QUERY_CPU_STATUS 42
130#define OPAL_WRITE_OPPANEL 43
131#define OPAL_PCI_MAP_PE_DMA_WINDOW 44
132#define OPAL_PCI_MAP_PE_DMA_WINDOW_REAL 45
133#define OPAL_PCI_RESET 49
f11fe552
BH
134#define OPAL_PCI_GET_HUB_DIAG_DATA 50
135#define OPAL_PCI_GET_PHB_DIAG_DATA 51
136#define OPAL_PCI_FENCE_PHB 52
137#define OPAL_PCI_REINIT 53
138#define OPAL_PCI_MASK_PE_ERROR 54
139#define OPAL_SET_SLOT_LED_STATUS 55
140#define OPAL_GET_EPOW_STATUS 56
141#define OPAL_SET_SYSTEM_ATTENTION_LED 57
23773230
GS
142#define OPAL_RESERVED1 58
143#define OPAL_RESERVED2 59
144#define OPAL_PCI_NEXT_ERROR 60
145#define OPAL_PCI_EEH_FREEZE_STATUS2 61
146#define OPAL_PCI_POLL 62
137436c9 147#define OPAL_PCI_MSI_EOI 63
23773230 148#define OPAL_PCI_GET_PHB_DIAG_DATA2 64
cc0efb57
BH
149#define OPAL_XSCOM_READ 65
150#define OPAL_XSCOM_WRITE 66
151#define OPAL_LPC_READ 67
152#define OPAL_LPC_WRITE 68
13906db6 153#define OPAL_RETURN_CPU 69
50bd6153
VH
154#define OPAL_FLASH_VALIDATE 76
155#define OPAL_FLASH_MANAGE 77
156#define OPAL_FLASH_UPDATE 78
97eb001f 157#define OPAL_RESYNC_TIMEBASE 79
24366360
MS
158#define OPAL_GET_MSG 85
159#define OPAL_CHECK_ASYNC_COMPLETION 86
f7d98d18 160#define OPAL_SYNC_HOST_REBOOT 87
14a43e69
BH
161
162#ifndef __ASSEMBLY__
163
164/* Other enums */
165enum OpalVendorApiTokens {
166 OPAL_START_VENDOR_API_RANGE = 1000, OPAL_END_VENDOR_API_RANGE = 1999
167};
23773230 168
14a43e69
BH
169enum OpalFreezeState {
170 OPAL_EEH_STOPPED_NOT_FROZEN = 0,
171 OPAL_EEH_STOPPED_MMIO_FREEZE = 1,
172 OPAL_EEH_STOPPED_DMA_FREEZE = 2,
173 OPAL_EEH_STOPPED_MMIO_DMA_FREEZE = 3,
174 OPAL_EEH_STOPPED_RESET = 4,
175 OPAL_EEH_STOPPED_TEMP_UNAVAIL = 5,
176 OPAL_EEH_STOPPED_PERM_UNAVAIL = 6
177};
23773230 178
14a43e69
BH
179enum OpalEehFreezeActionToken {
180 OPAL_EEH_ACTION_CLEAR_FREEZE_MMIO = 1,
181 OPAL_EEH_ACTION_CLEAR_FREEZE_DMA = 2,
182 OPAL_EEH_ACTION_CLEAR_FREEZE_ALL = 3
183};
23773230 184
14a43e69 185enum OpalPciStatusToken {
23773230
GS
186 OPAL_EEH_NO_ERROR = 0,
187 OPAL_EEH_IOC_ERROR = 1,
188 OPAL_EEH_PHB_ERROR = 2,
189 OPAL_EEH_PE_ERROR = 3,
190 OPAL_EEH_PE_MMIO_ERROR = 4,
191 OPAL_EEH_PE_DMA_ERROR = 5
14a43e69 192};
23773230
GS
193
194enum OpalPciErrorSeverity {
195 OPAL_EEH_SEV_NO_ERROR = 0,
196 OPAL_EEH_SEV_IOC_DEAD = 1,
197 OPAL_EEH_SEV_PHB_DEAD = 2,
198 OPAL_EEH_SEV_PHB_FENCED = 3,
199 OPAL_EEH_SEV_PE_ER = 4,
200 OPAL_EEH_SEV_INF = 5
201};
202
14a43e69
BH
203enum OpalShpcAction {
204 OPAL_SHPC_GET_LINK_STATE = 0,
205 OPAL_SHPC_GET_SLOT_STATE = 1
206};
23773230 207
14a43e69
BH
208enum OpalShpcLinkState {
209 OPAL_SHPC_LINK_DOWN = 0,
210 OPAL_SHPC_LINK_UP = 1
211};
23773230 212
14a43e69
BH
213enum OpalMmioWindowType {
214 OPAL_M32_WINDOW_TYPE = 1,
215 OPAL_M64_WINDOW_TYPE = 2,
216 OPAL_IO_WINDOW_TYPE = 3
217};
23773230 218
14a43e69
BH
219enum OpalShpcSlotState {
220 OPAL_SHPC_DEV_NOT_PRESENT = 0,
221 OPAL_SHPC_DEV_PRESENT = 1
222};
23773230 223
14a43e69
BH
224enum OpalExceptionHandler {
225 OPAL_MACHINE_CHECK_HANDLER = 1,
226 OPAL_HYPERVISOR_MAINTENANCE_HANDLER = 2,
227 OPAL_SOFTPATCH_HANDLER = 3
228};
23773230 229
14a43e69 230enum OpalPendingState {
23773230
GS
231 OPAL_EVENT_OPAL_INTERNAL = 0x1,
232 OPAL_EVENT_NVRAM = 0x2,
233 OPAL_EVENT_RTC = 0x4,
234 OPAL_EVENT_CONSOLE_OUTPUT = 0x8,
235 OPAL_EVENT_CONSOLE_INPUT = 0x10,
236 OPAL_EVENT_ERROR_LOG_AVAIL = 0x20,
237 OPAL_EVENT_ERROR_LOG = 0x40,
238 OPAL_EVENT_EPOW = 0x80,
239 OPAL_EVENT_LED_STATUS = 0x100,
24366360
MS
240 OPAL_EVENT_PCI_ERROR = 0x200,
241 OPAL_EVENT_MSG_PENDING = 0x800,
242};
243
244enum OpalMessageType {
245 OPAL_MSG_ASYNC_COMP = 0,
246 OPAL_MSG_MEM_ERR,
247 OPAL_MSG_EPOW,
248 OPAL_MSG_SHUTDOWN,
249 OPAL_MSG_TYPE_MAX,
14a43e69
BH
250};
251
252/* Machine check related definitions */
253enum OpalMCE_Version {
254 OpalMCE_V1 = 1,
255};
256
257enum OpalMCE_Severity {
258 OpalMCE_SEV_NO_ERROR = 0,
259 OpalMCE_SEV_WARNING = 1,
260 OpalMCE_SEV_ERROR_SYNC = 2,
261 OpalMCE_SEV_FATAL = 3,
262};
263
264enum OpalMCE_Disposition {
265 OpalMCE_DISPOSITION_RECOVERED = 0,
266 OpalMCE_DISPOSITION_NOT_RECOVERED = 1,
267};
268
269enum OpalMCE_Initiator {
270 OpalMCE_INITIATOR_UNKNOWN = 0,
271 OpalMCE_INITIATOR_CPU = 1,
272};
273
274enum OpalMCE_ErrorType {
275 OpalMCE_ERROR_TYPE_UNKNOWN = 0,
276 OpalMCE_ERROR_TYPE_UE = 1,
277 OpalMCE_ERROR_TYPE_SLB = 2,
278 OpalMCE_ERROR_TYPE_ERAT = 3,
279 OpalMCE_ERROR_TYPE_TLB = 4,
280};
281
282enum OpalMCE_UeErrorType {
283 OpalMCE_UE_ERROR_INDETERMINATE = 0,
284 OpalMCE_UE_ERROR_IFETCH = 1,
285 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_IFETCH = 2,
286 OpalMCE_UE_ERROR_LOAD_STORE = 3,
287 OpalMCE_UE_ERROR_PAGE_TABLE_WALK_LOAD_STORE = 4,
288};
289
290enum OpalMCE_SlbErrorType {
291 OpalMCE_SLB_ERROR_INDETERMINATE = 0,
292 OpalMCE_SLB_ERROR_PARITY = 1,
293 OpalMCE_SLB_ERROR_MULTIHIT = 2,
294};
295
296enum OpalMCE_EratErrorType {
297 OpalMCE_ERAT_ERROR_INDETERMINATE = 0,
298 OpalMCE_ERAT_ERROR_PARITY = 1,
299 OpalMCE_ERAT_ERROR_MULTIHIT = 2,
300};
301
302enum OpalMCE_TlbErrorType {
303 OpalMCE_TLB_ERROR_INDETERMINATE = 0,
304 OpalMCE_TLB_ERROR_PARITY = 1,
305 OpalMCE_TLB_ERROR_MULTIHIT = 2,
306};
307
308enum OpalThreadStatus {
309 OPAL_THREAD_INACTIVE = 0x0,
75b93da4
BH
310 OPAL_THREAD_STARTED = 0x1,
311 OPAL_THREAD_UNAVAILABLE = 0x2 /* opal-v3 */
14a43e69
BH
312};
313
314enum OpalPciBusCompare {
315 OpalPciBusAny = 0, /* Any bus number match */
316 OpalPciBus3Bits = 2, /* Match top 3 bits of bus number */
317 OpalPciBus4Bits = 3, /* Match top 4 bits of bus number */
318 OpalPciBus5Bits = 4, /* Match top 5 bits of bus number */
319 OpalPciBus6Bits = 5, /* Match top 6 bits of bus number */
320 OpalPciBus7Bits = 6, /* Match top 7 bits of bus number */
321 OpalPciBusAll = 7, /* Match bus number exactly */
322};
323
324enum OpalDeviceCompare {
325 OPAL_IGNORE_RID_DEVICE_NUMBER = 0,
326 OPAL_COMPARE_RID_DEVICE_NUMBER = 1
327};
328
329enum OpalFuncCompare {
330 OPAL_IGNORE_RID_FUNCTION_NUMBER = 0,
331 OPAL_COMPARE_RID_FUNCTION_NUMBER = 1
332};
333
334enum OpalPeAction {
335 OPAL_UNMAP_PE = 0,
336 OPAL_MAP_PE = 1
337};
338
f11fe552
BH
339enum OpalPeltvAction {
340 OPAL_REMOVE_PE_FROM_DOMAIN = 0,
341 OPAL_ADD_PE_TO_DOMAIN = 1
342};
343
344enum OpalMveEnableAction {
345 OPAL_DISABLE_MVE = 0,
346 OPAL_ENABLE_MVE = 1
347};
348
9be3becc 349enum OpalPciResetScope {
14a43e69
BH
350 OPAL_PHB_COMPLETE = 1, OPAL_PCI_LINK = 2, OPAL_PHB_ERROR = 3,
351 OPAL_PCI_HOT_RESET = 4, OPAL_PCI_FUNDAMENTAL_RESET = 5,
f11fe552
BH
352 OPAL_PCI_IODA_TABLE_RESET = 6,
353};
354
9be3becc
GS
355enum OpalPciReinitScope {
356 OPAL_REINIT_PCI_DEV = 1000
357};
358
f11fe552
BH
359enum OpalPciResetState {
360 OPAL_DEASSERT_RESET = 0,
361 OPAL_ASSERT_RESET = 1
14a43e69
BH
362};
363
f11fe552
BH
364enum OpalPciMaskAction {
365 OPAL_UNMASK_ERROR_TYPE = 0,
366 OPAL_MASK_ERROR_TYPE = 1
367};
368
369enum OpalSlotLedType {
370 OPAL_SLOT_LED_ID_TYPE = 0,
371 OPAL_SLOT_LED_FAULT_TYPE = 1
372};
373
374enum OpalLedAction {
375 OPAL_TURN_OFF_LED = 0,
376 OPAL_TURN_ON_LED = 1,
377 OPAL_QUERY_LED_STATE_AFTER_BUSY = 2
378};
379
380enum OpalEpowStatus {
381 OPAL_EPOW_NONE = 0,
382 OPAL_EPOW_UPS = 1,
383 OPAL_EPOW_OVER_AMBIENT_TEMP = 2,
384 OPAL_EPOW_OVER_INTERNAL_TEMP = 3
385};
14a43e69 386
cc0efb57
BH
387/*
388 * Address cycle types for LPC accesses. These also correspond
389 * to the content of the first cell of the "reg" property for
390 * device nodes on the LPC bus
391 */
392enum OpalLPCAddressType {
393 OPAL_LPC_MEM = 0,
394 OPAL_LPC_IO = 1,
395 OPAL_LPC_FW = 2,
396};
397
24366360
MS
398struct opal_msg {
399 uint32_t msg_type;
400 uint32_t reserved;
401 uint64_t params[8];
402};
403
14a43e69
BH
404struct opal_machine_check_event {
405 enum OpalMCE_Version version:8; /* 0x00 */
406 uint8_t in_use; /* 0x01 */
407 enum OpalMCE_Severity severity:8; /* 0x02 */
408 enum OpalMCE_Initiator initiator:8; /* 0x03 */
409 enum OpalMCE_ErrorType error_type:8; /* 0x04 */
410 enum OpalMCE_Disposition disposition:8; /* 0x05 */
411 uint8_t reserved_1[2]; /* 0x06 */
412 uint64_t gpr3; /* 0x08 */
413 uint64_t srr0; /* 0x10 */
414 uint64_t srr1; /* 0x18 */
415 union { /* 0x20 */
416 struct {
417 enum OpalMCE_UeErrorType ue_error_type:8;
418 uint8_t effective_address_provided;
419 uint8_t physical_address_provided;
420 uint8_t reserved_1[5];
421 uint64_t effective_address;
422 uint64_t physical_address;
423 uint8_t reserved_2[8];
424 } ue_error;
425
426 struct {
427 enum OpalMCE_SlbErrorType slb_error_type:8;
428 uint8_t effective_address_provided;
429 uint8_t reserved_1[6];
430 uint64_t effective_address;
431 uint8_t reserved_2[16];
432 } slb_error;
433
434 struct {
435 enum OpalMCE_EratErrorType erat_error_type:8;
436 uint8_t effective_address_provided;
437 uint8_t reserved_1[6];
438 uint64_t effective_address;
439 uint8_t reserved_2[16];
440 } erat_error;
441
442 struct {
443 enum OpalMCE_TlbErrorType tlb_error_type:8;
444 uint8_t effective_address_provided;
445 uint8_t reserved_1[6];
446 uint64_t effective_address;
447 uint8_t reserved_2[16];
448 } tlb_error;
449 } u;
450};
451
75eb3d9b
MS
452/* FSP memory errors handling */
453enum OpalMemErr_Version {
454 OpalMemErr_V1 = 1,
455};
456
457enum OpalMemErrType {
458 OPAL_MEM_ERR_TYPE_RESILIENCE = 0,
459 OPAL_MEM_ERR_TYPE_DYN_DALLOC,
460 OPAL_MEM_ERR_TYPE_SCRUB,
461};
462
463/* Memory Reilience error type */
464enum OpalMemErr_ResilErrType {
465 OPAL_MEM_RESILIENCE_CE = 0,
466 OPAL_MEM_RESILIENCE_UE,
467 OPAL_MEM_RESILIENCE_UE_SCRUB,
468};
469
470/* Dynamic Memory Deallocation type */
471enum OpalMemErr_DynErrType {
472 OPAL_MEM_DYNAMIC_DEALLOC = 0,
473};
474
475/* OpalMemoryErrorData->flags */
476#define OPAL_MEM_CORRECTED_ERROR 0x0001
477#define OPAL_MEM_THRESHOLD_EXCEEDED 0x0002
478#define OPAL_MEM_ACK_REQUIRED 0x8000
479
480struct OpalMemoryErrorData {
481 enum OpalMemErr_Version version:8; /* 0x00 */
482 enum OpalMemErrType type:8; /* 0x01 */
483 uint16_t flags; /* 0x02 */
484 uint8_t reserved_1[4]; /* 0x04 */
485
486 union {
487 /* Memory Resilience corrected/uncorrected error info */
488 struct {
489 enum OpalMemErr_ResilErrType resil_err_type:8;
490 uint8_t reserved_1[7];
491 uint64_t physical_address_start;
492 uint64_t physical_address_end;
493 } resilience;
494 /* Dynamic memory deallocation error info */
495 struct {
496 enum OpalMemErr_DynErrType dyn_err_type:8;
497 uint8_t reserved_1[7];
498 uint64_t physical_address_start;
499 uint64_t physical_address_end;
500 } dyn_dealloc;
501 } u;
502};
503
23773230
GS
504enum {
505 OPAL_P7IOC_DIAG_TYPE_NONE = 0,
506 OPAL_P7IOC_DIAG_TYPE_RGC = 1,
507 OPAL_P7IOC_DIAG_TYPE_BI = 2,
508 OPAL_P7IOC_DIAG_TYPE_CI = 3,
509 OPAL_P7IOC_DIAG_TYPE_MISC = 4,
510 OPAL_P7IOC_DIAG_TYPE_I2C = 5,
511 OPAL_P7IOC_DIAG_TYPE_LAST = 6
512};
513
514struct OpalIoP7IOCErrorData {
515 uint16_t type;
516
517 /* GEM */
518 uint64_t gemXfir;
519 uint64_t gemRfir;
520 uint64_t gemRirqfir;
521 uint64_t gemMask;
522 uint64_t gemRwof;
523
524 /* LEM */
525 uint64_t lemFir;
526 uint64_t lemErrMask;
527 uint64_t lemAction0;
528 uint64_t lemAction1;
529 uint64_t lemWof;
530
531 union {
532 struct OpalIoP7IOCRgcErrorData {
533 uint64_t rgcStatus; /* 3E1C10 */
534 uint64_t rgcLdcp; /* 3E1C18 */
535 }rgc;
536 struct OpalIoP7IOCBiErrorData {
537 uint64_t biLdcp0; /* 3C0100, 3C0118 */
538 uint64_t biLdcp1; /* 3C0108, 3C0120 */
539 uint64_t biLdcp2; /* 3C0110, 3C0128 */
540 uint64_t biFenceStatus; /* 3C0130, 3C0130 */
541
542 uint8_t biDownbound; /* BI Downbound or Upbound */
543 }bi;
544 struct OpalIoP7IOCCiErrorData {
545 uint64_t ciPortStatus; /* 3Dn008 */
546 uint64_t ciPortLdcp; /* 3Dn010 */
547
548 uint8_t ciPort; /* Index of CI port: 0/1 */
549 }ci;
550 };
551};
552
f11fe552
BH
553/**
554 * This structure defines the overlay which will be used to store PHB error
555 * data upon request.
556 */
23773230
GS
557enum {
558 OPAL_PHB_ERROR_DATA_VERSION_1 = 1,
559};
560
561enum {
562 OPAL_PHB_ERROR_DATA_TYPE_P7IOC = 1,
8c6852e0 563 OPAL_PHB_ERROR_DATA_TYPE_PHB3 = 2
23773230
GS
564};
565
f11fe552
BH
566enum {
567 OPAL_P7IOC_NUM_PEST_REGS = 128,
8c6852e0 568 OPAL_PHB3_NUM_PEST_REGS = 256
f11fe552
BH
569};
570
23773230
GS
571struct OpalIoPhbErrorCommon {
572 uint32_t version;
573 uint32_t ioType;
574 uint32_t len;
575};
576
f11fe552 577struct OpalIoP7IOCPhbErrorData {
23773230
GS
578 struct OpalIoPhbErrorCommon common;
579
f11fe552
BH
580 uint32_t brdgCtl;
581
582 // P7IOC utl regs
583 uint32_t portStatusReg;
584 uint32_t rootCmplxStatus;
585 uint32_t busAgentStatus;
586
587 // P7IOC cfg regs
588 uint32_t deviceStatus;
589 uint32_t slotStatus;
590 uint32_t linkStatus;
591 uint32_t devCmdStatus;
592 uint32_t devSecStatus;
593
594 // cfg AER regs
595 uint32_t rootErrorStatus;
596 uint32_t uncorrErrorStatus;
597 uint32_t corrErrorStatus;
598 uint32_t tlpHdr1;
599 uint32_t tlpHdr2;
600 uint32_t tlpHdr3;
601 uint32_t tlpHdr4;
602 uint32_t sourceId;
603
604 uint32_t rsv3;
605
606 // Record data about the call to allocate a buffer.
607 uint64_t errorClass;
608 uint64_t correlator;
609
610 //P7IOC MMIO Error Regs
611 uint64_t p7iocPlssr; // n120
612 uint64_t p7iocCsr; // n110
613 uint64_t lemFir; // nC00
614 uint64_t lemErrorMask; // nC18
615 uint64_t lemWOF; // nC40
616 uint64_t phbErrorStatus; // nC80
617 uint64_t phbFirstErrorStatus; // nC88
618 uint64_t phbErrorLog0; // nCC0
619 uint64_t phbErrorLog1; // nCC8
620 uint64_t mmioErrorStatus; // nD00
621 uint64_t mmioFirstErrorStatus; // nD08
622 uint64_t mmioErrorLog0; // nD40
623 uint64_t mmioErrorLog1; // nD48
624 uint64_t dma0ErrorStatus; // nD80
625 uint64_t dma0FirstErrorStatus; // nD88
626 uint64_t dma0ErrorLog0; // nDC0
627 uint64_t dma0ErrorLog1; // nDC8
628 uint64_t dma1ErrorStatus; // nE00
629 uint64_t dma1FirstErrorStatus; // nE08
630 uint64_t dma1ErrorLog0; // nE40
631 uint64_t dma1ErrorLog1; // nE48
632 uint64_t pestA[OPAL_P7IOC_NUM_PEST_REGS];
633 uint64_t pestB[OPAL_P7IOC_NUM_PEST_REGS];
634};
635
8c6852e0
GS
636struct OpalIoPhb3ErrorData {
637 struct OpalIoPhbErrorCommon common;
638
639 uint32_t brdgCtl;
640
641 /* PHB3 UTL regs */
642 uint32_t portStatusReg;
643 uint32_t rootCmplxStatus;
644 uint32_t busAgentStatus;
645
646 /* PHB3 cfg regs */
647 uint32_t deviceStatus;
648 uint32_t slotStatus;
649 uint32_t linkStatus;
650 uint32_t devCmdStatus;
651 uint32_t devSecStatus;
652
653 /* cfg AER regs */
654 uint32_t rootErrorStatus;
655 uint32_t uncorrErrorStatus;
656 uint32_t corrErrorStatus;
657 uint32_t tlpHdr1;
658 uint32_t tlpHdr2;
659 uint32_t tlpHdr3;
660 uint32_t tlpHdr4;
661 uint32_t sourceId;
662
663 uint32_t rsv3;
664
665 /* Record data about the call to allocate a buffer */
666 uint64_t errorClass;
667 uint64_t correlator;
668
669 uint64_t nFir; /* 000 */
670 uint64_t nFirMask; /* 003 */
671 uint64_t nFirWOF; /* 008 */
672
673 /* PHB3 MMIO Error Regs */
674 uint64_t phbPlssr; /* 120 */
675 uint64_t phbCsr; /* 110 */
676 uint64_t lemFir; /* C00 */
677 uint64_t lemErrorMask; /* C18 */
678 uint64_t lemWOF; /* C40 */
679 uint64_t phbErrorStatus; /* C80 */
680 uint64_t phbFirstErrorStatus; /* C88 */
681 uint64_t phbErrorLog0; /* CC0 */
682 uint64_t phbErrorLog1; /* CC8 */
683 uint64_t mmioErrorStatus; /* D00 */
684 uint64_t mmioFirstErrorStatus; /* D08 */
685 uint64_t mmioErrorLog0; /* D40 */
686 uint64_t mmioErrorLog1; /* D48 */
687 uint64_t dma0ErrorStatus; /* D80 */
688 uint64_t dma0FirstErrorStatus; /* D88 */
689 uint64_t dma0ErrorLog0; /* DC0 */
690 uint64_t dma0ErrorLog1; /* DC8 */
691 uint64_t dma1ErrorStatus; /* E00 */
692 uint64_t dma1FirstErrorStatus; /* E08 */
693 uint64_t dma1ErrorLog0; /* E40 */
694 uint64_t dma1ErrorLog1; /* E48 */
695 uint64_t pestA[OPAL_PHB3_NUM_PEST_REGS];
696 uint64_t pestB[OPAL_PHB3_NUM_PEST_REGS];
697};
698
14a43e69 699typedef struct oppanel_line {
f11fe552
BH
700 const char * line;
701 uint64_t line_len;
14a43e69
BH
702} oppanel_line_t;
703
6f68b5e2
VH
704/* /sys/firmware/opal */
705extern struct kobject *opal_kobj;
706
14a43e69 707/* API functions */
4f89363b 708int64_t opal_console_write(int64_t term_number, __be64 *length,
14a43e69 709 const uint8_t *buffer);
4f89363b 710int64_t opal_console_read(int64_t term_number, __be64 *length,
14a43e69
BH
711 uint8_t *buffer);
712int64_t opal_console_write_buffer_space(int64_t term_number,
4f89363b 713 __be64 *length);
6feff6d4
AB
714int64_t opal_rtc_read(__be32 *year_month_day,
715 __be64 *hour_minute_second_millisecond);
14a43e69
BH
716int64_t opal_rtc_write(uint32_t year_month_day,
717 uint64_t hour_minute_second_millisecond);
718int64_t opal_cec_power_down(uint64_t request);
719int64_t opal_cec_reboot(void);
720int64_t opal_read_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
721int64_t opal_write_nvram(uint64_t buffer, uint64_t size, uint64_t offset);
5e4da530 722int64_t opal_handle_interrupt(uint64_t isn, __be64 *outstanding_event_mask);
4f89363b 723int64_t opal_poll_events(__be64 *outstanding_event_mask);
14a43e69
BH
724int64_t opal_pci_set_hub_tce_memory(uint64_t hub_id, uint64_t tce_mem_addr,
725 uint64_t tce_mem_size);
726int64_t opal_pci_set_phb_tce_memory(uint64_t phb_id, uint64_t tce_mem_addr,
727 uint64_t tce_mem_size);
728int64_t opal_pci_config_read_byte(uint64_t phb_id, uint64_t bus_dev_func,
729 uint64_t offset, uint8_t *data);
730int64_t opal_pci_config_read_half_word(uint64_t phb_id, uint64_t bus_dev_func,
5e4da530 731 uint64_t offset, __be16 *data);
14a43e69 732int64_t opal_pci_config_read_word(uint64_t phb_id, uint64_t bus_dev_func,
5e4da530 733 uint64_t offset, __be32 *data);
14a43e69
BH
734int64_t opal_pci_config_write_byte(uint64_t phb_id, uint64_t bus_dev_func,
735 uint64_t offset, uint8_t data);
736int64_t opal_pci_config_write_half_word(uint64_t phb_id, uint64_t bus_dev_func,
737 uint64_t offset, uint16_t data);
738int64_t opal_pci_config_write_word(uint64_t phb_id, uint64_t bus_dev_func,
739 uint64_t offset, uint32_t data);
740int64_t opal_set_xive(uint32_t isn, uint16_t server, uint8_t priority);
5e4da530 741int64_t opal_get_xive(uint32_t isn, __be16 *server, uint8_t *priority);
14a43e69
BH
742int64_t opal_register_exception_handler(uint64_t opal_exception,
743 uint64_t handler_address,
744 uint64_t glue_cache_line);
745int64_t opal_pci_eeh_freeze_status(uint64_t phb_id, uint64_t pe_number,
746 uint8_t *freeze_state,
5e4da530
AB
747 __be16 *pci_error_type,
748 __be64 *phb_status);
14a43e69
BH
749int64_t opal_pci_eeh_freeze_clear(uint64_t phb_id, uint64_t pe_number,
750 uint64_t eeh_action_token);
751int64_t opal_pci_shpc(uint64_t phb_id, uint64_t shpc_action, uint8_t *state);
752
753
754
755int64_t opal_pci_phb_mmio_enable(uint64_t phb_id, uint16_t window_type,
756 uint16_t window_num, uint16_t enable);
757int64_t opal_pci_set_phb_mem_window(uint64_t phb_id, uint16_t window_type,
758 uint16_t window_num,
759 uint64_t starting_real_address,
760 uint64_t starting_pci_address,
761 uint16_t segment_size);
762int64_t opal_pci_map_pe_mmio_window(uint64_t phb_id, uint16_t pe_number,
763 uint16_t window_type, uint16_t window_num,
764 uint16_t segment_num);
765int64_t opal_pci_set_phb_table_memory(uint64_t phb_id, uint64_t rtt_addr,
766 uint64_t ivt_addr, uint64_t ivt_len,
767 uint64_t reject_array_addr,
768 uint64_t peltv_addr);
769int64_t opal_pci_set_pe(uint64_t phb_id, uint64_t pe_number, uint64_t bus_dev_func,
770 uint8_t bus_compare, uint8_t dev_compare, uint8_t func_compare,
771 uint8_t pe_action);
772int64_t opal_pci_set_peltv(uint64_t phb_id, uint32_t parent_pe, uint32_t child_pe,
773 uint8_t state);
774int64_t opal_pci_set_mve(uint64_t phb_id, uint32_t mve_number, uint32_t pe_number);
775int64_t opal_pci_set_mve_enable(uint64_t phb_id, uint32_t mve_number,
776 uint32_t state);
777int64_t opal_pci_get_xive_reissue(uint64_t phb_id, uint32_t xive_number,
778 uint8_t *p_bit, uint8_t *q_bit);
779int64_t opal_pci_set_xive_reissue(uint64_t phb_id, uint32_t xive_number,
780 uint8_t p_bit, uint8_t q_bit);
137436c9 781int64_t opal_pci_msi_eoi(uint64_t phb_id, uint32_t hw_irq);
14a43e69
BH
782int64_t opal_pci_set_xive_pe(uint64_t phb_id, uint32_t pe_number,
783 uint32_t xive_num);
784int64_t opal_get_xive_source(uint64_t phb_id, uint32_t xive_num,
5e4da530 785 __be32 *interrupt_source_number);
14a43e69 786int64_t opal_get_msi_32(uint64_t phb_id, uint32_t mve_number, uint32_t xive_num,
5e4da530
AB
787 uint8_t msi_range, __be32 *msi_address,
788 __be32 *message_data);
14a43e69
BH
789int64_t opal_get_msi_64(uint64_t phb_id, uint32_t mve_number,
790 uint32_t xive_num, uint8_t msi_range,
5e4da530 791 __be64 *msi_address, __be32 *message_data);
14a43e69
BH
792int64_t opal_start_cpu(uint64_t thread_number, uint64_t start_address);
793int64_t opal_query_cpu_status(uint64_t thread_number, uint8_t *thread_status);
794int64_t opal_write_oppanel(oppanel_line_t *lines, uint64_t num_lines);
795int64_t opal_pci_map_pe_dma_window(uint64_t phb_id, uint16_t pe_number, uint16_t window_id,
796 uint16_t tce_levels, uint64_t tce_table_addr,
797 uint64_t tce_table_size, uint64_t tce_page_size);
798int64_t opal_pci_map_pe_dma_window_real(uint64_t phb_id, uint16_t pe_number,
799 uint16_t dma_window_number, uint64_t pci_start_addr,
800 uint64_t pci_mem_size);
801int64_t opal_pci_reset(uint64_t phb_id, uint8_t reset_scope, uint8_t assert_state);
802
23773230
GS
803int64_t opal_pci_get_hub_diag_data(uint64_t hub_id, void *diag_buffer,
804 uint64_t diag_buffer_len);
805int64_t opal_pci_get_phb_diag_data(uint64_t phb_id, void *diag_buffer,
806 uint64_t diag_buffer_len);
807int64_t opal_pci_get_phb_diag_data2(uint64_t phb_id, void *diag_buffer,
808 uint64_t diag_buffer_len);
f11fe552 809int64_t opal_pci_fence_phb(uint64_t phb_id);
9be3becc 810int64_t opal_pci_reinit(uint64_t phb_id, uint64_t reinit_scope, uint64_t data);
f11fe552
BH
811int64_t opal_pci_mask_pe_error(uint64_t phb_id, uint16_t pe_number, uint8_t error_type, uint8_t mask_action);
812int64_t opal_set_slot_led_status(uint64_t phb_id, uint64_t slot_id, uint8_t led_type, uint8_t led_action);
5e4da530 813int64_t opal_get_epow_status(__be64 *status);
f11fe552 814int64_t opal_set_system_attention_led(uint8_t led_action);
23773230
GS
815int64_t opal_pci_next_error(uint64_t phb_id, uint64_t *first_frozen_pe,
816 uint16_t *pci_error_type, uint16_t *severity);
817int64_t opal_pci_poll(uint64_t phb_id);
13906db6 818int64_t opal_return_cpu(void);
f11fe552 819
01a9dbcc 820int64_t opal_xscom_read(uint32_t gcid, uint32_t pcb_addr, __be64 *val);
cc0efb57
BH
821int64_t opal_xscom_write(uint32_t gcid, uint32_t pcb_addr, uint64_t val);
822
823int64_t opal_lpc_write(uint32_t chip_id, enum OpalLPCAddressType addr_type,
824 uint32_t addr, uint32_t data, uint32_t sz);
825int64_t opal_lpc_read(uint32_t chip_id, enum OpalLPCAddressType addr_type,
803c2d2f 826 uint32_t addr, __be32 *data, uint32_t sz);
50bd6153
VH
827int64_t opal_validate_flash(uint64_t buffer, uint32_t *size, uint32_t *result);
828int64_t opal_manage_flash(uint8_t op);
829int64_t opal_update_flash(uint64_t blk_list);
cc0efb57 830
24366360
MS
831int64_t opal_get_msg(uint64_t buffer, size_t size);
832int64_t opal_check_completion(uint64_t buffer, size_t size, uint64_t token);
f7d98d18 833int64_t opal_sync_host_reboot(void);
24366360 834
14a43e69
BH
835/* Internal functions */
836extern int early_init_dt_scan_opal(unsigned long node, const char *uname, int depth, void *data);
837
838extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
839extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
840
841extern void hvc_opal_init_early(void);
842
843/* Internal functions */
844extern int early_init_dt_scan_opal(unsigned long node, const char *uname,
845 int depth, void *data);
846
1bc98de2 847extern int opal_notifier_register(struct notifier_block *nb);
24366360
MS
848extern int opal_message_notifier_register(enum OpalMessageType msg_type,
849 struct notifier_block *nb);
1bc98de2
GS
850extern void opal_notifier_enable(void);
851extern void opal_notifier_disable(void);
852extern void opal_notifier_update_evt(uint64_t evt_mask, uint64_t evt_val);
853
daea1175
BH
854extern int opal_get_chars(uint32_t vtermno, char *buf, int count);
855extern int opal_put_chars(uint32_t vtermno, const char *buf, int total_len);
856
857extern void hvc_opal_init_early(void);
858
628daa8d
BH
859struct rtc_time;
860extern int opal_set_rtc_time(struct rtc_time *tm);
861extern void opal_get_rtc_time(struct rtc_time *tm);
862extern unsigned long opal_get_boot_time(void);
863extern void opal_nvram_init(void);
50bd6153 864extern void opal_flash_init(void);
628daa8d 865
ed79ba9e
BH
866extern int opal_machine_check(struct pt_regs *regs);
867
73ed148a 868extern void opal_shutdown(void);
97eb001f 869extern int opal_resync_timebase(void);
73ed148a 870
3fafe9c2
BH
871extern void opal_lpc_init(void);
872
14a43e69 873#endif /* __ASSEMBLY__ */
27f44888
BH
874
875#endif /* __OPAL_H */
This page took 0.174537 seconds and 5 git commands to generate.