powerpc: Merge STK_REG/PARAM/FRAMESIZE
[deliverable/linux.git] / arch / powerpc / include / asm / ppc_asm.h
CommitLineData
1da177e4 1/*
1da177e4 2 * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
1da177e4 3 */
5f7c6907
KG
4#ifndef _ASM_POWERPC_PPC_ASM_H
5#define _ASM_POWERPC_PPC_ASM_H
6
9203fc9c 7#include <linux/init.h>
40ef8cbc 8#include <linux/stringify.h>
3ddfbcf1 9#include <asm/asm-compat.h>
9c75a31c 10#include <asm/processor.h>
16c57b36 11#include <asm/ppc-opcode.h>
cf9efce0 12#include <asm/firmware.h>
40ef8cbc 13
3ddfbcf1
DG
14#ifndef __ASSEMBLY__
15#error __FILE__ should only be used in assembler files
16#else
17
18#define SZL (BITS_PER_LONG/8)
1da177e4 19
c6622f63
PM
20/*
21 * Stuff for accurate CPU time accounting.
22 * These macros handle transitions between user and system state
23 * in exception entry and exit and accumulate time to the
24 * user_time and system_time fields in the paca.
25 */
26
27#ifndef CONFIG_VIRT_CPU_ACCOUNTING
28#define ACCOUNT_CPU_USER_ENTRY(ra, rb)
29#define ACCOUNT_CPU_USER_EXIT(ra, rb)
cf9efce0 30#define ACCOUNT_STOLEN_TIME
c6622f63
PM
31#else
32#define ACCOUNT_CPU_USER_ENTRY(ra, rb) \
33 beq 2f; /* if from kernel mode */ \
cf9efce0
PM
34 MFTB(ra); /* get timebase */ \
35 ld rb,PACA_STARTTIME_USER(r13); \
36 std ra,PACA_STARTTIME(r13); \
c6622f63
PM
37 subf rb,rb,ra; /* subtract start value */ \
38 ld ra,PACA_USER_TIME(r13); \
39 add ra,ra,rb; /* add on to user time */ \
40 std ra,PACA_USER_TIME(r13); \
412:
42
43#define ACCOUNT_CPU_USER_EXIT(ra, rb) \
cf9efce0
PM
44 MFTB(ra); /* get timebase */ \
45 ld rb,PACA_STARTTIME(r13); \
46 std ra,PACA_STARTTIME_USER(r13); \
c6622f63
PM
47 subf rb,rb,ra; /* subtract start value */ \
48 ld ra,PACA_SYSTEM_TIME(r13); \
cf9efce0
PM
49 add ra,ra,rb; /* add on to system time */ \
50 std ra,PACA_SYSTEM_TIME(r13)
51
52#ifdef CONFIG_PPC_SPLPAR
53#define ACCOUNT_STOLEN_TIME \
54BEGIN_FW_FTR_SECTION; \
55 beq 33f; \
56 /* from user - see if there are any DTL entries to process */ \
57 ld r10,PACALPPACAPTR(r13); /* get ptr to VPA */ \
58 ld r11,PACA_DTL_RIDX(r13); /* get log read index */ \
59 ld r10,LPPACA_DTLIDX(r10); /* get log write index */ \
60 cmpd cr1,r11,r10; \
61 beq+ cr1,33f; \
62 bl .accumulate_stolen_time; \
990118c8
BH
63 ld r12,_MSR(r1); \
64 andi. r10,r12,MSR_PR; /* Restore cr0 (coming from user) */ \
cf9efce0
PM
6533: \
66END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
67
68#else /* CONFIG_PPC_SPLPAR */
69#define ACCOUNT_STOLEN_TIME
70
71#endif /* CONFIG_PPC_SPLPAR */
72
73#endif /* CONFIG_VIRT_CPU_ACCOUNTING */
c6622f63 74
1da177e4
LT
75/*
76 * Macros for storing registers into and loading registers from
77 * exception frames.
78 */
5f7c6907
KG
79#ifdef __powerpc64__
80#define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
81#define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
82#define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
83#define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
84#else
1da177e4 85#define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
5f7c6907
KG
86#define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
87#define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
88 SAVE_10GPRS(22, base)
89#define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
90 REST_10GPRS(22, base)
91#endif
92
1da177e4
LT
93#define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
94#define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
95#define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
96#define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
1da177e4
LT
97#define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
98#define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
99#define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
100#define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
101
9c75a31c 102#define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
1da177e4
LT
103#define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
104#define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
105#define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
106#define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
107#define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
9c75a31c 108#define REST_FPR(n, base) lfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
1da177e4
LT
109#define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
110#define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
111#define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
112#define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
113#define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
114
23e55f92 115#define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,base,b
5f7c6907
KG
116#define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
117#define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
118#define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
119#define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
120#define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
23e55f92 121#define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,base,b
5f7c6907
KG
122#define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
123#define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
124#define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
125#define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
126#define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
1da177e4 127
72ffff5b 128/* Save the lower 32 VSRs in the thread VSR region */
23e55f92 129#define SAVE_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); STXVD2X(n,base,b)
72ffff5b
MN
130#define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base)
131#define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base)
132#define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base)
133#define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base)
134#define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base)
23e55f92 135#define REST_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); LXVD2X(n,base,b)
72ffff5b
MN
136#define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base)
137#define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base)
138#define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base)
139#define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base)
140#define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base)
141/* Save the upper 32 VSRs (32-63) in the thread VSX region (0-31) */
23e55f92 142#define SAVE_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); STXVD2X(n+32,base,b)
72ffff5b
MN
143#define SAVE_2VSRSU(n,b,base) SAVE_VSRU(n,b,base); SAVE_VSRU(n+1,b,base)
144#define SAVE_4VSRSU(n,b,base) SAVE_2VSRSU(n,b,base); SAVE_2VSRSU(n+2,b,base)
145#define SAVE_8VSRSU(n,b,base) SAVE_4VSRSU(n,b,base); SAVE_4VSRSU(n+4,b,base)
146#define SAVE_16VSRSU(n,b,base) SAVE_8VSRSU(n,b,base); SAVE_8VSRSU(n+8,b,base)
147#define SAVE_32VSRSU(n,b,base) SAVE_16VSRSU(n,b,base); SAVE_16VSRSU(n+16,b,base)
23e55f92 148#define REST_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); LXVD2X(n+32,base,b)
72ffff5b
MN
149#define REST_2VSRSU(n,b,base) REST_VSRU(n,b,base); REST_VSRU(n+1,b,base)
150#define REST_4VSRSU(n,b,base) REST_2VSRSU(n,b,base); REST_2VSRSU(n+2,b,base)
151#define REST_8VSRSU(n,b,base) REST_4VSRSU(n,b,base); REST_4VSRSU(n+4,b,base)
152#define REST_16VSRSU(n,b,base) REST_8VSRSU(n,b,base); REST_8VSRSU(n+8,b,base)
153#define REST_32VSRSU(n,b,base) REST_16VSRSU(n,b,base); REST_16VSRSU(n+16,b,base)
154
c51584d5
SW
155/*
156 * b = base register for addressing, o = base offset from register of 1st EVR
157 * n = first EVR, s = scratch
158 */
159#define SAVE_EVR(n,s,b,o) evmergehi s,s,n; stw s,o+4*(n)(b)
160#define SAVE_2EVRS(n,s,b,o) SAVE_EVR(n,s,b,o); SAVE_EVR(n+1,s,b,o)
161#define SAVE_4EVRS(n,s,b,o) SAVE_2EVRS(n,s,b,o); SAVE_2EVRS(n+2,s,b,o)
162#define SAVE_8EVRS(n,s,b,o) SAVE_4EVRS(n,s,b,o); SAVE_4EVRS(n+4,s,b,o)
163#define SAVE_16EVRS(n,s,b,o) SAVE_8EVRS(n,s,b,o); SAVE_8EVRS(n+8,s,b,o)
164#define SAVE_32EVRS(n,s,b,o) SAVE_16EVRS(n,s,b,o); SAVE_16EVRS(n+16,s,b,o)
165#define REST_EVR(n,s,b,o) lwz s,o+4*(n)(b); evmergelo n,s,n
166#define REST_2EVRS(n,s,b,o) REST_EVR(n,s,b,o); REST_EVR(n+1,s,b,o)
167#define REST_4EVRS(n,s,b,o) REST_2EVRS(n,s,b,o); REST_2EVRS(n+2,s,b,o)
168#define REST_8EVRS(n,s,b,o) REST_4EVRS(n,s,b,o); REST_4EVRS(n+4,s,b,o)
169#define REST_16EVRS(n,s,b,o) REST_8EVRS(n,s,b,o); REST_8EVRS(n+8,s,b,o)
170#define REST_32EVRS(n,s,b,o) REST_16EVRS(n,s,b,o); REST_16EVRS(n+16,s,b,o)
5f7c6907 171
8c71632f
ME
172/* Macros to adjust thread priority for hardware multithreading */
173#define HMT_VERY_LOW or 31,31,31 # very low priority
174#define HMT_LOW or 1,1,1
175#define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
176#define HMT_MEDIUM or 2,2,2
177#define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
178#define HMT_HIGH or 3,3,3
50fb8ebe 179#define HMT_EXTRA_HIGH or 7,7,7 # power7 only
5f7c6907 180
88ced031 181#ifdef __KERNEL__
40ef8cbc
PM
182#ifdef CONFIG_PPC64
183
44ce6a5e
MN
184#define STACKFRAMESIZE 256
185#define STK_REG(i) (112 + ((i)-14)*8)
186
187#define STK_PARAM(i) (48 + ((i)-3)*8)
188
40ef8cbc
PM
189#define XGLUE(a,b) a##b
190#define GLUE(a,b) XGLUE(a,b)
191
192#define _GLOBAL(name) \
193 .section ".text"; \
194 .align 2 ; \
195 .globl name; \
196 .globl GLUE(.,name); \
197 .section ".opd","aw"; \
198name: \
199 .quad GLUE(.,name); \
200 .quad .TOC.@tocbase; \
201 .quad 0; \
202 .previous; \
203 .type GLUE(.,name),@function; \
204GLUE(.,name):
205
fc68e869 206#define _INIT_GLOBAL(name) \
9203fc9c 207 __REF; \
fc68e869
SR
208 .align 2 ; \
209 .globl name; \
210 .globl GLUE(.,name); \
211 .section ".opd","aw"; \
212name: \
213 .quad GLUE(.,name); \
214 .quad .TOC.@tocbase; \
215 .quad 0; \
216 .previous; \
217 .type GLUE(.,name),@function; \
218GLUE(.,name):
219
40ef8cbc
PM
220#define _KPROBE(name) \
221 .section ".kprobes.text","a"; \
222 .align 2 ; \
223 .globl name; \
224 .globl GLUE(.,name); \
225 .section ".opd","aw"; \
226name: \
227 .quad GLUE(.,name); \
228 .quad .TOC.@tocbase; \
229 .quad 0; \
230 .previous; \
231 .type GLUE(.,name),@function; \
232GLUE(.,name):
233
234#define _STATIC(name) \
235 .section ".text"; \
236 .align 2 ; \
237 .section ".opd","aw"; \
238name: \
239 .quad GLUE(.,name); \
240 .quad .TOC.@tocbase; \
241 .quad 0; \
242 .previous; \
243 .type GLUE(.,name),@function; \
c40b91b5
SR
244GLUE(.,name):
245
246#define _INIT_STATIC(name) \
9203fc9c 247 __REF; \
c40b91b5
SR
248 .align 2 ; \
249 .section ".opd","aw"; \
250name: \
251 .quad GLUE(.,name); \
252 .quad .TOC.@tocbase; \
253 .quad 0; \
254 .previous; \
255 .type GLUE(.,name),@function; \
40ef8cbc
PM
256GLUE(.,name):
257
258#else /* 32-bit */
259
748a7683
KG
260#define _ENTRY(n) \
261 .globl n; \
262n:
263
40ef8cbc
PM
264#define _GLOBAL(n) \
265 .text; \
266 .stabs __stringify(n:F-1),N_FUN,0,0,n;\
267 .globl n; \
268n:
269
270#define _KPROBE(n) \
271 .section ".kprobes.text","a"; \
272 .globl n; \
273n:
274
275#endif
276
5f7c6907 277/*
e58c3495
DG
278 * LOAD_REG_IMMEDIATE(rn, expr)
279 * Loads the value of the constant expression 'expr' into register 'rn'
280 * using immediate instructions only. Use this when it's important not
281 * to reference other data (i.e. on ppc64 when the TOC pointer is not
e31aa453 282 * valid) and when 'expr' is a constant or absolute address.
5f7c6907 283 *
e58c3495
DG
284 * LOAD_REG_ADDR(rn, name)
285 * Loads the address of label 'name' into register 'rn'. Use this when
286 * you don't particularly need immediate instructions only, but you need
287 * the whole address in one register (e.g. it's a structure address and
288 * you want to access various offsets within it). On ppc32 this is
289 * identical to LOAD_REG_IMMEDIATE.
290 *
291 * LOAD_REG_ADDRBASE(rn, name)
292 * ADDROFF(name)
293 * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
294 * register 'rn'. ADDROFF(name) returns the remainder of the address as
295 * a constant expression. ADDROFF(name) is a signed expression < 16 bits
296 * in size, so is suitable for use directly as an offset in load and store
297 * instructions. Use this when loading/storing a single word or less as:
298 * LOAD_REG_ADDRBASE(rX, name)
299 * ld rY,ADDROFF(name)(rX)
5f7c6907
KG
300 */
301#ifdef __powerpc64__
e58c3495 302#define LOAD_REG_IMMEDIATE(reg,expr) \
564aa5cf
MN
303 lis reg,(expr)@highest; \
304 ori reg,reg,(expr)@higher; \
305 rldicr reg,reg,32,31; \
306 oris reg,reg,(expr)@h; \
307 ori reg,reg,(expr)@l;
e58c3495
DG
308
309#define LOAD_REG_ADDR(reg,name) \
564aa5cf 310 ld reg,name@got(r2)
e58c3495
DG
311
312#define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
313#define ADDROFF(name) 0
b85a046a 314
f78541dc
PM
315/* offsets for stack frame layout */
316#define LRSAVE 16
b85a046a
PM
317
318#else /* 32-bit */
70620186 319
e58c3495 320#define LOAD_REG_IMMEDIATE(reg,expr) \
564aa5cf
MN
321 lis reg,(expr)@ha; \
322 addi reg,reg,(expr)@l;
e58c3495
DG
323
324#define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
b85a046a 325
564aa5cf 326#define LOAD_REG_ADDRBASE(reg, name) lis reg,name@ha
e58c3495 327#define ADDROFF(name) name@l
b85a046a 328
f78541dc
PM
329/* offsets for stack frame layout */
330#define LRSAVE 4
b85a046a 331
5f7c6907 332#endif
1da177e4 333
5f7c6907 334/* various errata or part fixups */
1da177e4
LT
335#ifdef CONFIG_PPC601_SYNC_FIX
336#define SYNC \
337BEGIN_FTR_SECTION \
338 sync; \
339 isync; \
340END_FTR_SECTION_IFSET(CPU_FTR_601)
341#define SYNC_601 \
342BEGIN_FTR_SECTION \
343 sync; \
344END_FTR_SECTION_IFSET(CPU_FTR_601)
345#define ISYNC_601 \
346BEGIN_FTR_SECTION \
347 isync; \
348END_FTR_SECTION_IFSET(CPU_FTR_601)
349#else
350#define SYNC
351#define SYNC_601
352#define ISYNC_601
353#endif
354
859deea9
BH
355#ifdef CONFIG_PPC_CELL
356#define MFTB(dest) \
35790: mftb dest; \
358BEGIN_FTR_SECTION_NESTED(96); \
359 cmpwi dest,0; \
360 beq- 90b; \
361END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96)
362#else
363#define MFTB(dest) mftb dest
364#endif
5f7c6907 365
1da177e4
LT
366#ifndef CONFIG_SMP
367#define TLBSYNC
368#else /* CONFIG_SMP */
369/* tlbsync is not implemented on 601 */
370#define TLBSYNC \
371BEGIN_FTR_SECTION \
372 tlbsync; \
373 sync; \
374END_FTR_SECTION_IFCLR(CPU_FTR_601)
375#endif
376
694caf02
AB
377#ifdef CONFIG_PPC64
378#define MTOCRF(FXM, RS) \
379 BEGIN_FTR_SECTION_NESTED(848); \
380 mtcrf (FXM), (RS); \
381 FTR_SECTION_ELSE_NESTED(848); \
382 mtocrf (FXM), (RS); \
383 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_NOEXECUTE, 848)
384#endif
385
1da177e4
LT
386/*
387 * This instruction is not implemented on the PPC 603 or 601; however, on
388 * the 403GCX and 405GP tlbia IS defined and tlbie is not.
389 * All of these instructions exist in the 8xx, they have magical powers,
390 * and they must be used.
391 */
392
393#if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
394#define tlbia \
395 li r4,1024; \
396 mtctr r4; \
397 lis r4,KERNELBASE@h; \
3980: tlbie r4; \
399 addi r4,r4,0x1000; \
400 bdnz 0b
401#endif
402
5f7c6907 403
5f7c6907
KG
404#ifdef CONFIG_IBM440EP_ERR42
405#define PPC440EP_ERR42 isync
406#else
407#define PPC440EP_ERR42
408#endif
409
44c58ccc
BH
410/*
411 * toreal/fromreal/tophys/tovirt macros. 32-bit BookE makes them
412 * keep the address intact to be compatible with code shared with
413 * 32-bit classic.
414 *
415 * On the other hand, I find it useful to have them behave as expected
416 * by their name (ie always do the addition) on 64-bit BookE
417 */
418#if defined(CONFIG_BOOKE) && !defined(CONFIG_PPC64)
6316222e
PM
419#define toreal(rd)
420#define fromreal(rd)
421
2ca7633d
RM
422/*
423 * We use addis to ensure compatibility with the "classic" ppc versions of
424 * these macros, which use rs = 0 to get the tophys offset in rd, rather than
425 * converting the address in r0, and so this version has to do that too
426 * (i.e. set register rd to 0 when rs == 0).
427 */
1da177e4
LT
428#define tophys(rd,rs) \
429 addis rd,rs,0
430
431#define tovirt(rd,rs) \
432 addis rd,rs,0
433
5f7c6907 434#elif defined(CONFIG_PPC64)
6316222e
PM
435#define toreal(rd) /* we can access c000... in real mode */
436#define fromreal(rd)
437
5f7c6907 438#define tophys(rd,rs) \
6316222e 439 clrldi rd,rs,2
5f7c6907
KG
440
441#define tovirt(rd,rs) \
6316222e
PM
442 rotldi rd,rs,16; \
443 ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
444 rotldi rd,rd,48
5f7c6907 445#else
1da177e4
LT
446/*
447 * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
448 * physical base address of RAM at compile time.
449 */
6316222e
PM
450#define toreal(rd) tophys(rd,rd)
451#define fromreal(rd) tovirt(rd,rd)
452
1da177e4 453#define tophys(rd,rs) \
ccdcef72 4540: addis rd,rs,-PAGE_OFFSET@h; \
1da177e4
LT
455 .section ".vtop_fixup","aw"; \
456 .align 1; \
457 .long 0b; \
458 .previous
459
460#define tovirt(rd,rs) \
ccdcef72 4610: addis rd,rs,PAGE_OFFSET@h; \
1da177e4
LT
462 .section ".ptov_fixup","aw"; \
463 .align 1; \
464 .long 0b; \
465 .previous
5f7c6907 466#endif
1da177e4 467
44c58ccc 468#ifdef CONFIG_PPC_BOOK3S_64
40ef8cbc
PM
469#define RFI rfid
470#define MTMSRD(r) mtmsrd r
1da177e4
LT
471#else
472#define FIX_SRR1(ra, rb)
473#ifndef CONFIG_40x
474#define RFI rfi
475#else
476#define RFI rfi; b . /* Prevent prefetch past rfi */
477#endif
478#define MTMSRD(r) mtmsr r
479#define CLR_TOP32(r)
c9cf73ae
MP
480#endif
481
88ced031
AB
482#endif /* __KERNEL__ */
483
1da177e4
LT
484/* The boring bits... */
485
486/* Condition Register Bit Fields */
487
488#define cr0 0
489#define cr1 1
490#define cr2 2
491#define cr3 3
492#define cr4 4
493#define cr5 5
494#define cr6 6
495#define cr7 7
496
497
9a13a524
MN
498/*
499 * General Purpose Registers (GPRs)
500 *
501 * The lower case r0-r31 should be used in preference to the upper
502 * case R0-R31 as they provide more error checking in the assembler.
503 * Use R0-31 only when really nessesary.
504 */
505
506#define r0 %r0
507#define r1 %r1
508#define r2 %r2
509#define r3 %r3
510#define r4 %r4
511#define r5 %r5
512#define r6 %r6
513#define r7 %r7
514#define r8 %r8
515#define r9 %r9
516#define r10 %r10
517#define r11 %r11
518#define r12 %r12
519#define r13 %r13
520#define r14 %r14
521#define r15 %r15
522#define r16 %r16
523#define r17 %r17
524#define r18 %r18
525#define r19 %r19
526#define r20 %r20
527#define r21 %r21
528#define r22 %r22
529#define r23 %r23
530#define r24 %r24
531#define r25 %r25
532#define r26 %r26
533#define r27 %r27
534#define r28 %r28
535#define r29 %r29
536#define r30 %r30
537#define r31 %r31
1da177e4
LT
538
539
540/* Floating Point Registers (FPRs) */
541
542#define fr0 0
543#define fr1 1
544#define fr2 2
545#define fr3 3
546#define fr4 4
547#define fr5 5
548#define fr6 6
549#define fr7 7
550#define fr8 8
551#define fr9 9
552#define fr10 10
553#define fr11 11
554#define fr12 12
555#define fr13 13
556#define fr14 14
557#define fr15 15
558#define fr16 16
559#define fr17 17
560#define fr18 18
561#define fr19 19
562#define fr20 20
563#define fr21 21
564#define fr22 22
565#define fr23 23
566#define fr24 24
567#define fr25 25
568#define fr26 26
569#define fr27 27
570#define fr28 28
571#define fr29 29
572#define fr30 30
573#define fr31 31
574
5f7c6907
KG
575/* AltiVec Registers (VPRs) */
576
1da177e4
LT
577#define vr0 0
578#define vr1 1
579#define vr2 2
580#define vr3 3
581#define vr4 4
582#define vr5 5
583#define vr6 6
584#define vr7 7
585#define vr8 8
586#define vr9 9
587#define vr10 10
588#define vr11 11
589#define vr12 12
590#define vr13 13
591#define vr14 14
592#define vr15 15
593#define vr16 16
594#define vr17 17
595#define vr18 18
596#define vr19 19
597#define vr20 20
598#define vr21 21
599#define vr22 22
600#define vr23 23
601#define vr24 24
602#define vr25 25
603#define vr26 26
604#define vr27 27
605#define vr28 28
606#define vr29 29
607#define vr30 30
608#define vr31 31
609
72ffff5b
MN
610/* VSX Registers (VSRs) */
611
612#define vsr0 0
613#define vsr1 1
614#define vsr2 2
615#define vsr3 3
616#define vsr4 4
617#define vsr5 5
618#define vsr6 6
619#define vsr7 7
620#define vsr8 8
621#define vsr9 9
622#define vsr10 10
623#define vsr11 11
624#define vsr12 12
625#define vsr13 13
626#define vsr14 14
627#define vsr15 15
628#define vsr16 16
629#define vsr17 17
630#define vsr18 18
631#define vsr19 19
632#define vsr20 20
633#define vsr21 21
634#define vsr22 22
635#define vsr23 23
636#define vsr24 24
637#define vsr25 25
638#define vsr26 26
639#define vsr27 27
640#define vsr28 28
641#define vsr29 29
642#define vsr30 30
643#define vsr31 31
644#define vsr32 32
645#define vsr33 33
646#define vsr34 34
647#define vsr35 35
648#define vsr36 36
649#define vsr37 37
650#define vsr38 38
651#define vsr39 39
652#define vsr40 40
653#define vsr41 41
654#define vsr42 42
655#define vsr43 43
656#define vsr44 44
657#define vsr45 45
658#define vsr46 46
659#define vsr47 47
660#define vsr48 48
661#define vsr49 49
662#define vsr50 50
663#define vsr51 51
664#define vsr52 52
665#define vsr53 53
666#define vsr54 54
667#define vsr55 55
668#define vsr56 56
669#define vsr57 57
670#define vsr58 58
671#define vsr59 59
672#define vsr60 60
673#define vsr61 61
674#define vsr62 62
675#define vsr63 63
676
5f7c6907
KG
677/* SPE Registers (EVPRs) */
678
1da177e4
LT
679#define evr0 0
680#define evr1 1
681#define evr2 2
682#define evr3 3
683#define evr4 4
684#define evr5 5
685#define evr6 6
686#define evr7 7
687#define evr8 8
688#define evr9 9
689#define evr10 10
690#define evr11 11
691#define evr12 12
692#define evr13 13
693#define evr14 14
694#define evr15 15
695#define evr16 16
696#define evr17 17
697#define evr18 18
698#define evr19 19
699#define evr20 20
700#define evr21 21
701#define evr22 22
702#define evr23 23
703#define evr24 24
704#define evr25 25
705#define evr26 26
706#define evr27 27
707#define evr28 28
708#define evr29 29
709#define evr30 30
710#define evr31 31
711
712/* some stab codes */
713#define N_FUN 36
714#define N_RSYM 64
715#define N_SLINE 68
716#define N_SO 100
5f7c6907 717
5f7c6907
KG
718#endif /* __ASSEMBLY__ */
719
720#endif /* _ASM_POWERPC_PPC_ASM_H */
This page took 0.602225 seconds and 5 git commands to generate.