powerpc: Move and fix MTMSR_EERI definition
[deliverable/linux.git] / arch / powerpc / include / asm / ppc_asm.h
CommitLineData
1da177e4 1/*
1da177e4 2 * Copyright (C) 1995-1999 Gary Thomas, Paul Mackerras, Cort Dougan.
1da177e4 3 */
5f7c6907
KG
4#ifndef _ASM_POWERPC_PPC_ASM_H
5#define _ASM_POWERPC_PPC_ASM_H
6
9203fc9c 7#include <linux/init.h>
40ef8cbc 8#include <linux/stringify.h>
3ddfbcf1 9#include <asm/asm-compat.h>
9c75a31c 10#include <asm/processor.h>
16c57b36 11#include <asm/ppc-opcode.h>
cf9efce0 12#include <asm/firmware.h>
40ef8cbc 13
3ddfbcf1
DG
14#ifndef __ASSEMBLY__
15#error __FILE__ should only be used in assembler files
16#else
17
18#define SZL (BITS_PER_LONG/8)
1da177e4 19
c6622f63
PM
20/*
21 * Stuff for accurate CPU time accounting.
22 * These macros handle transitions between user and system state
23 * in exception entry and exit and accumulate time to the
24 * user_time and system_time fields in the paca.
25 */
26
27#ifndef CONFIG_VIRT_CPU_ACCOUNTING
28#define ACCOUNT_CPU_USER_ENTRY(ra, rb)
29#define ACCOUNT_CPU_USER_EXIT(ra, rb)
cf9efce0 30#define ACCOUNT_STOLEN_TIME
c6622f63
PM
31#else
32#define ACCOUNT_CPU_USER_ENTRY(ra, rb) \
33 beq 2f; /* if from kernel mode */ \
cf9efce0
PM
34 MFTB(ra); /* get timebase */ \
35 ld rb,PACA_STARTTIME_USER(r13); \
36 std ra,PACA_STARTTIME(r13); \
c6622f63
PM
37 subf rb,rb,ra; /* subtract start value */ \
38 ld ra,PACA_USER_TIME(r13); \
39 add ra,ra,rb; /* add on to user time */ \
40 std ra,PACA_USER_TIME(r13); \
412:
42
43#define ACCOUNT_CPU_USER_EXIT(ra, rb) \
cf9efce0
PM
44 MFTB(ra); /* get timebase */ \
45 ld rb,PACA_STARTTIME(r13); \
46 std ra,PACA_STARTTIME_USER(r13); \
c6622f63
PM
47 subf rb,rb,ra; /* subtract start value */ \
48 ld ra,PACA_SYSTEM_TIME(r13); \
cf9efce0
PM
49 add ra,ra,rb; /* add on to system time */ \
50 std ra,PACA_SYSTEM_TIME(r13)
51
52#ifdef CONFIG_PPC_SPLPAR
53#define ACCOUNT_STOLEN_TIME \
54BEGIN_FW_FTR_SECTION; \
55 beq 33f; \
56 /* from user - see if there are any DTL entries to process */ \
57 ld r10,PACALPPACAPTR(r13); /* get ptr to VPA */ \
58 ld r11,PACA_DTL_RIDX(r13); /* get log read index */ \
59 ld r10,LPPACA_DTLIDX(r10); /* get log write index */ \
60 cmpd cr1,r11,r10; \
61 beq+ cr1,33f; \
62 bl .accumulate_stolen_time; \
990118c8
BH
63 ld r12,_MSR(r1); \
64 andi. r10,r12,MSR_PR; /* Restore cr0 (coming from user) */ \
cf9efce0
PM
6533: \
66END_FW_FTR_SECTION_IFSET(FW_FEATURE_SPLPAR)
67
68#else /* CONFIG_PPC_SPLPAR */
69#define ACCOUNT_STOLEN_TIME
70
71#endif /* CONFIG_PPC_SPLPAR */
72
73#endif /* CONFIG_VIRT_CPU_ACCOUNTING */
c6622f63 74
1da177e4
LT
75/*
76 * Macros for storing registers into and loading registers from
77 * exception frames.
78 */
5f7c6907
KG
79#ifdef __powerpc64__
80#define SAVE_GPR(n, base) std n,GPR0+8*(n)(base)
81#define REST_GPR(n, base) ld n,GPR0+8*(n)(base)
82#define SAVE_NVGPRS(base) SAVE_8GPRS(14, base); SAVE_10GPRS(22, base)
83#define REST_NVGPRS(base) REST_8GPRS(14, base); REST_10GPRS(22, base)
84#else
1da177e4 85#define SAVE_GPR(n, base) stw n,GPR0+4*(n)(base)
5f7c6907
KG
86#define REST_GPR(n, base) lwz n,GPR0+4*(n)(base)
87#define SAVE_NVGPRS(base) SAVE_GPR(13, base); SAVE_8GPRS(14, base); \
88 SAVE_10GPRS(22, base)
89#define REST_NVGPRS(base) REST_GPR(13, base); REST_8GPRS(14, base); \
90 REST_10GPRS(22, base)
91#endif
92
1da177e4
LT
93#define SAVE_2GPRS(n, base) SAVE_GPR(n, base); SAVE_GPR(n+1, base)
94#define SAVE_4GPRS(n, base) SAVE_2GPRS(n, base); SAVE_2GPRS(n+2, base)
95#define SAVE_8GPRS(n, base) SAVE_4GPRS(n, base); SAVE_4GPRS(n+4, base)
96#define SAVE_10GPRS(n, base) SAVE_8GPRS(n, base); SAVE_2GPRS(n+8, base)
1da177e4
LT
97#define REST_2GPRS(n, base) REST_GPR(n, base); REST_GPR(n+1, base)
98#define REST_4GPRS(n, base) REST_2GPRS(n, base); REST_2GPRS(n+2, base)
99#define REST_8GPRS(n, base) REST_4GPRS(n, base); REST_4GPRS(n+4, base)
100#define REST_10GPRS(n, base) REST_8GPRS(n, base); REST_2GPRS(n+8, base)
101
9c75a31c 102#define SAVE_FPR(n, base) stfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
1da177e4
LT
103#define SAVE_2FPRS(n, base) SAVE_FPR(n, base); SAVE_FPR(n+1, base)
104#define SAVE_4FPRS(n, base) SAVE_2FPRS(n, base); SAVE_2FPRS(n+2, base)
105#define SAVE_8FPRS(n, base) SAVE_4FPRS(n, base); SAVE_4FPRS(n+4, base)
106#define SAVE_16FPRS(n, base) SAVE_8FPRS(n, base); SAVE_8FPRS(n+8, base)
107#define SAVE_32FPRS(n, base) SAVE_16FPRS(n, base); SAVE_16FPRS(n+16, base)
9c75a31c 108#define REST_FPR(n, base) lfd n,THREAD_FPR0+8*TS_FPRWIDTH*(n)(base)
1da177e4
LT
109#define REST_2FPRS(n, base) REST_FPR(n, base); REST_FPR(n+1, base)
110#define REST_4FPRS(n, base) REST_2FPRS(n, base); REST_2FPRS(n+2, base)
111#define REST_8FPRS(n, base) REST_4FPRS(n, base); REST_4FPRS(n+4, base)
112#define REST_16FPRS(n, base) REST_8FPRS(n, base); REST_8FPRS(n+8, base)
113#define REST_32FPRS(n, base) REST_16FPRS(n, base); REST_16FPRS(n+16, base)
114
23e55f92 115#define SAVE_VR(n,b,base) li b,THREAD_VR0+(16*(n)); stvx n,base,b
5f7c6907
KG
116#define SAVE_2VRS(n,b,base) SAVE_VR(n,b,base); SAVE_VR(n+1,b,base)
117#define SAVE_4VRS(n,b,base) SAVE_2VRS(n,b,base); SAVE_2VRS(n+2,b,base)
118#define SAVE_8VRS(n,b,base) SAVE_4VRS(n,b,base); SAVE_4VRS(n+4,b,base)
119#define SAVE_16VRS(n,b,base) SAVE_8VRS(n,b,base); SAVE_8VRS(n+8,b,base)
120#define SAVE_32VRS(n,b,base) SAVE_16VRS(n,b,base); SAVE_16VRS(n+16,b,base)
23e55f92 121#define REST_VR(n,b,base) li b,THREAD_VR0+(16*(n)); lvx n,base,b
5f7c6907
KG
122#define REST_2VRS(n,b,base) REST_VR(n,b,base); REST_VR(n+1,b,base)
123#define REST_4VRS(n,b,base) REST_2VRS(n,b,base); REST_2VRS(n+2,b,base)
124#define REST_8VRS(n,b,base) REST_4VRS(n,b,base); REST_4VRS(n+4,b,base)
125#define REST_16VRS(n,b,base) REST_8VRS(n,b,base); REST_8VRS(n+8,b,base)
126#define REST_32VRS(n,b,base) REST_16VRS(n,b,base); REST_16VRS(n+16,b,base)
1da177e4 127
72ffff5b 128/* Save the lower 32 VSRs in the thread VSR region */
23e55f92 129#define SAVE_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); STXVD2X(n,base,b)
72ffff5b
MN
130#define SAVE_2VSRS(n,b,base) SAVE_VSR(n,b,base); SAVE_VSR(n+1,b,base)
131#define SAVE_4VSRS(n,b,base) SAVE_2VSRS(n,b,base); SAVE_2VSRS(n+2,b,base)
132#define SAVE_8VSRS(n,b,base) SAVE_4VSRS(n,b,base); SAVE_4VSRS(n+4,b,base)
133#define SAVE_16VSRS(n,b,base) SAVE_8VSRS(n,b,base); SAVE_8VSRS(n+8,b,base)
134#define SAVE_32VSRS(n,b,base) SAVE_16VSRS(n,b,base); SAVE_16VSRS(n+16,b,base)
23e55f92 135#define REST_VSR(n,b,base) li b,THREAD_VSR0+(16*(n)); LXVD2X(n,base,b)
72ffff5b
MN
136#define REST_2VSRS(n,b,base) REST_VSR(n,b,base); REST_VSR(n+1,b,base)
137#define REST_4VSRS(n,b,base) REST_2VSRS(n,b,base); REST_2VSRS(n+2,b,base)
138#define REST_8VSRS(n,b,base) REST_4VSRS(n,b,base); REST_4VSRS(n+4,b,base)
139#define REST_16VSRS(n,b,base) REST_8VSRS(n,b,base); REST_8VSRS(n+8,b,base)
140#define REST_32VSRS(n,b,base) REST_16VSRS(n,b,base); REST_16VSRS(n+16,b,base)
141/* Save the upper 32 VSRs (32-63) in the thread VSX region (0-31) */
23e55f92 142#define SAVE_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); STXVD2X(n+32,base,b)
72ffff5b
MN
143#define SAVE_2VSRSU(n,b,base) SAVE_VSRU(n,b,base); SAVE_VSRU(n+1,b,base)
144#define SAVE_4VSRSU(n,b,base) SAVE_2VSRSU(n,b,base); SAVE_2VSRSU(n+2,b,base)
145#define SAVE_8VSRSU(n,b,base) SAVE_4VSRSU(n,b,base); SAVE_4VSRSU(n+4,b,base)
146#define SAVE_16VSRSU(n,b,base) SAVE_8VSRSU(n,b,base); SAVE_8VSRSU(n+8,b,base)
147#define SAVE_32VSRSU(n,b,base) SAVE_16VSRSU(n,b,base); SAVE_16VSRSU(n+16,b,base)
23e55f92 148#define REST_VSRU(n,b,base) li b,THREAD_VR0+(16*(n)); LXVD2X(n+32,base,b)
72ffff5b
MN
149#define REST_2VSRSU(n,b,base) REST_VSRU(n,b,base); REST_VSRU(n+1,b,base)
150#define REST_4VSRSU(n,b,base) REST_2VSRSU(n,b,base); REST_2VSRSU(n+2,b,base)
151#define REST_8VSRSU(n,b,base) REST_4VSRSU(n,b,base); REST_4VSRSU(n+4,b,base)
152#define REST_16VSRSU(n,b,base) REST_8VSRSU(n,b,base); REST_8VSRSU(n+8,b,base)
153#define REST_32VSRSU(n,b,base) REST_16VSRSU(n,b,base); REST_16VSRSU(n+16,b,base)
154
c51584d5
SW
155/*
156 * b = base register for addressing, o = base offset from register of 1st EVR
157 * n = first EVR, s = scratch
158 */
159#define SAVE_EVR(n,s,b,o) evmergehi s,s,n; stw s,o+4*(n)(b)
160#define SAVE_2EVRS(n,s,b,o) SAVE_EVR(n,s,b,o); SAVE_EVR(n+1,s,b,o)
161#define SAVE_4EVRS(n,s,b,o) SAVE_2EVRS(n,s,b,o); SAVE_2EVRS(n+2,s,b,o)
162#define SAVE_8EVRS(n,s,b,o) SAVE_4EVRS(n,s,b,o); SAVE_4EVRS(n+4,s,b,o)
163#define SAVE_16EVRS(n,s,b,o) SAVE_8EVRS(n,s,b,o); SAVE_8EVRS(n+8,s,b,o)
164#define SAVE_32EVRS(n,s,b,o) SAVE_16EVRS(n,s,b,o); SAVE_16EVRS(n+16,s,b,o)
165#define REST_EVR(n,s,b,o) lwz s,o+4*(n)(b); evmergelo n,s,n
166#define REST_2EVRS(n,s,b,o) REST_EVR(n,s,b,o); REST_EVR(n+1,s,b,o)
167#define REST_4EVRS(n,s,b,o) REST_2EVRS(n,s,b,o); REST_2EVRS(n+2,s,b,o)
168#define REST_8EVRS(n,s,b,o) REST_4EVRS(n,s,b,o); REST_4EVRS(n+4,s,b,o)
169#define REST_16EVRS(n,s,b,o) REST_8EVRS(n,s,b,o); REST_8EVRS(n+8,s,b,o)
170#define REST_32EVRS(n,s,b,o) REST_16EVRS(n,s,b,o); REST_16EVRS(n+16,s,b,o)
5f7c6907 171
8c71632f
ME
172/* Macros to adjust thread priority for hardware multithreading */
173#define HMT_VERY_LOW or 31,31,31 # very low priority
174#define HMT_LOW or 1,1,1
175#define HMT_MEDIUM_LOW or 6,6,6 # medium low priority
176#define HMT_MEDIUM or 2,2,2
177#define HMT_MEDIUM_HIGH or 5,5,5 # medium high priority
178#define HMT_HIGH or 3,3,3
50fb8ebe 179#define HMT_EXTRA_HIGH or 7,7,7 # power7 only
5f7c6907 180
d72be892
MN
181#ifdef CONFIG_PPC64
182#define ULONG_SIZE 8
183#else
184#define ULONG_SIZE 4
185#endif
186#define VCPU_GPR(n) (VCPU_GPRS + (n * ULONG_SIZE))
187
88ced031 188#ifdef __KERNEL__
40ef8cbc
PM
189#ifdef CONFIG_PPC64
190
44ce6a5e
MN
191#define STACKFRAMESIZE 256
192#define STK_REG(i) (112 + ((i)-14)*8)
193
194#define STK_PARAM(i) (48 + ((i)-3)*8)
195
40ef8cbc
PM
196#define XGLUE(a,b) a##b
197#define GLUE(a,b) XGLUE(a,b)
198
199#define _GLOBAL(name) \
200 .section ".text"; \
201 .align 2 ; \
202 .globl name; \
203 .globl GLUE(.,name); \
204 .section ".opd","aw"; \
205name: \
206 .quad GLUE(.,name); \
207 .quad .TOC.@tocbase; \
208 .quad 0; \
209 .previous; \
210 .type GLUE(.,name),@function; \
211GLUE(.,name):
212
fc68e869 213#define _INIT_GLOBAL(name) \
9203fc9c 214 __REF; \
fc68e869
SR
215 .align 2 ; \
216 .globl name; \
217 .globl GLUE(.,name); \
218 .section ".opd","aw"; \
219name: \
220 .quad GLUE(.,name); \
221 .quad .TOC.@tocbase; \
222 .quad 0; \
223 .previous; \
224 .type GLUE(.,name),@function; \
225GLUE(.,name):
226
40ef8cbc
PM
227#define _KPROBE(name) \
228 .section ".kprobes.text","a"; \
229 .align 2 ; \
230 .globl name; \
231 .globl GLUE(.,name); \
232 .section ".opd","aw"; \
233name: \
234 .quad GLUE(.,name); \
235 .quad .TOC.@tocbase; \
236 .quad 0; \
237 .previous; \
238 .type GLUE(.,name),@function; \
239GLUE(.,name):
240
241#define _STATIC(name) \
242 .section ".text"; \
243 .align 2 ; \
244 .section ".opd","aw"; \
245name: \
246 .quad GLUE(.,name); \
247 .quad .TOC.@tocbase; \
248 .quad 0; \
249 .previous; \
250 .type GLUE(.,name),@function; \
c40b91b5
SR
251GLUE(.,name):
252
253#define _INIT_STATIC(name) \
9203fc9c 254 __REF; \
c40b91b5
SR
255 .align 2 ; \
256 .section ".opd","aw"; \
257name: \
258 .quad GLUE(.,name); \
259 .quad .TOC.@tocbase; \
260 .quad 0; \
261 .previous; \
262 .type GLUE(.,name),@function; \
40ef8cbc
PM
263GLUE(.,name):
264
265#else /* 32-bit */
266
748a7683
KG
267#define _ENTRY(n) \
268 .globl n; \
269n:
270
40ef8cbc
PM
271#define _GLOBAL(n) \
272 .text; \
273 .stabs __stringify(n:F-1),N_FUN,0,0,n;\
274 .globl n; \
275n:
276
277#define _KPROBE(n) \
278 .section ".kprobes.text","a"; \
279 .globl n; \
280n:
281
282#endif
283
5f7c6907 284/*
e58c3495
DG
285 * LOAD_REG_IMMEDIATE(rn, expr)
286 * Loads the value of the constant expression 'expr' into register 'rn'
287 * using immediate instructions only. Use this when it's important not
288 * to reference other data (i.e. on ppc64 when the TOC pointer is not
e31aa453 289 * valid) and when 'expr' is a constant or absolute address.
5f7c6907 290 *
e58c3495
DG
291 * LOAD_REG_ADDR(rn, name)
292 * Loads the address of label 'name' into register 'rn'. Use this when
293 * you don't particularly need immediate instructions only, but you need
294 * the whole address in one register (e.g. it's a structure address and
295 * you want to access various offsets within it). On ppc32 this is
296 * identical to LOAD_REG_IMMEDIATE.
297 *
298 * LOAD_REG_ADDRBASE(rn, name)
299 * ADDROFF(name)
300 * LOAD_REG_ADDRBASE loads part of the address of label 'name' into
301 * register 'rn'. ADDROFF(name) returns the remainder of the address as
302 * a constant expression. ADDROFF(name) is a signed expression < 16 bits
303 * in size, so is suitable for use directly as an offset in load and store
304 * instructions. Use this when loading/storing a single word or less as:
305 * LOAD_REG_ADDRBASE(rX, name)
306 * ld rY,ADDROFF(name)(rX)
5f7c6907
KG
307 */
308#ifdef __powerpc64__
e58c3495 309#define LOAD_REG_IMMEDIATE(reg,expr) \
564aa5cf
MN
310 lis reg,(expr)@highest; \
311 ori reg,reg,(expr)@higher; \
312 rldicr reg,reg,32,31; \
313 oris reg,reg,(expr)@h; \
314 ori reg,reg,(expr)@l;
e58c3495
DG
315
316#define LOAD_REG_ADDR(reg,name) \
564aa5cf 317 ld reg,name@got(r2)
e58c3495
DG
318
319#define LOAD_REG_ADDRBASE(reg,name) LOAD_REG_ADDR(reg,name)
320#define ADDROFF(name) 0
b85a046a 321
f78541dc
PM
322/* offsets for stack frame layout */
323#define LRSAVE 16
b85a046a
PM
324
325#else /* 32-bit */
70620186 326
e58c3495 327#define LOAD_REG_IMMEDIATE(reg,expr) \
564aa5cf
MN
328 lis reg,(expr)@ha; \
329 addi reg,reg,(expr)@l;
e58c3495
DG
330
331#define LOAD_REG_ADDR(reg,name) LOAD_REG_IMMEDIATE(reg, name)
b85a046a 332
564aa5cf 333#define LOAD_REG_ADDRBASE(reg, name) lis reg,name@ha
e58c3495 334#define ADDROFF(name) name@l
b85a046a 335
f78541dc
PM
336/* offsets for stack frame layout */
337#define LRSAVE 4
b85a046a 338
5f7c6907 339#endif
1da177e4 340
5f7c6907 341/* various errata or part fixups */
1da177e4
LT
342#ifdef CONFIG_PPC601_SYNC_FIX
343#define SYNC \
344BEGIN_FTR_SECTION \
345 sync; \
346 isync; \
347END_FTR_SECTION_IFSET(CPU_FTR_601)
348#define SYNC_601 \
349BEGIN_FTR_SECTION \
350 sync; \
351END_FTR_SECTION_IFSET(CPU_FTR_601)
352#define ISYNC_601 \
353BEGIN_FTR_SECTION \
354 isync; \
355END_FTR_SECTION_IFSET(CPU_FTR_601)
356#else
357#define SYNC
358#define SYNC_601
359#define ISYNC_601
360#endif
361
859deea9
BH
362#ifdef CONFIG_PPC_CELL
363#define MFTB(dest) \
36490: mftb dest; \
365BEGIN_FTR_SECTION_NESTED(96); \
366 cmpwi dest,0; \
367 beq- 90b; \
368END_FTR_SECTION_NESTED(CPU_FTR_CELL_TB_BUG, CPU_FTR_CELL_TB_BUG, 96)
369#else
370#define MFTB(dest) mftb dest
371#endif
5f7c6907 372
1da177e4
LT
373#ifndef CONFIG_SMP
374#define TLBSYNC
375#else /* CONFIG_SMP */
376/* tlbsync is not implemented on 601 */
377#define TLBSYNC \
378BEGIN_FTR_SECTION \
379 tlbsync; \
380 sync; \
381END_FTR_SECTION_IFCLR(CPU_FTR_601)
382#endif
383
694caf02
AB
384#ifdef CONFIG_PPC64
385#define MTOCRF(FXM, RS) \
386 BEGIN_FTR_SECTION_NESTED(848); \
387 mtcrf (FXM), (RS); \
388 FTR_SECTION_ELSE_NESTED(848); \
389 mtocrf (FXM), (RS); \
390 ALT_FTR_SECTION_END_NESTED_IFCLR(CPU_FTR_NOEXECUTE, 848)
391#endif
392
1da177e4
LT
393/*
394 * This instruction is not implemented on the PPC 603 or 601; however, on
395 * the 403GCX and 405GP tlbia IS defined and tlbie is not.
396 * All of these instructions exist in the 8xx, they have magical powers,
397 * and they must be used.
398 */
399
400#if !defined(CONFIG_4xx) && !defined(CONFIG_8xx)
401#define tlbia \
402 li r4,1024; \
403 mtctr r4; \
404 lis r4,KERNELBASE@h; \
4050: tlbie r4; \
406 addi r4,r4,0x1000; \
407 bdnz 0b
408#endif
409
5f7c6907 410
5f7c6907
KG
411#ifdef CONFIG_IBM440EP_ERR42
412#define PPC440EP_ERR42 isync
413#else
414#define PPC440EP_ERR42
415#endif
416
44c58ccc
BH
417/*
418 * toreal/fromreal/tophys/tovirt macros. 32-bit BookE makes them
419 * keep the address intact to be compatible with code shared with
420 * 32-bit classic.
421 *
422 * On the other hand, I find it useful to have them behave as expected
423 * by their name (ie always do the addition) on 64-bit BookE
424 */
425#if defined(CONFIG_BOOKE) && !defined(CONFIG_PPC64)
6316222e
PM
426#define toreal(rd)
427#define fromreal(rd)
428
2ca7633d
RM
429/*
430 * We use addis to ensure compatibility with the "classic" ppc versions of
431 * these macros, which use rs = 0 to get the tophys offset in rd, rather than
432 * converting the address in r0, and so this version has to do that too
433 * (i.e. set register rd to 0 when rs == 0).
434 */
1da177e4
LT
435#define tophys(rd,rs) \
436 addis rd,rs,0
437
438#define tovirt(rd,rs) \
439 addis rd,rs,0
440
5f7c6907 441#elif defined(CONFIG_PPC64)
6316222e
PM
442#define toreal(rd) /* we can access c000... in real mode */
443#define fromreal(rd)
444
5f7c6907 445#define tophys(rd,rs) \
6316222e 446 clrldi rd,rs,2
5f7c6907
KG
447
448#define tovirt(rd,rs) \
6316222e
PM
449 rotldi rd,rs,16; \
450 ori rd,rd,((KERNELBASE>>48)&0xFFFF);\
451 rotldi rd,rd,48
5f7c6907 452#else
1da177e4
LT
453/*
454 * On APUS (Amiga PowerPC cpu upgrade board), we don't know the
455 * physical base address of RAM at compile time.
456 */
6316222e
PM
457#define toreal(rd) tophys(rd,rd)
458#define fromreal(rd) tovirt(rd,rd)
459
1da177e4 460#define tophys(rd,rs) \
ccdcef72 4610: addis rd,rs,-PAGE_OFFSET@h; \
1da177e4
LT
462 .section ".vtop_fixup","aw"; \
463 .align 1; \
464 .long 0b; \
465 .previous
466
467#define tovirt(rd,rs) \
ccdcef72 4680: addis rd,rs,PAGE_OFFSET@h; \
1da177e4
LT
469 .section ".ptov_fixup","aw"; \
470 .align 1; \
471 .long 0b; \
472 .previous
5f7c6907 473#endif
1da177e4 474
44c58ccc 475#ifdef CONFIG_PPC_BOOK3S_64
40ef8cbc
PM
476#define RFI rfid
477#define MTMSRD(r) mtmsrd r
b38c77d8 478#define MTMSR_EERI(reg) mtmsrd reg,1
1da177e4
LT
479#else
480#define FIX_SRR1(ra, rb)
481#ifndef CONFIG_40x
482#define RFI rfi
483#else
484#define RFI rfi; b . /* Prevent prefetch past rfi */
485#endif
486#define MTMSRD(r) mtmsr r
b38c77d8 487#define MTMSR_EERI(reg) mtmsr reg
1da177e4 488#define CLR_TOP32(r)
c9cf73ae
MP
489#endif
490
88ced031
AB
491#endif /* __KERNEL__ */
492
1da177e4
LT
493/* The boring bits... */
494
495/* Condition Register Bit Fields */
496
497#define cr0 0
498#define cr1 1
499#define cr2 2
500#define cr3 3
501#define cr4 4
502#define cr5 5
503#define cr6 6
504#define cr7 7
505
506
9a13a524
MN
507/*
508 * General Purpose Registers (GPRs)
509 *
510 * The lower case r0-r31 should be used in preference to the upper
511 * case R0-R31 as they provide more error checking in the assembler.
512 * Use R0-31 only when really nessesary.
513 */
514
515#define r0 %r0
516#define r1 %r1
517#define r2 %r2
518#define r3 %r3
519#define r4 %r4
520#define r5 %r5
521#define r6 %r6
522#define r7 %r7
523#define r8 %r8
524#define r9 %r9
525#define r10 %r10
526#define r11 %r11
527#define r12 %r12
528#define r13 %r13
529#define r14 %r14
530#define r15 %r15
531#define r16 %r16
532#define r17 %r17
533#define r18 %r18
534#define r19 %r19
535#define r20 %r20
536#define r21 %r21
537#define r22 %r22
538#define r23 %r23
539#define r24 %r24
540#define r25 %r25
541#define r26 %r26
542#define r27 %r27
543#define r28 %r28
544#define r29 %r29
545#define r30 %r30
546#define r31 %r31
1da177e4
LT
547
548
549/* Floating Point Registers (FPRs) */
550
551#define fr0 0
552#define fr1 1
553#define fr2 2
554#define fr3 3
555#define fr4 4
556#define fr5 5
557#define fr6 6
558#define fr7 7
559#define fr8 8
560#define fr9 9
561#define fr10 10
562#define fr11 11
563#define fr12 12
564#define fr13 13
565#define fr14 14
566#define fr15 15
567#define fr16 16
568#define fr17 17
569#define fr18 18
570#define fr19 19
571#define fr20 20
572#define fr21 21
573#define fr22 22
574#define fr23 23
575#define fr24 24
576#define fr25 25
577#define fr26 26
578#define fr27 27
579#define fr28 28
580#define fr29 29
581#define fr30 30
582#define fr31 31
583
5f7c6907
KG
584/* AltiVec Registers (VPRs) */
585
1da177e4
LT
586#define vr0 0
587#define vr1 1
588#define vr2 2
589#define vr3 3
590#define vr4 4
591#define vr5 5
592#define vr6 6
593#define vr7 7
594#define vr8 8
595#define vr9 9
596#define vr10 10
597#define vr11 11
598#define vr12 12
599#define vr13 13
600#define vr14 14
601#define vr15 15
602#define vr16 16
603#define vr17 17
604#define vr18 18
605#define vr19 19
606#define vr20 20
607#define vr21 21
608#define vr22 22
609#define vr23 23
610#define vr24 24
611#define vr25 25
612#define vr26 26
613#define vr27 27
614#define vr28 28
615#define vr29 29
616#define vr30 30
617#define vr31 31
618
72ffff5b
MN
619/* VSX Registers (VSRs) */
620
621#define vsr0 0
622#define vsr1 1
623#define vsr2 2
624#define vsr3 3
625#define vsr4 4
626#define vsr5 5
627#define vsr6 6
628#define vsr7 7
629#define vsr8 8
630#define vsr9 9
631#define vsr10 10
632#define vsr11 11
633#define vsr12 12
634#define vsr13 13
635#define vsr14 14
636#define vsr15 15
637#define vsr16 16
638#define vsr17 17
639#define vsr18 18
640#define vsr19 19
641#define vsr20 20
642#define vsr21 21
643#define vsr22 22
644#define vsr23 23
645#define vsr24 24
646#define vsr25 25
647#define vsr26 26
648#define vsr27 27
649#define vsr28 28
650#define vsr29 29
651#define vsr30 30
652#define vsr31 31
653#define vsr32 32
654#define vsr33 33
655#define vsr34 34
656#define vsr35 35
657#define vsr36 36
658#define vsr37 37
659#define vsr38 38
660#define vsr39 39
661#define vsr40 40
662#define vsr41 41
663#define vsr42 42
664#define vsr43 43
665#define vsr44 44
666#define vsr45 45
667#define vsr46 46
668#define vsr47 47
669#define vsr48 48
670#define vsr49 49
671#define vsr50 50
672#define vsr51 51
673#define vsr52 52
674#define vsr53 53
675#define vsr54 54
676#define vsr55 55
677#define vsr56 56
678#define vsr57 57
679#define vsr58 58
680#define vsr59 59
681#define vsr60 60
682#define vsr61 61
683#define vsr62 62
684#define vsr63 63
685
5f7c6907
KG
686/* SPE Registers (EVPRs) */
687
1da177e4
LT
688#define evr0 0
689#define evr1 1
690#define evr2 2
691#define evr3 3
692#define evr4 4
693#define evr5 5
694#define evr6 6
695#define evr7 7
696#define evr8 8
697#define evr9 9
698#define evr10 10
699#define evr11 11
700#define evr12 12
701#define evr13 13
702#define evr14 14
703#define evr15 15
704#define evr16 16
705#define evr17 17
706#define evr18 18
707#define evr19 19
708#define evr20 20
709#define evr21 21
710#define evr22 22
711#define evr23 23
712#define evr24 24
713#define evr25 25
714#define evr26 26
715#define evr27 27
716#define evr28 28
717#define evr29 29
718#define evr30 30
719#define evr31 31
720
721/* some stab codes */
722#define N_FUN 36
723#define N_RSYM 64
724#define N_SLINE 68
725#define N_SO 100
5f7c6907 726
5f7c6907
KG
727#endif /* __ASSEMBLY__ */
728
729#endif /* _ASM_POWERPC_PPC_ASM_H */
This page took 0.60217 seconds and 5 git commands to generate.