powerpc/85xx: add HOTPLUG_CPU support
[deliverable/linux.git] / arch / powerpc / kernel / head_fsl_booke.S
CommitLineData
14cf11af 1/*
14cf11af
PM
2 * Kernel execution entry point code.
3 *
4 * Copyright (c) 1995-1996 Gary Thomas <gdt@linuxppc.org>
3c5df5c2 5 * Initial PowerPC version.
14cf11af 6 * Copyright (c) 1996 Cort Dougan <cort@cs.nmt.edu>
3c5df5c2 7 * Rewritten for PReP
14cf11af 8 * Copyright (c) 1996 Paul Mackerras <paulus@cs.anu.edu.au>
3c5df5c2 9 * Low-level exception handers, MMU support, and rewrite.
14cf11af 10 * Copyright (c) 1997 Dan Malek <dmalek@jlc.net>
3c5df5c2 11 * PowerPC 8xx modifications.
14cf11af 12 * Copyright (c) 1998-1999 TiVo, Inc.
3c5df5c2 13 * PowerPC 403GCX modifications.
14cf11af 14 * Copyright (c) 1999 Grant Erickson <grant@lcse.umn.edu>
3c5df5c2 15 * PowerPC 403GCX/405GP modifications.
14cf11af
PM
16 * Copyright 2000 MontaVista Software Inc.
17 * PPC405 modifications
3c5df5c2
KG
18 * PowerPC 403GCX/405GP modifications.
19 * Author: MontaVista Software, Inc.
20 * frank_rowand@mvista.com or source@mvista.com
21 * debbie_chu@mvista.com
14cf11af 22 * Copyright 2002-2004 MontaVista Software, Inc.
3c5df5c2 23 * PowerPC 44x support, Matt Porter <mporter@kernel.crashing.org>
14cf11af 24 * Copyright 2004 Freescale Semiconductor, Inc
3c5df5c2 25 * PowerPC e500 modifications, Kumar Gala <galak@kernel.crashing.org>
14cf11af
PM
26 *
27 * This program is free software; you can redistribute it and/or modify it
28 * under the terms of the GNU General Public License as published by the
29 * Free Software Foundation; either version 2 of the License, or (at your
30 * option) any later version.
31 */
32
e7039845 33#include <linux/init.h>
14cf11af
PM
34#include <linux/threads.h>
35#include <asm/processor.h>
36#include <asm/page.h>
37#include <asm/mmu.h>
38#include <asm/pgtable.h>
39#include <asm/cputable.h>
40#include <asm/thread_info.h>
41#include <asm/ppc_asm.h>
42#include <asm/asm-offsets.h>
fc4033b2 43#include <asm/cache.h>
46f52210 44#include <asm/ptrace.h>
14cf11af
PM
45#include "head_booke.h"
46
47/* As with the other PowerPC ports, it is expected that when code
48 * execution begins here, the following registers contain valid, yet
49 * optional, information:
50 *
51 * r3 - Board info structure pointer (DRAM, frequency, MAC address, etc.)
52 * r4 - Starting address of the init RAM disk
53 * r5 - Ending address of the init RAM disk
54 * r6 - Start of kernel command line string (e.g. "mem=128")
55 * r7 - End of kernel command line string
56 *
57 */
e7039845 58 __HEAD
748a7683
KG
59_ENTRY(_stext);
60_ENTRY(_start);
14cf11af
PM
61 /*
62 * Reserve a word at a fixed location to store the address
63 * of abatron_pteptrs
64 */
65 nop
6dece0eb
SW
66
67 /* Translate device tree address to physical, save in r30/r31 */
68 mfmsr r16
69 mfspr r17,SPRN_PID
70 rlwinm r17,r17,16,0x3fff0000 /* turn PID into MAS6[SPID] */
71 rlwimi r17,r16,28,0x00000001 /* turn MSR[DS] into MAS6[SAS] */
72 mtspr SPRN_MAS6,r17
73
74 tlbsx 0,r3 /* must succeed */
75
76 mfspr r16,SPRN_MAS1
77 mfspr r20,SPRN_MAS3
78 rlwinm r17,r16,25,0x1f /* r17 = log2(page size) */
79 li r18,1024
80 slw r18,r18,r17 /* r18 = page size */
81 addi r18,r18,-1
82 and r19,r3,r18 /* r19 = page offset */
7d0d3ad5
MM
83 andc r31,r20,r18 /* r31 = page base */
84 or r31,r31,r19 /* r31 = devtree phys addr */
6dece0eb
SW
85 mfspr r30,SPRN_MAS7
86
87 li r25,0 /* phys kernel start (low) */
88 li r24,0 /* CPU number */
89 li r23,0 /* phys kernel start (high) */
14cf11af
PM
90
91/* We try to not make any assumptions about how the boot loader
92 * setup or used the TLBs. We invalidate all mappings from the
93 * boot loader and load a single entry in TLB1[0] to map the
e8b63761
DF
94 * first 64M of kernel memory. Any boot info passed from the
95 * bootloader needs to live in this first 64M.
14cf11af
PM
96 *
97 * Requirement on bootloader:
98 * - The page we're executing in needs to reside in TLB1 and
99 * have IPROT=1. If not an invalidate broadcast could
100 * evict the entry we're currently executing in.
101 *
102 * r3 = Index of TLB1 were executing in
103 * r4 = Current MSR[IS]
104 * r5 = Index of TLB1 temp mapping
105 *
106 * Later in mapin_ram we will correctly map lowmem, and resize TLB1[0]
107 * if needed
108 */
109
d5b26db2 110_ENTRY(__early_start)
105c31df 111
b3df895a 112#define ENTRY_MAPPING_BOOT_SETUP
7c08ce71 113#include "fsl_booke_entry_mapping.S"
b3df895a 114#undef ENTRY_MAPPING_BOOT_SETUP
14cf11af
PM
115
116 /* Establish the interrupt vector offsets */
117 SET_IVOR(0, CriticalInput);
118 SET_IVOR(1, MachineCheck);
119 SET_IVOR(2, DataStorage);
120 SET_IVOR(3, InstructionStorage);
121 SET_IVOR(4, ExternalInput);
122 SET_IVOR(5, Alignment);
123 SET_IVOR(6, Program);
124 SET_IVOR(7, FloatingPointUnavailable);
125 SET_IVOR(8, SystemCall);
126 SET_IVOR(9, AuxillaryProcessorUnavailable);
127 SET_IVOR(10, Decrementer);
128 SET_IVOR(11, FixedIntervalTimer);
129 SET_IVOR(12, WatchdogTimer);
130 SET_IVOR(13, DataTLBError);
131 SET_IVOR(14, InstructionTLBError);
eb0cd5fd 132 SET_IVOR(15, DebugCrit);
14cf11af
PM
133
134 /* Establish the interrupt vector base */
135 lis r4,interrupt_base@h /* IVPR only uses the high 16-bits */
136 mtspr SPRN_IVPR,r4
137
138 /* Setup the defaults for TLB entries */
d66c82ea 139 li r2,(MAS4_TSIZED(BOOK3E_PAGESZ_4K))@l
14cf11af
PM
140#ifdef CONFIG_E200
141 oris r2,r2,MAS4_TLBSELD(1)@h
142#endif
3c5df5c2 143 mtspr SPRN_MAS4, r2
14cf11af
PM
144
145#if 0
146 /* Enable DOZE */
147 mfspr r2,SPRN_HID0
148 oris r2,r2,HID0_DOZE@h
149 mtspr SPRN_HID0, r2
150#endif
14cf11af
PM
151
152#if !defined(CONFIG_BDI_SWITCH)
153 /*
154 * The Abatron BDI JTAG debugger does not tolerate others
155 * mucking with the debug registers.
156 */
157 lis r2,DBCR0_IDM@h
158 mtspr SPRN_DBCR0,r2
a7cb0337 159 isync
14cf11af
PM
160 /* clear any residual debug events */
161 li r2,-1
162 mtspr SPRN_DBSR,r2
163#endif
164
d5b26db2
KG
165#ifdef CONFIG_SMP
166 /* Check to see if we're the second processor, and jump
167 * to the secondary_start code if so
168 */
2ed38b23
MM
169 lis r24, boot_cpuid@h
170 ori r24, r24, boot_cpuid@l
171 lwz r24, 0(r24)
172 cmpwi r24, -1
173 mfspr r24,SPRN_PIR
d5b26db2
KG
174 bne __secondary_start
175#endif
176
14cf11af
PM
177 /*
178 * This is where the main kernel code starts.
179 */
180
181 /* ptr to current */
182 lis r2,init_task@h
183 ori r2,r2,init_task@l
184
185 /* ptr to current thread */
186 addi r4,r2,THREAD /* init task's THREAD */
ee43eb78 187 mtspr SPRN_SPRG_THREAD,r4
14cf11af
PM
188
189 /* stack */
190 lis r1,init_thread_union@h
191 ori r1,r1,init_thread_union@l
192 li r0,0
193 stwu r0,THREAD_SIZE-STACK_FRAME_OVERHEAD(r1)
194
9778b696 195 CURRENT_THREAD_INFO(r22, r1)
2ed38b23
MM
196 stw r24, TI_CPU(r22)
197
14cf11af
PM
198 bl early_init
199
0f890c8d 200#ifdef CONFIG_DYNAMIC_MEMSTART
37dd2bad
KG
201 lis r3,kernstart_addr@ha
202 la r3,kernstart_addr@l(r3)
203#ifdef CONFIG_PHYS_64BIT
204 stw r23,0(r3)
205 stw r25,4(r3)
206#else
207 stw r25,0(r3)
208#endif
209#endif
210
14cf11af
PM
211/*
212 * Decide what sort of machine this is and initialize the MMU.
213 */
6dece0eb
SW
214 mr r3,r30
215 mr r4,r31
14cf11af
PM
216 bl machine_init
217 bl MMU_init
218
219 /* Setup PTE pointers for the Abatron bdiGDB */
220 lis r6, swapper_pg_dir@h
221 ori r6, r6, swapper_pg_dir@l
222 lis r5, abatron_pteptrs@h
223 ori r5, r5, abatron_pteptrs@l
224 lis r4, KERNELBASE@h
225 ori r4, r4, KERNELBASE@l
226 stw r5, 0(r4) /* Save abatron_pteptrs at a fixed location */
227 stw r6, 0(r5)
228
229 /* Let's move on */
230 lis r4,start_kernel@h
231 ori r4,r4,start_kernel@l
232 lis r3,MSR_KERNEL@h
233 ori r3,r3,MSR_KERNEL@l
234 mtspr SPRN_SRR0,r4
235 mtspr SPRN_SRR1,r3
236 rfi /* change context and jump to start_kernel */
237
238/* Macros to hide the PTE size differences
239 *
240 * FIND_PTE -- walks the page tables given EA & pgdir pointer
241 * r10 -- EA of fault
242 * r11 -- PGDIR pointer
243 * r12 -- free
244 * label 2: is the bailout case
245 *
246 * if we find the pte (fall through):
247 * r11 is low pte word
248 * r12 is pointer to the pte
41151e77 249 * r10 is the pshift from the PGD, if we're a hugepage
14cf11af
PM
250 */
251#ifdef CONFIG_PTE_64BIT
41151e77
BB
252#ifdef CONFIG_HUGETLB_PAGE
253#define FIND_PTE \
254 rlwinm r12, r10, 13, 19, 29; /* Compute pgdir/pmd offset */ \
255 lwzx r11, r12, r11; /* Get pgd/pmd entry */ \
256 rlwinm. r12, r11, 0, 0, 20; /* Extract pt base address */ \
257 blt 1000f; /* Normal non-huge page */ \
258 beq 2f; /* Bail if no table */ \
259 oris r11, r11, PD_HUGE@h; /* Put back address bit */ \
260 andi. r10, r11, HUGEPD_SHIFT_MASK@l; /* extract size field */ \
261 xor r12, r10, r11; /* drop size bits from pointer */ \
262 b 1001f; \
2631000: rlwimi r12, r10, 23, 20, 28; /* Compute pte address */ \
264 li r10, 0; /* clear r10 */ \
2651001: lwz r11, 4(r12); /* Get pte entry */
266#else
14cf11af 267#define FIND_PTE \
3c5df5c2 268 rlwinm r12, r10, 13, 19, 29; /* Compute pgdir/pmd offset */ \
14cf11af
PM
269 lwzx r11, r12, r11; /* Get pgd/pmd entry */ \
270 rlwinm. r12, r11, 0, 0, 20; /* Extract pt base address */ \
271 beq 2f; /* Bail if no table */ \
272 rlwimi r12, r10, 23, 20, 28; /* Compute pte address */ \
273 lwz r11, 4(r12); /* Get pte entry */
41151e77
BB
274#endif /* HUGEPAGE */
275#else /* !PTE_64BIT */
14cf11af
PM
276#define FIND_PTE \
277 rlwimi r11, r10, 12, 20, 29; /* Create L1 (pgdir/pmd) address */ \
278 lwz r11, 0(r11); /* Get L1 entry */ \
279 rlwinm. r12, r11, 0, 0, 19; /* Extract L2 (pte) base address */ \
280 beq 2f; /* Bail if no table */ \
281 rlwimi r12, r10, 22, 20, 29; /* Compute PTE address */ \
282 lwz r11, 0(r12); /* Get Linux PTE */
283#endif
284
285/*
286 * Interrupt vector entry code
287 *
288 * The Book E MMUs are always on so we don't need to handle
289 * interrupts in real mode as with previous PPC processors. In
290 * this case we handle interrupts in the kernel virtual address
291 * space.
292 *
293 * Interrupt vectors are dynamically placed relative to the
294 * interrupt prefix as determined by the address of interrupt_base.
295 * The interrupt vectors offsets are programmed using the labels
296 * for each interrupt vector entry.
297 *
298 * Interrupt vectors must be aligned on a 16 byte boundary.
299 * We align on a 32 byte cache line boundary for good measure.
300 */
301
302interrupt_base:
303 /* Critical Input Interrupt */
cfac5784 304 CRITICAL_EXCEPTION(0x0100, CRITICAL, CriticalInput, unknown_exception)
14cf11af
PM
305
306 /* Machine Check Interrupt */
307#ifdef CONFIG_E200
308 /* no RFMCI, MCSRRs on E200 */
cfac5784
SW
309 CRITICAL_EXCEPTION(0x0200, MACHINE_CHECK, MachineCheck, \
310 machine_check_exception)
14cf11af 311#else
dc1c1ca3 312 MCHECK_EXCEPTION(0x0200, MachineCheck, machine_check_exception)
14cf11af
PM
313#endif
314
315 /* Data Storage Interrupt */
316 START_EXCEPTION(DataStorage)
cfac5784 317 NORMAL_EXCEPTION_PROLOG(DATA_STORAGE)
6cfd8990
KG
318 mfspr r5,SPRN_ESR /* Grab the ESR, save it, pass arg3 */
319 stw r5,_ESR(r11)
320 mfspr r4,SPRN_DEAR /* Grab the DEAR, save it, pass arg2 */
321 andis. r10,r5,(ESR_ILK|ESR_DLK)@h
322 bne 1f
a546498f 323 EXC_XFER_LITE(0x0300, handle_page_fault)
6cfd8990
KG
3241:
325 addi r3,r1,STACK_FRAME_OVERHEAD
326 EXC_XFER_EE_LITE(0x0300, CacheLockingException)
14cf11af
PM
327
328 /* Instruction Storage Interrupt */
329 INSTRUCTION_STORAGE_EXCEPTION
330
331 /* External Input Interrupt */
cfac5784 332 EXCEPTION(0x0500, EXTERNAL, ExternalInput, do_IRQ, EXC_XFER_LITE)
14cf11af
PM
333
334 /* Alignment Interrupt */
335 ALIGNMENT_EXCEPTION
336
337 /* Program Interrupt */
338 PROGRAM_EXCEPTION
339
340 /* Floating Point Unavailable Interrupt */
341#ifdef CONFIG_PPC_FPU
342 FP_UNAVAILABLE_EXCEPTION
343#else
344#ifdef CONFIG_E200
345 /* E200 treats 'normal' floating point instructions as FP Unavail exception */
cfac5784
SW
346 EXCEPTION(0x0800, FP_UNAVAIL, FloatingPointUnavailable, \
347 program_check_exception, EXC_XFER_EE)
14cf11af 348#else
cfac5784
SW
349 EXCEPTION(0x0800, FP_UNAVAIL, FloatingPointUnavailable, \
350 unknown_exception, EXC_XFER_EE)
14cf11af
PM
351#endif
352#endif
353
354 /* System Call Interrupt */
355 START_EXCEPTION(SystemCall)
cfac5784 356 NORMAL_EXCEPTION_PROLOG(SYSCALL)
14cf11af
PM
357 EXC_XFER_EE_LITE(0x0c00, DoSyscall)
358
25985edc 359 /* Auxiliary Processor Unavailable Interrupt */
cfac5784
SW
360 EXCEPTION(0x2900, AP_UNAVAIL, AuxillaryProcessorUnavailable, \
361 unknown_exception, EXC_XFER_EE)
14cf11af
PM
362
363 /* Decrementer Interrupt */
364 DECREMENTER_EXCEPTION
365
366 /* Fixed Internal Timer Interrupt */
367 /* TODO: Add FIT support */
cfac5784
SW
368 EXCEPTION(0x3100, FIT, FixedIntervalTimer, \
369 unknown_exception, EXC_XFER_EE)
14cf11af
PM
370
371 /* Watchdog Timer Interrupt */
372#ifdef CONFIG_BOOKE_WDT
cfac5784 373 CRITICAL_EXCEPTION(0x3200, WATCHDOG, WatchdogTimer, WatchdogException)
14cf11af 374#else
cfac5784 375 CRITICAL_EXCEPTION(0x3200, WATCHDOG, WatchdogTimer, unknown_exception)
14cf11af
PM
376#endif
377
378 /* Data TLB Error Interrupt */
379 START_EXCEPTION(DataTLBError)
ee43eb78 380 mtspr SPRN_SPRG_WSCRATCH0, r10 /* Save some working registers */
1325a684
AK
381 mfspr r10, SPRN_SPRG_THREAD
382 stw r11, THREAD_NORMSAVE(0)(r10)
73196cd3
SW
383#ifdef CONFIG_KVM_BOOKE_HV
384BEGIN_FTR_SECTION
385 mfspr r11, SPRN_SRR1
386END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
387#endif
1325a684
AK
388 stw r12, THREAD_NORMSAVE(1)(r10)
389 stw r13, THREAD_NORMSAVE(2)(r10)
390 mfcr r13
391 stw r13, THREAD_NORMSAVE(3)(r10)
73196cd3 392 DO_KVM BOOKE_INTERRUPT_DTLB_MISS SPRN_SRR1
14cf11af
PM
393 mfspr r10, SPRN_DEAR /* Get faulting address */
394
395 /* If we are faulting a kernel address, we have to use the
396 * kernel page tables.
397 */
8a13c4f9 398 lis r11, PAGE_OFFSET@h
14cf11af
PM
399 cmplw 5, r10, r11
400 blt 5, 3f
401 lis r11, swapper_pg_dir@h
402 ori r11, r11, swapper_pg_dir@l
403
404 mfspr r12,SPRN_MAS1 /* Set TID to 0 */
405 rlwinm r12,r12,0,16,1
406 mtspr SPRN_MAS1,r12
407
408 b 4f
409
410 /* Get the PGD for the current thread */
4113:
ee43eb78 412 mfspr r11,SPRN_SPRG_THREAD
14cf11af
PM
413 lwz r11,PGDIR(r11)
414
4154:
6cfd8990
KG
416 /* Mask of required permission bits. Note that while we
417 * do copy ESR:ST to _PAGE_RW position as trying to write
418 * to an RO page is pretty common, we don't do it with
419 * _PAGE_DIRTY. We could do it, but it's a fairly rare
420 * event so I'd rather take the overhead when it happens
421 * rather than adding an instruction here. We should measure
422 * whether the whole thing is worth it in the first place
423 * as we could avoid loading SPRN_ESR completely in the first
424 * place...
425 *
426 * TODO: Is it worth doing that mfspr & rlwimi in the first
427 * place or can we save a couple of instructions here ?
428 */
429 mfspr r12,SPRN_ESR
76acc2c1
KG
430#ifdef CONFIG_PTE_64BIT
431 li r13,_PAGE_PRESENT
432 oris r13,r13,_PAGE_ACCESSED@h
433#else
6cfd8990 434 li r13,_PAGE_PRESENT|_PAGE_ACCESSED
76acc2c1 435#endif
6cfd8990
KG
436 rlwimi r13,r12,11,29,29
437
14cf11af 438 FIND_PTE
6cfd8990 439 andc. r13,r13,r11 /* Check permission */
14cf11af
PM
440
441#ifdef CONFIG_PTE_64BIT
b38fd42f 442#ifdef CONFIG_SMP
41151e77
BB
443 subf r13,r11,r12 /* create false data dep */
444 lwzx r13,r11,r13 /* Get upper pte bits */
b38fd42f
KG
445#else
446 lwz r13,0(r12) /* Get upper pte bits */
447#endif
14cf11af 448#endif
14cf11af 449
b38fd42f
KG
450 bne 2f /* Bail if permission/valid mismach */
451
452 /* Jump to common tlb load */
14cf11af
PM
453 b finish_tlb_load
4542:
455 /* The bailout. Restore registers to pre-exception conditions
456 * and call the heavyweights to help us out.
457 */
1325a684
AK
458 mfspr r10, SPRN_SPRG_THREAD
459 lwz r11, THREAD_NORMSAVE(3)(r10)
14cf11af 460 mtcr r11
1325a684
AK
461 lwz r13, THREAD_NORMSAVE(2)(r10)
462 lwz r12, THREAD_NORMSAVE(1)(r10)
463 lwz r11, THREAD_NORMSAVE(0)(r10)
ee43eb78 464 mfspr r10, SPRN_SPRG_RSCRATCH0
6cfd8990 465 b DataStorage
14cf11af
PM
466
467 /* Instruction TLB Error Interrupt */
468 /*
469 * Nearly the same as above, except we get our
470 * information from different registers and bailout
471 * to a different point.
472 */
473 START_EXCEPTION(InstructionTLBError)
ee43eb78 474 mtspr SPRN_SPRG_WSCRATCH0, r10 /* Save some working registers */
1325a684
AK
475 mfspr r10, SPRN_SPRG_THREAD
476 stw r11, THREAD_NORMSAVE(0)(r10)
73196cd3
SW
477#ifdef CONFIG_KVM_BOOKE_HV
478BEGIN_FTR_SECTION
479 mfspr r11, SPRN_SRR1
480END_FTR_SECTION_IFSET(CPU_FTR_EMB_HV)
481#endif
1325a684
AK
482 stw r12, THREAD_NORMSAVE(1)(r10)
483 stw r13, THREAD_NORMSAVE(2)(r10)
484 mfcr r13
485 stw r13, THREAD_NORMSAVE(3)(r10)
73196cd3 486 DO_KVM BOOKE_INTERRUPT_ITLB_MISS SPRN_SRR1
14cf11af
PM
487 mfspr r10, SPRN_SRR0 /* Get faulting address */
488
489 /* If we are faulting a kernel address, we have to use the
490 * kernel page tables.
491 */
8a13c4f9 492 lis r11, PAGE_OFFSET@h
14cf11af
PM
493 cmplw 5, r10, r11
494 blt 5, 3f
495 lis r11, swapper_pg_dir@h
496 ori r11, r11, swapper_pg_dir@l
497
498 mfspr r12,SPRN_MAS1 /* Set TID to 0 */
499 rlwinm r12,r12,0,16,1
500 mtspr SPRN_MAS1,r12
501
78e2e68a
LY
502 /* Make up the required permissions for kernel code */
503#ifdef CONFIG_PTE_64BIT
504 li r13,_PAGE_PRESENT | _PAGE_BAP_SX
505 oris r13,r13,_PAGE_ACCESSED@h
506#else
507 li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC
508#endif
14cf11af
PM
509 b 4f
510
511 /* Get the PGD for the current thread */
5123:
ee43eb78 513 mfspr r11,SPRN_SPRG_THREAD
14cf11af
PM
514 lwz r11,PGDIR(r11)
515
78e2e68a 516 /* Make up the required permissions for user code */
76acc2c1 517#ifdef CONFIG_PTE_64BIT
78e2e68a 518 li r13,_PAGE_PRESENT | _PAGE_BAP_UX
76acc2c1
KG
519 oris r13,r13,_PAGE_ACCESSED@h
520#else
ea3cc330 521 li r13,_PAGE_PRESENT | _PAGE_ACCESSED | _PAGE_EXEC
76acc2c1 522#endif
6cfd8990 523
78e2e68a 5244:
14cf11af 525 FIND_PTE
6cfd8990 526 andc. r13,r13,r11 /* Check permission */
b38fd42f
KG
527
528#ifdef CONFIG_PTE_64BIT
529#ifdef CONFIG_SMP
41151e77
BB
530 subf r13,r11,r12 /* create false data dep */
531 lwzx r13,r11,r13 /* Get upper pte bits */
b38fd42f
KG
532#else
533 lwz r13,0(r12) /* Get upper pte bits */
534#endif
535#endif
536
6cfd8990 537 bne 2f /* Bail if permission mismach */
14cf11af 538
14cf11af
PM
539 /* Jump to common TLB load point */
540 b finish_tlb_load
541
5422:
543 /* The bailout. Restore registers to pre-exception conditions
544 * and call the heavyweights to help us out.
545 */
1325a684
AK
546 mfspr r10, SPRN_SPRG_THREAD
547 lwz r11, THREAD_NORMSAVE(3)(r10)
14cf11af 548 mtcr r11
1325a684
AK
549 lwz r13, THREAD_NORMSAVE(2)(r10)
550 lwz r12, THREAD_NORMSAVE(1)(r10)
551 lwz r11, THREAD_NORMSAVE(0)(r10)
ee43eb78 552 mfspr r10, SPRN_SPRG_RSCRATCH0
14cf11af
PM
553 b InstructionStorage
554
555#ifdef CONFIG_SPE
556 /* SPE Unavailable */
557 START_EXCEPTION(SPEUnavailable)
cfac5784 558 NORMAL_EXCEPTION_PROLOG(SPE_UNAVAIL)
2dc3d4cc
LY
559 beq 1f
560 bl load_up_spe
561 b fast_exception_return
5621: addi r3,r1,STACK_FRAME_OVERHEAD
14cf11af
PM
563 EXC_XFER_EE_LITE(0x2010, KernelSPE)
564#else
cfac5784
SW
565 EXCEPTION(0x2020, SPE_UNAVAIL, SPEUnavailable, \
566 unknown_exception, EXC_XFER_EE)
14cf11af
PM
567#endif /* CONFIG_SPE */
568
569 /* SPE Floating Point Data */
570#ifdef CONFIG_SPE
cfac5784
SW
571 EXCEPTION(0x2030, SPE_FP_DATA, SPEFloatingPointData, \
572 SPEFloatingPointException, EXC_XFER_EE);
14cf11af
PM
573
574 /* SPE Floating Point Round */
cfac5784
SW
575 EXCEPTION(0x2050, SPE_FP_ROUND, SPEFloatingPointRound, \
576 SPEFloatingPointRoundException, EXC_XFER_EE)
6a800f36 577#else
cfac5784
SW
578 EXCEPTION(0x2040, SPE_FP_DATA, SPEFloatingPointData, \
579 unknown_exception, EXC_XFER_EE)
580 EXCEPTION(0x2050, SPE_FP_ROUND, SPEFloatingPointRound, \
581 unknown_exception, EXC_XFER_EE)
6a800f36 582#endif /* CONFIG_SPE */
14cf11af
PM
583
584 /* Performance Monitor */
cfac5784
SW
585 EXCEPTION(0x2060, PERFORMANCE_MONITOR, PerformanceMonitor, \
586 performance_monitor_exception, EXC_XFER_STD)
14cf11af 587
cfac5784 588 EXCEPTION(0x2070, DOORBELL, Doorbell, doorbell_exception, EXC_XFER_STD)
620165f9 589
cfac5784
SW
590 CRITICAL_EXCEPTION(0x2080, DOORBELL_CRITICAL, \
591 CriticalDoorbell, unknown_exception)
14cf11af
PM
592
593 /* Debug Interrupt */
eb0cd5fd 594 DEBUG_DEBUG_EXCEPTION
eb0cd5fd 595 DEBUG_CRIT_EXCEPTION
14cf11af 596
73196cd3
SW
597 GUEST_DOORBELL_EXCEPTION
598
599 CRITICAL_EXCEPTION(0, GUEST_DBELL_CRIT, CriticalGuestDoorbell, \
600 unknown_exception)
601
602 /* Hypercall */
603 EXCEPTION(0, HV_SYSCALL, Hypercall, unknown_exception, EXC_XFER_EE)
604
605 /* Embedded Hypervisor Privilege */
606 EXCEPTION(0, HV_PRIV, Ehvpriv, unknown_exception, EXC_XFER_EE)
607
14cf11af
PM
608/*
609 * Local functions
610 */
611
14cf11af 612/*
14cf11af
PM
613 * Both the instruction and data TLB miss get to this
614 * point to load the TLB.
41151e77 615 * r10 - tsize encoding (if HUGETLB_PAGE) or available to use
3c5df5c2 616 * r11 - TLB (info from Linux PTE)
6cfd8990
KG
617 * r12 - available to use
618 * r13 - upper bits of PTE (if PTE_64BIT) or available to use
8a13c4f9 619 * CR5 - results of addr >= PAGE_OFFSET
14cf11af
PM
620 * MAS0, MAS1 - loaded with proper value when we get here
621 * MAS2, MAS3 - will need additional info from Linux PTE
622 * Upon exit, we reload everything and RFI.
623 */
624finish_tlb_load:
41151e77
BB
625#ifdef CONFIG_HUGETLB_PAGE
626 cmpwi 6, r10, 0 /* check for huge page */
627 beq 6, finish_tlb_load_cont /* !huge */
628
629 /* Alas, we need more scratch registers for hugepages */
630 mfspr r12, SPRN_SPRG_THREAD
631 stw r14, THREAD_NORMSAVE(4)(r12)
632 stw r15, THREAD_NORMSAVE(5)(r12)
633 stw r16, THREAD_NORMSAVE(6)(r12)
634 stw r17, THREAD_NORMSAVE(7)(r12)
635
636 /* Get the next_tlbcam_idx percpu var */
637#ifdef CONFIG_SMP
638 lwz r12, THREAD_INFO-THREAD(r12)
639 lwz r15, TI_CPU(r12)
640 lis r14, __per_cpu_offset@h
641 ori r14, r14, __per_cpu_offset@l
642 rlwinm r15, r15, 2, 0, 29
643 lwzx r16, r14, r15
644#else
645 li r16, 0
646#endif
647 lis r17, next_tlbcam_idx@h
648 ori r17, r17, next_tlbcam_idx@l
649 add r17, r17, r16 /* r17 = *next_tlbcam_idx */
650 lwz r15, 0(r17) /* r15 = next_tlbcam_idx */
651
652 lis r14, MAS0_TLBSEL(1)@h /* select TLB1 (TLBCAM) */
653 rlwimi r14, r15, 16, 4, 15 /* next_tlbcam_idx entry */
654 mtspr SPRN_MAS0, r14
655
656 /* Extract TLB1CFG(NENTRY) */
657 mfspr r16, SPRN_TLB1CFG
658 andi. r16, r16, 0xfff
659
660 /* Update next_tlbcam_idx, wrapping when necessary */
661 addi r15, r15, 1
662 cmpw r15, r16
663 blt 100f
664 lis r14, tlbcam_index@h
665 ori r14, r14, tlbcam_index@l
666 lwz r15, 0(r14)
667100: stw r15, 0(r17)
668
669 /*
670 * Calc MAS1_TSIZE from r10 (which has pshift encoded)
671 * tlb_enc = (pshift - 10).
672 */
673 subi r15, r10, 10
674 mfspr r16, SPRN_MAS1
675 rlwimi r16, r15, 7, 20, 24
676 mtspr SPRN_MAS1, r16
677
678 /* copy the pshift for use later */
679 mr r14, r10
680
681 /* fall through */
682
683#endif /* CONFIG_HUGETLB_PAGE */
684
14cf11af
PM
685 /*
686 * We set execute, because we don't have the granularity to
687 * properly set this at the page level (Linux problem).
688 * Many of these bits are software only. Bits we don't set
689 * here we (properly should) assume have the appropriate value.
690 */
41151e77 691finish_tlb_load_cont:
76acc2c1
KG
692#ifdef CONFIG_PTE_64BIT
693 rlwinm r12, r11, 32-2, 26, 31 /* Move in perm bits */
694 andi. r10, r11, _PAGE_DIRTY
695 bne 1f
696 li r10, MAS3_SW | MAS3_UW
697 andc r12, r12, r10
6981: rlwimi r12, r13, 20, 0, 11 /* grab RPN[32:43] */
699 rlwimi r12, r11, 20, 12, 19 /* grab RPN[44:51] */
41151e77 7002: mtspr SPRN_MAS3, r12
76acc2c1
KG
701BEGIN_MMU_FTR_SECTION
702 srwi r10, r13, 12 /* grab RPN[12:31] */
703 mtspr SPRN_MAS7, r10
704END_MMU_FTR_SECTION_IFSET(MMU_FTR_BIG_PHYS)
705#else
ea3cc330 706 li r10, (_PAGE_EXEC | _PAGE_PRESENT)
41151e77 707 mr r13, r11
6cfd8990
KG
708 rlwimi r10, r11, 31, 29, 29 /* extract _PAGE_DIRTY into SW */
709 and r12, r11, r10
14cf11af 710 andi. r10, r11, _PAGE_USER /* Test for _PAGE_USER */
6cfd8990
KG
711 slwi r10, r12, 1
712 or r10, r10, r12
713 iseleq r12, r12, r10
41151e77
BB
714 rlwimi r13, r12, 0, 20, 31 /* Get RPN from PTE, merge w/ perms */
715 mtspr SPRN_MAS3, r13
14cf11af 716#endif
41151e77
BB
717
718 mfspr r12, SPRN_MAS2
719#ifdef CONFIG_PTE_64BIT
720 rlwimi r12, r11, 32-19, 27, 31 /* extract WIMGE from pte */
721#else
722 rlwimi r12, r11, 26, 27, 31 /* extract WIMGE from pte */
723#endif
724#ifdef CONFIG_HUGETLB_PAGE
725 beq 6, 3f /* don't mask if page isn't huge */
726 li r13, 1
727 slw r13, r13, r14
728 subi r13, r13, 1
729 rlwinm r13, r13, 0, 0, 19 /* bottom bits used for WIMGE/etc */
730 andc r12, r12, r13 /* mask off ea bits within the page */
731#endif
7323: mtspr SPRN_MAS2, r12
733
14cf11af
PM
734#ifdef CONFIG_E200
735 /* Round robin TLB1 entries assignment */
736 mfspr r12, SPRN_MAS0
737
738 /* Extract TLB1CFG(NENTRY) */
739 mfspr r11, SPRN_TLB1CFG
740 andi. r11, r11, 0xfff
741
742 /* Extract MAS0(NV) */
743 andi. r13, r12, 0xfff
744 addi r13, r13, 1
745 cmpw 0, r13, r11
746 addi r12, r12, 1
747
748 /* check if we need to wrap */
749 blt 7f
750
751 /* wrap back to first free tlbcam entry */
752 lis r13, tlbcam_index@ha
753 lwz r13, tlbcam_index@l(r13)
754 rlwimi r12, r13, 0, 20, 31
7557:
3c5df5c2 756 mtspr SPRN_MAS0,r12
14cf11af
PM
757#endif /* CONFIG_E200 */
758
41151e77 759tlb_write_entry:
14cf11af
PM
760 tlbwe
761
762 /* Done...restore registers and get out of here. */
1325a684 763 mfspr r10, SPRN_SPRG_THREAD
41151e77
BB
764#ifdef CONFIG_HUGETLB_PAGE
765 beq 6, 8f /* skip restore for 4k page faults */
766 lwz r14, THREAD_NORMSAVE(4)(r10)
767 lwz r15, THREAD_NORMSAVE(5)(r10)
768 lwz r16, THREAD_NORMSAVE(6)(r10)
769 lwz r17, THREAD_NORMSAVE(7)(r10)
770#endif
7718: lwz r11, THREAD_NORMSAVE(3)(r10)
14cf11af 772 mtcr r11
1325a684
AK
773 lwz r13, THREAD_NORMSAVE(2)(r10)
774 lwz r12, THREAD_NORMSAVE(1)(r10)
775 lwz r11, THREAD_NORMSAVE(0)(r10)
ee43eb78 776 mfspr r10, SPRN_SPRG_RSCRATCH0
14cf11af
PM
777 rfi /* Force context change */
778
779#ifdef CONFIG_SPE
780/* Note that the SPE support is closely modeled after the AltiVec
781 * support. Changes to one are likely to be applicable to the
782 * other! */
2dc3d4cc 783_GLOBAL(load_up_spe)
14cf11af
PM
784/*
785 * Disable SPE for the task which had SPE previously,
786 * and save its SPE registers in its thread_struct.
787 * Enables SPE for use in the kernel on return.
788 * On SMP we know the SPE units are free, since we give it up every
789 * switch. -- Kumar
790 */
791 mfmsr r5
792 oris r5,r5,MSR_SPE@h
793 mtmsr r5 /* enable use of SPE now */
794 isync
795/*
796 * For SMP, we don't do lazy SPE switching because it just gets too
797 * horrendously complex, especially when a task switches from one CPU
798 * to another. Instead we call giveup_spe in switch_to.
799 */
800#ifndef CONFIG_SMP
801 lis r3,last_task_used_spe@ha
802 lwz r4,last_task_used_spe@l(r3)
803 cmpi 0,r4,0
804 beq 1f
805 addi r4,r4,THREAD /* want THREAD of last_task_used_spe */
c51584d5 806 SAVE_32EVRS(0,r10,r4,THREAD_EVR0)
3c5df5c2 807 evxor evr10, evr10, evr10 /* clear out evr10 */
14cf11af
PM
808 evmwumiaa evr10, evr10, evr10 /* evr10 <- ACC = 0 * 0 + ACC */
809 li r5,THREAD_ACC
3c5df5c2 810 evstddx evr10, r4, r5 /* save off accumulator */
14cf11af
PM
811 lwz r5,PT_REGS(r4)
812 lwz r4,_MSR-STACK_FRAME_OVERHEAD(r5)
813 lis r10,MSR_SPE@h
814 andc r4,r4,r10 /* disable SPE for previous task */
815 stw r4,_MSR-STACK_FRAME_OVERHEAD(r5)
8161:
3c5df5c2 817#endif /* !CONFIG_SMP */
14cf11af
PM
818 /* enable use of SPE after return */
819 oris r9,r9,MSR_SPE@h
ee43eb78 820 mfspr r5,SPRN_SPRG_THREAD /* current task's THREAD (phys) */
14cf11af
PM
821 li r4,1
822 li r10,THREAD_ACC
823 stw r4,THREAD_USED_SPE(r5)
824 evlddx evr4,r10,r5
825 evmra evr4,evr4
c51584d5 826 REST_32EVRS(0,r10,r5,THREAD_EVR0)
14cf11af
PM
827#ifndef CONFIG_SMP
828 subi r4,r5,THREAD
829 stw r4,last_task_used_spe@l(r3)
3c5df5c2 830#endif /* !CONFIG_SMP */
2dc3d4cc 831 blr
14cf11af
PM
832
833/*
834 * SPE unavailable trap from kernel - print a message, but let
835 * the task use SPE in the kernel until it returns to user mode.
836 */
837KernelSPE:
838 lwz r3,_MSR(r1)
839 oris r3,r3,MSR_SPE@h
840 stw r3,_MSR(r1) /* enable use of SPE after return */
09156a7a 841#ifdef CONFIG_PRINTK
14cf11af
PM
842 lis r3,87f@h
843 ori r3,r3,87f@l
844 mr r4,r2 /* current */
845 lwz r5,_NIP(r1)
846 bl printk
09156a7a 847#endif
14cf11af 848 b ret_from_except
09156a7a 849#ifdef CONFIG_PRINTK
14cf11af 85087: .string "SPE used in kernel (task=%p, pc=%x) \n"
09156a7a 851#endif
14cf11af
PM
852 .align 4,0
853
854#endif /* CONFIG_SPE */
855
856/*
857 * Global functions
858 */
859
105c31df
KG
860/* Adjust or setup IVORs for e200 */
861_GLOBAL(__setup_e200_ivors)
862 li r3,DebugDebug@l
863 mtspr SPRN_IVOR15,r3
864 li r3,SPEUnavailable@l
865 mtspr SPRN_IVOR32,r3
866 li r3,SPEFloatingPointData@l
867 mtspr SPRN_IVOR33,r3
868 li r3,SPEFloatingPointRound@l
869 mtspr SPRN_IVOR34,r3
870 sync
871 blr
872
873/* Adjust or setup IVORs for e500v1/v2 */
874_GLOBAL(__setup_e500_ivors)
875 li r3,DebugCrit@l
876 mtspr SPRN_IVOR15,r3
877 li r3,SPEUnavailable@l
878 mtspr SPRN_IVOR32,r3
879 li r3,SPEFloatingPointData@l
880 mtspr SPRN_IVOR33,r3
881 li r3,SPEFloatingPointRound@l
882 mtspr SPRN_IVOR34,r3
883 li r3,PerformanceMonitor@l
884 mtspr SPRN_IVOR35,r3
885 sync
886 blr
887
888/* Adjust or setup IVORs for e500mc */
889_GLOBAL(__setup_e500mc_ivors)
890 li r3,DebugDebug@l
891 mtspr SPRN_IVOR15,r3
892 li r3,PerformanceMonitor@l
893 mtspr SPRN_IVOR35,r3
894 li r3,Doorbell@l
895 mtspr SPRN_IVOR36,r3
620165f9
KG
896 li r3,CriticalDoorbell@l
897 mtspr SPRN_IVOR37,r3
73196cd3
SW
898
899 /*
900 * We only want to touch IVOR38-41 if we're running on hardware
901 * that supports category E.HV. The architectural way to determine
902 * this is MMUCFG[LPIDSIZE].
903 */
904 mfspr r3, SPRN_MMUCFG
905 andis. r3, r3, MMUCFG_LPIDSIZE@h
906 beq no_hv
907 li r3,GuestDoorbell@l
908 mtspr SPRN_IVOR38,r3
909 li r3,CriticalGuestDoorbell@l
910 mtspr SPRN_IVOR39,r3
911 li r3,Hypercall@l
912 mtspr SPRN_IVOR40,r3
913 li r3,Ehvpriv@l
914 mtspr SPRN_IVOR41,r3
915skip_hv_ivors:
105c31df
KG
916 sync
917 blr
73196cd3
SW
918no_hv:
919 lwz r3, CPU_SPEC_FEATURES(r5)
920 rlwinm r3, r3, 0, ~CPU_FTR_EMB_HV
921 stw r3, CPU_SPEC_FEATURES(r5)
922 b skip_hv_ivors
105c31df 923
14cf11af
PM
924#ifdef CONFIG_SPE
925/*
926 * extern void giveup_spe(struct task_struct *prev)
927 *
928 */
929_GLOBAL(giveup_spe)
930 mfmsr r5
931 oris r5,r5,MSR_SPE@h
14cf11af
PM
932 mtmsr r5 /* enable use of SPE now */
933 isync
934 cmpi 0,r3,0
935 beqlr- /* if no previous owner, done */
936 addi r3,r3,THREAD /* want THREAD of task */
937 lwz r5,PT_REGS(r3)
938 cmpi 0,r5,0
c51584d5 939 SAVE_32EVRS(0, r4, r3, THREAD_EVR0)
3c5df5c2 940 evxor evr6, evr6, evr6 /* clear out evr6 */
14cf11af
PM
941 evmwumiaa evr6, evr6, evr6 /* evr6 <- ACC = 0 * 0 + ACC */
942 li r4,THREAD_ACC
3c5df5c2 943 evstddx evr6, r4, r3 /* save off accumulator */
14cf11af
PM
944 beq 1f
945 lwz r4,_MSR-STACK_FRAME_OVERHEAD(r5)
946 lis r3,MSR_SPE@h
947 andc r4,r4,r3 /* disable SPE for previous task */
948 stw r4,_MSR-STACK_FRAME_OVERHEAD(r5)
9491:
950#ifndef CONFIG_SMP
951 li r5,0
952 lis r4,last_task_used_spe@ha
953 stw r5,last_task_used_spe@l(r4)
3c5df5c2 954#endif /* !CONFIG_SMP */
14cf11af
PM
955 blr
956#endif /* CONFIG_SPE */
957
958/*
959 * extern void giveup_fpu(struct task_struct *prev)
960 *
961 * Not all FSL Book-E cores have an FPU
962 */
963#ifndef CONFIG_PPC_FPU
964_GLOBAL(giveup_fpu)
965 blr
966#endif
967
968/*
969 * extern void abort(void)
970 *
971 * At present, this routine just applies a system reset.
972 */
973_GLOBAL(abort)
974 li r13,0
3c5df5c2 975 mtspr SPRN_DBCR0,r13 /* disable all debug events */
a7cb0337 976 isync
14cf11af
PM
977 mfmsr r13
978 ori r13,r13,MSR_DE@l /* Enable Debug Events */
979 mtmsr r13
a7cb0337 980 isync
3c5df5c2
KG
981 mfspr r13,SPRN_DBCR0
982 lis r13,(DBCR0_IDM|DBCR0_RST_CHIP)@h
983 mtspr SPRN_DBCR0,r13
a7cb0337 984 isync
14cf11af
PM
985
986_GLOBAL(set_context)
987
988#ifdef CONFIG_BDI_SWITCH
989 /* Context switch the PTE pointer for the Abatron BDI2000.
990 * The PGDIR is the second parameter.
991 */
992 lis r5, abatron_pteptrs@h
993 ori r5, r5, abatron_pteptrs@l
994 stw r4, 0x4(r5)
995#endif
996 mtspr SPRN_PID,r3
997 isync /* Force context change */
998 blr
999
fc4033b2
KG
1000_GLOBAL(flush_dcache_L1)
1001 mfspr r3,SPRN_L1CFG0
1002
1003 rlwinm r5,r3,9,3 /* Extract cache block size */
1004 twlgti r5,1 /* Only 32 and 64 byte cache blocks
1005 * are currently defined.
1006 */
1007 li r4,32
1008 subfic r6,r5,2 /* r6 = log2(1KiB / cache block size) -
1009 * log2(number of ways)
1010 */
1011 slw r5,r4,r5 /* r5 = cache block size */
1012
1013 rlwinm r7,r3,0,0xff /* Extract number of KiB in the cache */
1014 mulli r7,r7,13 /* An 8-way cache will require 13
1015 * loads per set.
1016 */
1017 slw r7,r7,r6
1018
1019 /* save off HID0 and set DCFA */
1020 mfspr r8,SPRN_HID0
1021 ori r9,r8,HID0_DCFA@l
1022 mtspr SPRN_HID0,r9
1023 isync
1024
1025 lis r4,KERNELBASE@h
1026 mtctr r7
1027
10281: lwz r3,0(r4) /* Load... */
1029 add r4,r4,r5
1030 bdnz 1b
1031
1032 msync
1033 lis r4,KERNELBASE@h
1034 mtctr r7
1035
10361: dcbf 0,r4 /* ...and flush. */
1037 add r4,r4,r5
1038 bdnz 1b
1039
1040 /* restore HID0 */
1041 mtspr SPRN_HID0,r8
1042 isync
1043
1044 blr
1045
d0832a75
ZC
1046/* Flush L1 d-cache, invalidate and disable d-cache and i-cache */
1047_GLOBAL(__flush_disable_L1)
1048 mflr r10
1049 bl flush_dcache_L1 /* Flush L1 d-cache */
1050 mtlr r10
1051
1052 mfspr r4, SPRN_L1CSR0 /* Invalidate and disable d-cache */
1053 li r5, 2
1054 rlwimi r4, r5, 0, 3
1055
1056 msync
1057 isync
1058 mtspr SPRN_L1CSR0, r4
1059 isync
1060
10611: mfspr r4, SPRN_L1CSR0 /* Wait for the invalidate to finish */
1062 andi. r4, r4, 2
1063 bne 1b
1064
1065 mfspr r4, SPRN_L1CSR1 /* Invalidate and disable i-cache */
1066 li r5, 2
1067 rlwimi r4, r5, 0, 3
1068
1069 mtspr SPRN_L1CSR1, r4
1070 isync
1071
1072 blr
1073
d5b26db2
KG
1074#ifdef CONFIG_SMP
1075/* When we get here, r24 needs to hold the CPU # */
1076 .globl __secondary_start
1077__secondary_start:
1078 lis r3,__secondary_hold_acknowledge@h
1079 ori r3,r3,__secondary_hold_acknowledge@l
1080 stw r24,0(r3)
1081
1082 li r3,0
1083 mr r4,r24 /* Why? */
1084 bl call_setup_cpu
1085
1086 lis r3,tlbcam_index@ha
1087 lwz r3,tlbcam_index@l(r3)
1088 mtctr r3
1089 li r26,0 /* r26 safe? */
1090
1091 /* Load each CAM entry */
10921: mr r3,r26
1093 bl loadcam_entry
1094 addi r26,r26,1
1095 bdnz 1b
1096
1097 /* get current_thread_info and current */
1098 lis r1,secondary_ti@ha
1099 lwz r1,secondary_ti@l(r1)
1100 lwz r2,TI_TASK(r1)
1101
1102 /* stack */
1103 addi r1,r1,THREAD_SIZE-STACK_FRAME_OVERHEAD
1104 li r0,0
1105 stw r0,0(r1)
1106
1107 /* ptr to current thread */
1108 addi r4,r2,THREAD /* address of our thread_struct */
ee43eb78 1109 mtspr SPRN_SPRG_THREAD,r4
d5b26db2
KG
1110
1111 /* Setup the defaults for TLB entries */
d66c82ea 1112 li r4,(MAS4_TSIZED(BOOK3E_PAGESZ_4K))@l
d5b26db2
KG
1113 mtspr SPRN_MAS4,r4
1114
1115 /* Jump to start_secondary */
1116 lis r4,MSR_KERNEL@h
1117 ori r4,r4,MSR_KERNEL@l
1118 lis r3,start_secondary@h
1119 ori r3,r3,start_secondary@l
1120 mtspr SPRN_SRR0,r3
1121 mtspr SPRN_SRR1,r4
1122 sync
1123 rfi
1124 sync
1125
1126 .globl __secondary_hold_acknowledge
1127__secondary_hold_acknowledge:
1128 .long -1
1129#endif
1130
14cf11af
PM
1131/*
1132 * We put a few things here that have to be page-aligned. This stuff
1133 * goes at the beginning of the data segment, which is page-aligned.
1134 */
1135 .data
ea703ce2
KG
1136 .align 12
1137 .globl sdata
1138sdata:
1139 .globl empty_zero_page
1140empty_zero_page:
14cf11af 1141 .space 4096
ea703ce2
KG
1142 .globl swapper_pg_dir
1143swapper_pg_dir:
bee86f14 1144 .space PGD_TABLE_SIZE
14cf11af 1145
14cf11af
PM
1146/*
1147 * Room for two PTE pointers, usually the kernel and current user pointers
1148 * to their respective root page table.
1149 */
1150abatron_pteptrs:
1151 .space 8
This page took 0.643376 seconds and 5 git commands to generate.