perf: Add non-exec mmap() tracking
[deliverable/linux.git] / arch / powerpc / kernel / perf_event.c
CommitLineData
4574910e 1/*
cdd6c482 2 * Performance event support - powerpc architecture code
4574910e
PM
3 *
4 * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11#include <linux/kernel.h>
12#include <linux/sched.h>
cdd6c482 13#include <linux/perf_event.h>
4574910e
PM
14#include <linux/percpu.h>
15#include <linux/hardirq.h>
16#include <asm/reg.h>
17#include <asm/pmc.h>
01d0287f 18#include <asm/machdep.h>
0475f9ea 19#include <asm/firmware.h>
0bbd0d4b 20#include <asm/ptrace.h>
4574910e 21
cdd6c482
IM
22struct cpu_hw_events {
23 int n_events;
4574910e
PM
24 int n_percpu;
25 int disabled;
26 int n_added;
ab7ef2e5
PM
27 int n_limited;
28 u8 pmcs_enabled;
cdd6c482
IM
29 struct perf_event *event[MAX_HWEVENTS];
30 u64 events[MAX_HWEVENTS];
31 unsigned int flags[MAX_HWEVENTS];
448d64f8 32 unsigned long mmcr[3];
a8f90e90
PM
33 struct perf_event *limited_counter[MAX_LIMITED_HWCOUNTERS];
34 u8 limited_hwidx[MAX_LIMITED_HWCOUNTERS];
cdd6c482
IM
35 u64 alternatives[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
36 unsigned long amasks[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
37 unsigned long avalues[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
8e6d5573
LM
38
39 unsigned int group_flag;
40 int n_txn_start;
4574910e 41};
cdd6c482 42DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
4574910e
PM
43
44struct power_pmu *ppmu;
45
d095cd46 46/*
57c0c15b 47 * Normally, to ignore kernel events we set the FCS (freeze counters
d095cd46
PM
48 * in supervisor mode) bit in MMCR0, but if the kernel runs with the
49 * hypervisor bit set in the MSR, or if we are running on a processor
50 * where the hypervisor bit is forced to 1 (as on Apple G5 processors),
51 * then we need to use the FCHV bit to ignore kernel events.
52 */
cdd6c482 53static unsigned int freeze_events_kernel = MMCR0_FCS;
d095cd46 54
98fb1807
PM
55/*
56 * 32-bit doesn't have MMCRA but does have an MMCR2,
57 * and a few other names are different.
58 */
59#ifdef CONFIG_PPC32
60
61#define MMCR0_FCHV 0
62#define MMCR0_PMCjCE MMCR0_PMCnCE
63
64#define SPRN_MMCRA SPRN_MMCR2
65#define MMCRA_SAMPLE_ENABLE 0
66
67static inline unsigned long perf_ip_adjust(struct pt_regs *regs)
68{
69 return 0;
70}
98fb1807
PM
71static inline void perf_get_data_addr(struct pt_regs *regs, u64 *addrp) { }
72static inline u32 perf_get_misc_flags(struct pt_regs *regs)
73{
74 return 0;
75}
76static inline void perf_read_regs(struct pt_regs *regs) { }
77static inline int perf_intr_is_nmi(struct pt_regs *regs)
78{
79 return 0;
80}
81
82#endif /* CONFIG_PPC32 */
83
84/*
85 * Things that are specific to 64-bit implementations.
86 */
87#ifdef CONFIG_PPC64
88
89static inline unsigned long perf_ip_adjust(struct pt_regs *regs)
90{
91 unsigned long mmcra = regs->dsisr;
92
93 if ((mmcra & MMCRA_SAMPLE_ENABLE) && !(ppmu->flags & PPMU_ALT_SIPR)) {
94 unsigned long slot = (mmcra & MMCRA_SLOT) >> MMCRA_SLOT_SHIFT;
95 if (slot > 1)
96 return 4 * (slot - 1);
97 }
98 return 0;
99}
100
98fb1807
PM
101/*
102 * The user wants a data address recorded.
103 * If we're not doing instruction sampling, give them the SDAR
104 * (sampled data address). If we are doing instruction sampling, then
105 * only give them the SDAR if it corresponds to the instruction
106 * pointed to by SIAR; this is indicated by the [POWER6_]MMCRA_SDSYNC
107 * bit in MMCRA.
108 */
109static inline void perf_get_data_addr(struct pt_regs *regs, u64 *addrp)
110{
111 unsigned long mmcra = regs->dsisr;
112 unsigned long sdsync = (ppmu->flags & PPMU_ALT_SIPR) ?
113 POWER6_MMCRA_SDSYNC : MMCRA_SDSYNC;
114
115 if (!(mmcra & MMCRA_SAMPLE_ENABLE) || (mmcra & sdsync))
116 *addrp = mfspr(SPRN_SDAR);
117}
118
119static inline u32 perf_get_misc_flags(struct pt_regs *regs)
120{
121 unsigned long mmcra = regs->dsisr;
7abb840b
MN
122 unsigned long sihv = MMCRA_SIHV;
123 unsigned long sipr = MMCRA_SIPR;
98fb1807
PM
124
125 if (TRAP(regs) != 0xf00)
126 return 0; /* not a PMU interrupt */
127
128 if (ppmu->flags & PPMU_ALT_SIPR) {
7abb840b
MN
129 sihv = POWER6_MMCRA_SIHV;
130 sipr = POWER6_MMCRA_SIPR;
98fb1807 131 }
7abb840b
MN
132
133 /* PR has priority over HV, so order below is important */
134 if (mmcra & sipr)
135 return PERF_RECORD_MISC_USER;
136 if ((mmcra & sihv) && (freeze_events_kernel != MMCR0_FCHV))
cdd6c482 137 return PERF_RECORD_MISC_HYPERVISOR;
7abb840b 138 return PERF_RECORD_MISC_KERNEL;
98fb1807
PM
139}
140
141/*
142 * Overload regs->dsisr to store MMCRA so we only need to read it once
143 * on each interrupt.
144 */
145static inline void perf_read_regs(struct pt_regs *regs)
146{
147 regs->dsisr = mfspr(SPRN_MMCRA);
148}
149
150/*
151 * If interrupts were soft-disabled when a PMU interrupt occurs, treat
152 * it as an NMI.
153 */
154static inline int perf_intr_is_nmi(struct pt_regs *regs)
155{
156 return !regs->softe;
157}
158
159#endif /* CONFIG_PPC64 */
160
cdd6c482 161static void perf_event_interrupt(struct pt_regs *regs);
7595d63b 162
cdd6c482 163void perf_event_print_debug(void)
4574910e
PM
164{
165}
166
4574910e 167/*
57c0c15b 168 * Read one performance monitor counter (PMC).
4574910e
PM
169 */
170static unsigned long read_pmc(int idx)
171{
172 unsigned long val;
173
174 switch (idx) {
175 case 1:
176 val = mfspr(SPRN_PMC1);
177 break;
178 case 2:
179 val = mfspr(SPRN_PMC2);
180 break;
181 case 3:
182 val = mfspr(SPRN_PMC3);
183 break;
184 case 4:
185 val = mfspr(SPRN_PMC4);
186 break;
187 case 5:
188 val = mfspr(SPRN_PMC5);
189 break;
190 case 6:
191 val = mfspr(SPRN_PMC6);
192 break;
98fb1807 193#ifdef CONFIG_PPC64
4574910e
PM
194 case 7:
195 val = mfspr(SPRN_PMC7);
196 break;
197 case 8:
198 val = mfspr(SPRN_PMC8);
199 break;
98fb1807 200#endif /* CONFIG_PPC64 */
4574910e
PM
201 default:
202 printk(KERN_ERR "oops trying to read PMC%d\n", idx);
203 val = 0;
204 }
205 return val;
206}
207
208/*
209 * Write one PMC.
210 */
211static void write_pmc(int idx, unsigned long val)
212{
213 switch (idx) {
214 case 1:
215 mtspr(SPRN_PMC1, val);
216 break;
217 case 2:
218 mtspr(SPRN_PMC2, val);
219 break;
220 case 3:
221 mtspr(SPRN_PMC3, val);
222 break;
223 case 4:
224 mtspr(SPRN_PMC4, val);
225 break;
226 case 5:
227 mtspr(SPRN_PMC5, val);
228 break;
229 case 6:
230 mtspr(SPRN_PMC6, val);
231 break;
98fb1807 232#ifdef CONFIG_PPC64
4574910e
PM
233 case 7:
234 mtspr(SPRN_PMC7, val);
235 break;
236 case 8:
237 mtspr(SPRN_PMC8, val);
238 break;
98fb1807 239#endif /* CONFIG_PPC64 */
4574910e
PM
240 default:
241 printk(KERN_ERR "oops trying to write PMC%d\n", idx);
242 }
243}
244
245/*
246 * Check if a set of events can all go on the PMU at once.
247 * If they can't, this will look at alternative codes for the events
248 * and see if any combination of alternative codes is feasible.
cdd6c482 249 * The feasible set is returned in event_id[].
4574910e 250 */
cdd6c482
IM
251static int power_check_constraints(struct cpu_hw_events *cpuhw,
252 u64 event_id[], unsigned int cflags[],
ab7ef2e5 253 int n_ev)
4574910e 254{
448d64f8 255 unsigned long mask, value, nv;
cdd6c482
IM
256 unsigned long smasks[MAX_HWEVENTS], svalues[MAX_HWEVENTS];
257 int n_alt[MAX_HWEVENTS], choice[MAX_HWEVENTS];
4574910e 258 int i, j;
448d64f8
PM
259 unsigned long addf = ppmu->add_fields;
260 unsigned long tadd = ppmu->test_adder;
4574910e 261
a8f90e90 262 if (n_ev > ppmu->n_counter)
4574910e
PM
263 return -1;
264
265 /* First see if the events will go on as-is */
266 for (i = 0; i < n_ev; ++i) {
ab7ef2e5 267 if ((cflags[i] & PPMU_LIMITED_PMC_REQD)
cdd6c482
IM
268 && !ppmu->limited_pmc_event(event_id[i])) {
269 ppmu->get_alternatives(event_id[i], cflags[i],
e51ee31e 270 cpuhw->alternatives[i]);
cdd6c482 271 event_id[i] = cpuhw->alternatives[i][0];
ab7ef2e5 272 }
cdd6c482 273 if (ppmu->get_constraint(event_id[i], &cpuhw->amasks[i][0],
e51ee31e 274 &cpuhw->avalues[i][0]))
4574910e 275 return -1;
4574910e
PM
276 }
277 value = mask = 0;
278 for (i = 0; i < n_ev; ++i) {
e51ee31e
PM
279 nv = (value | cpuhw->avalues[i][0]) +
280 (value & cpuhw->avalues[i][0] & addf);
4574910e 281 if ((((nv + tadd) ^ value) & mask) != 0 ||
e51ee31e
PM
282 (((nv + tadd) ^ cpuhw->avalues[i][0]) &
283 cpuhw->amasks[i][0]) != 0)
4574910e
PM
284 break;
285 value = nv;
e51ee31e 286 mask |= cpuhw->amasks[i][0];
4574910e
PM
287 }
288 if (i == n_ev)
289 return 0; /* all OK */
290
291 /* doesn't work, gather alternatives... */
292 if (!ppmu->get_alternatives)
293 return -1;
294 for (i = 0; i < n_ev; ++i) {
ab7ef2e5 295 choice[i] = 0;
cdd6c482 296 n_alt[i] = ppmu->get_alternatives(event_id[i], cflags[i],
e51ee31e 297 cpuhw->alternatives[i]);
4574910e 298 for (j = 1; j < n_alt[i]; ++j)
e51ee31e
PM
299 ppmu->get_constraint(cpuhw->alternatives[i][j],
300 &cpuhw->amasks[i][j],
301 &cpuhw->avalues[i][j]);
4574910e
PM
302 }
303
304 /* enumerate all possibilities and see if any will work */
305 i = 0;
306 j = -1;
307 value = mask = nv = 0;
308 while (i < n_ev) {
309 if (j >= 0) {
310 /* we're backtracking, restore context */
311 value = svalues[i];
312 mask = smasks[i];
313 j = choice[i];
314 }
315 /*
cdd6c482 316 * See if any alternative k for event_id i,
4574910e
PM
317 * where k > j, will satisfy the constraints.
318 */
319 while (++j < n_alt[i]) {
e51ee31e
PM
320 nv = (value | cpuhw->avalues[i][j]) +
321 (value & cpuhw->avalues[i][j] & addf);
4574910e 322 if ((((nv + tadd) ^ value) & mask) == 0 &&
e51ee31e
PM
323 (((nv + tadd) ^ cpuhw->avalues[i][j])
324 & cpuhw->amasks[i][j]) == 0)
4574910e
PM
325 break;
326 }
327 if (j >= n_alt[i]) {
328 /*
329 * No feasible alternative, backtrack
cdd6c482 330 * to event_id i-1 and continue enumerating its
4574910e
PM
331 * alternatives from where we got up to.
332 */
333 if (--i < 0)
334 return -1;
335 } else {
336 /*
cdd6c482
IM
337 * Found a feasible alternative for event_id i,
338 * remember where we got up to with this event_id,
339 * go on to the next event_id, and start with
4574910e
PM
340 * the first alternative for it.
341 */
342 choice[i] = j;
343 svalues[i] = value;
344 smasks[i] = mask;
345 value = nv;
e51ee31e 346 mask |= cpuhw->amasks[i][j];
4574910e
PM
347 ++i;
348 j = -1;
349 }
350 }
351
352 /* OK, we have a feasible combination, tell the caller the solution */
353 for (i = 0; i < n_ev; ++i)
cdd6c482 354 event_id[i] = cpuhw->alternatives[i][choice[i]];
4574910e
PM
355 return 0;
356}
357
0475f9ea 358/*
cdd6c482 359 * Check if newly-added events have consistent settings for
0475f9ea 360 * exclude_{user,kernel,hv} with each other and any previously
cdd6c482 361 * added events.
0475f9ea 362 */
cdd6c482 363static int check_excludes(struct perf_event **ctrs, unsigned int cflags[],
ab7ef2e5 364 int n_prev, int n_new)
0475f9ea 365{
ab7ef2e5
PM
366 int eu = 0, ek = 0, eh = 0;
367 int i, n, first;
cdd6c482 368 struct perf_event *event;
0475f9ea
PM
369
370 n = n_prev + n_new;
371 if (n <= 1)
372 return 0;
373
ab7ef2e5
PM
374 first = 1;
375 for (i = 0; i < n; ++i) {
376 if (cflags[i] & PPMU_LIMITED_PMC_OK) {
377 cflags[i] &= ~PPMU_LIMITED_PMC_REQD;
378 continue;
379 }
cdd6c482 380 event = ctrs[i];
ab7ef2e5 381 if (first) {
cdd6c482
IM
382 eu = event->attr.exclude_user;
383 ek = event->attr.exclude_kernel;
384 eh = event->attr.exclude_hv;
ab7ef2e5 385 first = 0;
cdd6c482
IM
386 } else if (event->attr.exclude_user != eu ||
387 event->attr.exclude_kernel != ek ||
388 event->attr.exclude_hv != eh) {
0475f9ea 389 return -EAGAIN;
ab7ef2e5 390 }
0475f9ea 391 }
ab7ef2e5
PM
392
393 if (eu || ek || eh)
394 for (i = 0; i < n; ++i)
395 if (cflags[i] & PPMU_LIMITED_PMC_OK)
396 cflags[i] |= PPMU_LIMITED_PMC_REQD;
397
0475f9ea
PM
398 return 0;
399}
400
cdd6c482 401static void power_pmu_read(struct perf_event *event)
4574910e 402{
98fb1807 403 s64 val, delta, prev;
4574910e 404
cdd6c482 405 if (!event->hw.idx)
4574910e
PM
406 return;
407 /*
408 * Performance monitor interrupts come even when interrupts
409 * are soft-disabled, as long as interrupts are hard-enabled.
410 * Therefore we treat them like NMIs.
411 */
412 do {
cdd6c482 413 prev = atomic64_read(&event->hw.prev_count);
4574910e 414 barrier();
cdd6c482
IM
415 val = read_pmc(event->hw.idx);
416 } while (atomic64_cmpxchg(&event->hw.prev_count, prev, val) != prev);
4574910e 417
57c0c15b 418 /* The counters are only 32 bits wide */
4574910e 419 delta = (val - prev) & 0xfffffffful;
cdd6c482
IM
420 atomic64_add(delta, &event->count);
421 atomic64_sub(delta, &event->hw.period_left);
4574910e
PM
422}
423
ab7ef2e5
PM
424/*
425 * On some machines, PMC5 and PMC6 can't be written, don't respect
426 * the freeze conditions, and don't generate interrupts. This tells
cdd6c482 427 * us if `event' is using such a PMC.
ab7ef2e5
PM
428 */
429static int is_limited_pmc(int pmcnum)
430{
0bbd0d4b
PM
431 return (ppmu->flags & PPMU_LIMITED_PMC5_6)
432 && (pmcnum == 5 || pmcnum == 6);
ab7ef2e5
PM
433}
434
a8f90e90 435static void freeze_limited_counters(struct cpu_hw_events *cpuhw,
ab7ef2e5
PM
436 unsigned long pmc5, unsigned long pmc6)
437{
cdd6c482 438 struct perf_event *event;
ab7ef2e5
PM
439 u64 val, prev, delta;
440 int i;
441
442 for (i = 0; i < cpuhw->n_limited; ++i) {
a8f90e90 443 event = cpuhw->limited_counter[i];
cdd6c482 444 if (!event->hw.idx)
ab7ef2e5 445 continue;
cdd6c482
IM
446 val = (event->hw.idx == 5) ? pmc5 : pmc6;
447 prev = atomic64_read(&event->hw.prev_count);
448 event->hw.idx = 0;
ab7ef2e5 449 delta = (val - prev) & 0xfffffffful;
cdd6c482 450 atomic64_add(delta, &event->count);
ab7ef2e5
PM
451 }
452}
453
a8f90e90 454static void thaw_limited_counters(struct cpu_hw_events *cpuhw,
ab7ef2e5
PM
455 unsigned long pmc5, unsigned long pmc6)
456{
cdd6c482 457 struct perf_event *event;
ab7ef2e5
PM
458 u64 val;
459 int i;
460
461 for (i = 0; i < cpuhw->n_limited; ++i) {
a8f90e90 462 event = cpuhw->limited_counter[i];
cdd6c482
IM
463 event->hw.idx = cpuhw->limited_hwidx[i];
464 val = (event->hw.idx == 5) ? pmc5 : pmc6;
465 atomic64_set(&event->hw.prev_count, val);
466 perf_event_update_userpage(event);
ab7ef2e5
PM
467 }
468}
469
470/*
cdd6c482 471 * Since limited events don't respect the freeze conditions, we
ab7ef2e5 472 * have to read them immediately after freezing or unfreezing the
cdd6c482
IM
473 * other events. We try to keep the values from the limited
474 * events as consistent as possible by keeping the delay (in
ab7ef2e5 475 * cycles and instructions) between freezing/unfreezing and reading
cdd6c482
IM
476 * the limited events as small and consistent as possible.
477 * Therefore, if any limited events are in use, we read them
ab7ef2e5
PM
478 * both, and always in the same order, to minimize variability,
479 * and do it inside the same asm that writes MMCR0.
480 */
cdd6c482 481static void write_mmcr0(struct cpu_hw_events *cpuhw, unsigned long mmcr0)
ab7ef2e5
PM
482{
483 unsigned long pmc5, pmc6;
484
485 if (!cpuhw->n_limited) {
486 mtspr(SPRN_MMCR0, mmcr0);
487 return;
488 }
489
490 /*
491 * Write MMCR0, then read PMC5 and PMC6 immediately.
dcd945e0
PM
492 * To ensure we don't get a performance monitor interrupt
493 * between writing MMCR0 and freezing/thawing the limited
cdd6c482 494 * events, we first write MMCR0 with the event overflow
dcd945e0 495 * interrupt enable bits turned off.
ab7ef2e5
PM
496 */
497 asm volatile("mtspr %3,%2; mfspr %0,%4; mfspr %1,%5"
498 : "=&r" (pmc5), "=&r" (pmc6)
dcd945e0
PM
499 : "r" (mmcr0 & ~(MMCR0_PMC1CE | MMCR0_PMCjCE)),
500 "i" (SPRN_MMCR0),
ab7ef2e5
PM
501 "i" (SPRN_PMC5), "i" (SPRN_PMC6));
502
503 if (mmcr0 & MMCR0_FC)
a8f90e90 504 freeze_limited_counters(cpuhw, pmc5, pmc6);
ab7ef2e5 505 else
a8f90e90 506 thaw_limited_counters(cpuhw, pmc5, pmc6);
dcd945e0
PM
507
508 /*
cdd6c482 509 * Write the full MMCR0 including the event overflow interrupt
dcd945e0
PM
510 * enable bits, if necessary.
511 */
512 if (mmcr0 & (MMCR0_PMC1CE | MMCR0_PMCjCE))
513 mtspr(SPRN_MMCR0, mmcr0);
ab7ef2e5
PM
514}
515
4574910e 516/*
cdd6c482
IM
517 * Disable all events to prevent PMU interrupts and to allow
518 * events to be added or removed.
4574910e 519 */
9e35ad38 520void hw_perf_disable(void)
4574910e 521{
cdd6c482 522 struct cpu_hw_events *cpuhw;
4574910e
PM
523 unsigned long flags;
524
f36a1a13
PM
525 if (!ppmu)
526 return;
4574910e 527 local_irq_save(flags);
cdd6c482 528 cpuhw = &__get_cpu_var(cpu_hw_events);
4574910e 529
448d64f8 530 if (!cpuhw->disabled) {
4574910e
PM
531 cpuhw->disabled = 1;
532 cpuhw->n_added = 0;
533
01d0287f
PM
534 /*
535 * Check if we ever enabled the PMU on this cpu.
536 */
537 if (!cpuhw->pmcs_enabled) {
a6dbf93a 538 ppc_enable_pmcs();
01d0287f
PM
539 cpuhw->pmcs_enabled = 1;
540 }
541
f708223d
PM
542 /*
543 * Disable instruction sampling if it was enabled
544 */
545 if (cpuhw->mmcr[2] & MMCRA_SAMPLE_ENABLE) {
546 mtspr(SPRN_MMCRA,
547 cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
548 mb();
549 }
550
4574910e 551 /*
57c0c15b 552 * Set the 'freeze counters' bit.
4574910e 553 * The barrier is to make sure the mtspr has been
cdd6c482 554 * executed and the PMU has frozen the events
4574910e
PM
555 * before we return.
556 */
ab7ef2e5 557 write_mmcr0(cpuhw, mfspr(SPRN_MMCR0) | MMCR0_FC);
4574910e
PM
558 mb();
559 }
560 local_irq_restore(flags);
4574910e
PM
561}
562
563/*
cdd6c482
IM
564 * Re-enable all events if disable == 0.
565 * If we were previously disabled and events were added, then
4574910e
PM
566 * put the new config on the PMU.
567 */
9e35ad38 568void hw_perf_enable(void)
4574910e 569{
cdd6c482
IM
570 struct perf_event *event;
571 struct cpu_hw_events *cpuhw;
4574910e
PM
572 unsigned long flags;
573 long i;
574 unsigned long val;
575 s64 left;
cdd6c482 576 unsigned int hwc_index[MAX_HWEVENTS];
ab7ef2e5
PM
577 int n_lim;
578 int idx;
4574910e 579
f36a1a13
PM
580 if (!ppmu)
581 return;
4574910e 582 local_irq_save(flags);
cdd6c482 583 cpuhw = &__get_cpu_var(cpu_hw_events);
9e35ad38
PZ
584 if (!cpuhw->disabled) {
585 local_irq_restore(flags);
586 return;
587 }
4574910e
PM
588 cpuhw->disabled = 0;
589
590 /*
cdd6c482 591 * If we didn't change anything, or only removed events,
4574910e
PM
592 * no need to recalculate MMCR* settings and reset the PMCs.
593 * Just reenable the PMU with the current MMCR* settings
cdd6c482 594 * (possibly updated for removal of events).
4574910e
PM
595 */
596 if (!cpuhw->n_added) {
f708223d 597 mtspr(SPRN_MMCRA, cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
4574910e 598 mtspr(SPRN_MMCR1, cpuhw->mmcr[1]);
cdd6c482 599 if (cpuhw->n_events == 0)
a6dbf93a 600 ppc_set_pmu_inuse(0);
f708223d 601 goto out_enable;
4574910e
PM
602 }
603
604 /*
cdd6c482 605 * Compute MMCR* values for the new set of events
4574910e 606 */
cdd6c482 607 if (ppmu->compute_mmcr(cpuhw->events, cpuhw->n_events, hwc_index,
4574910e
PM
608 cpuhw->mmcr)) {
609 /* shouldn't ever get here */
610 printk(KERN_ERR "oops compute_mmcr failed\n");
611 goto out;
612 }
613
0475f9ea
PM
614 /*
615 * Add in MMCR0 freeze bits corresponding to the
cdd6c482
IM
616 * attr.exclude_* bits for the first event.
617 * We have already checked that all events have the
618 * same values for these bits as the first event.
0475f9ea 619 */
cdd6c482
IM
620 event = cpuhw->event[0];
621 if (event->attr.exclude_user)
0475f9ea 622 cpuhw->mmcr[0] |= MMCR0_FCP;
cdd6c482
IM
623 if (event->attr.exclude_kernel)
624 cpuhw->mmcr[0] |= freeze_events_kernel;
625 if (event->attr.exclude_hv)
0475f9ea
PM
626 cpuhw->mmcr[0] |= MMCR0_FCHV;
627
4574910e
PM
628 /*
629 * Write the new configuration to MMCR* with the freeze
cdd6c482
IM
630 * bit set and set the hardware events to their initial values.
631 * Then unfreeze the events.
4574910e 632 */
a6dbf93a 633 ppc_set_pmu_inuse(1);
f708223d 634 mtspr(SPRN_MMCRA, cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
4574910e
PM
635 mtspr(SPRN_MMCR1, cpuhw->mmcr[1]);
636 mtspr(SPRN_MMCR0, (cpuhw->mmcr[0] & ~(MMCR0_PMC1CE | MMCR0_PMCjCE))
637 | MMCR0_FC);
638
639 /*
cdd6c482 640 * Read off any pre-existing events that need to move
4574910e
PM
641 * to another PMC.
642 */
cdd6c482
IM
643 for (i = 0; i < cpuhw->n_events; ++i) {
644 event = cpuhw->event[i];
645 if (event->hw.idx && event->hw.idx != hwc_index[i] + 1) {
646 power_pmu_read(event);
647 write_pmc(event->hw.idx, 0);
648 event->hw.idx = 0;
4574910e
PM
649 }
650 }
651
652 /*
cdd6c482 653 * Initialize the PMCs for all the new and moved events.
4574910e 654 */
ab7ef2e5 655 cpuhw->n_limited = n_lim = 0;
cdd6c482
IM
656 for (i = 0; i < cpuhw->n_events; ++i) {
657 event = cpuhw->event[i];
658 if (event->hw.idx)
4574910e 659 continue;
ab7ef2e5
PM
660 idx = hwc_index[i] + 1;
661 if (is_limited_pmc(idx)) {
a8f90e90 662 cpuhw->limited_counter[n_lim] = event;
ab7ef2e5
PM
663 cpuhw->limited_hwidx[n_lim] = idx;
664 ++n_lim;
665 continue;
666 }
4574910e 667 val = 0;
cdd6c482
IM
668 if (event->hw.sample_period) {
669 left = atomic64_read(&event->hw.period_left);
4574910e
PM
670 if (left < 0x80000000L)
671 val = 0x80000000L - left;
672 }
cdd6c482
IM
673 atomic64_set(&event->hw.prev_count, val);
674 event->hw.idx = idx;
ab7ef2e5 675 write_pmc(idx, val);
cdd6c482 676 perf_event_update_userpage(event);
4574910e 677 }
ab7ef2e5 678 cpuhw->n_limited = n_lim;
4574910e 679 cpuhw->mmcr[0] |= MMCR0_PMXE | MMCR0_FCECE;
f708223d
PM
680
681 out_enable:
682 mb();
ab7ef2e5 683 write_mmcr0(cpuhw, cpuhw->mmcr[0]);
4574910e 684
f708223d
PM
685 /*
686 * Enable instruction sampling if necessary
687 */
688 if (cpuhw->mmcr[2] & MMCRA_SAMPLE_ENABLE) {
689 mb();
690 mtspr(SPRN_MMCRA, cpuhw->mmcr[2]);
691 }
692
4574910e
PM
693 out:
694 local_irq_restore(flags);
695}
696
cdd6c482
IM
697static int collect_events(struct perf_event *group, int max_count,
698 struct perf_event *ctrs[], u64 *events,
ab7ef2e5 699 unsigned int *flags)
4574910e
PM
700{
701 int n = 0;
cdd6c482 702 struct perf_event *event;
4574910e 703
cdd6c482 704 if (!is_software_event(group)) {
4574910e
PM
705 if (n >= max_count)
706 return -1;
707 ctrs[n] = group;
cdd6c482 708 flags[n] = group->hw.event_base;
4574910e
PM
709 events[n++] = group->hw.config;
710 }
a8f90e90 711 list_for_each_entry(event, &group->sibling_list, group_entry) {
cdd6c482
IM
712 if (!is_software_event(event) &&
713 event->state != PERF_EVENT_STATE_OFF) {
4574910e
PM
714 if (n >= max_count)
715 return -1;
cdd6c482
IM
716 ctrs[n] = event;
717 flags[n] = event->hw.event_base;
718 events[n++] = event->hw.config;
4574910e
PM
719 }
720 }
721 return n;
722}
723
4574910e 724/*
cdd6c482
IM
725 * Add a event to the PMU.
726 * If all events are not already frozen, then we disable and
9e35ad38 727 * re-enable the PMU in order to get hw_perf_enable to do the
4574910e
PM
728 * actual work of reconfiguring the PMU.
729 */
cdd6c482 730static int power_pmu_enable(struct perf_event *event)
4574910e 731{
cdd6c482 732 struct cpu_hw_events *cpuhw;
4574910e 733 unsigned long flags;
4574910e
PM
734 int n0;
735 int ret = -EAGAIN;
736
737 local_irq_save(flags);
9e35ad38 738 perf_disable();
4574910e
PM
739
740 /*
cdd6c482 741 * Add the event to the list (if there is room)
4574910e
PM
742 * and check whether the total set is still feasible.
743 */
cdd6c482
IM
744 cpuhw = &__get_cpu_var(cpu_hw_events);
745 n0 = cpuhw->n_events;
a8f90e90 746 if (n0 >= ppmu->n_counter)
4574910e 747 goto out;
cdd6c482
IM
748 cpuhw->event[n0] = event;
749 cpuhw->events[n0] = event->hw.config;
750 cpuhw->flags[n0] = event->hw.event_base;
8e6d5573
LM
751
752 /*
753 * If group events scheduling transaction was started,
754 * skip the schedulability test here, it will be peformed
755 * at commit time(->commit_txn) as a whole
756 */
757 if (cpuhw->group_flag & PERF_EVENT_TXN_STARTED)
758 goto nocheck;
759
cdd6c482 760 if (check_excludes(cpuhw->event, cpuhw->flags, n0, 1))
0475f9ea 761 goto out;
e51ee31e 762 if (power_check_constraints(cpuhw, cpuhw->events, cpuhw->flags, n0 + 1))
4574910e 763 goto out;
cdd6c482 764 event->hw.config = cpuhw->events[n0];
8e6d5573
LM
765
766nocheck:
cdd6c482 767 ++cpuhw->n_events;
4574910e
PM
768 ++cpuhw->n_added;
769
770 ret = 0;
771 out:
9e35ad38 772 perf_enable();
4574910e
PM
773 local_irq_restore(flags);
774 return ret;
775}
776
777/*
cdd6c482 778 * Remove a event from the PMU.
4574910e 779 */
cdd6c482 780static void power_pmu_disable(struct perf_event *event)
4574910e 781{
cdd6c482 782 struct cpu_hw_events *cpuhw;
4574910e 783 long i;
4574910e
PM
784 unsigned long flags;
785
786 local_irq_save(flags);
9e35ad38 787 perf_disable();
4574910e 788
cdd6c482
IM
789 power_pmu_read(event);
790
791 cpuhw = &__get_cpu_var(cpu_hw_events);
792 for (i = 0; i < cpuhw->n_events; ++i) {
793 if (event == cpuhw->event[i]) {
794 while (++i < cpuhw->n_events)
795 cpuhw->event[i-1] = cpuhw->event[i];
796 --cpuhw->n_events;
797 ppmu->disable_pmc(event->hw.idx - 1, cpuhw->mmcr);
798 if (event->hw.idx) {
799 write_pmc(event->hw.idx, 0);
800 event->hw.idx = 0;
ab7ef2e5 801 }
cdd6c482 802 perf_event_update_userpage(event);
4574910e
PM
803 break;
804 }
805 }
ab7ef2e5 806 for (i = 0; i < cpuhw->n_limited; ++i)
a8f90e90 807 if (event == cpuhw->limited_counter[i])
ab7ef2e5
PM
808 break;
809 if (i < cpuhw->n_limited) {
810 while (++i < cpuhw->n_limited) {
a8f90e90 811 cpuhw->limited_counter[i-1] = cpuhw->limited_counter[i];
ab7ef2e5
PM
812 cpuhw->limited_hwidx[i-1] = cpuhw->limited_hwidx[i];
813 }
814 --cpuhw->n_limited;
815 }
cdd6c482
IM
816 if (cpuhw->n_events == 0) {
817 /* disable exceptions if no events are running */
4574910e
PM
818 cpuhw->mmcr[0] &= ~(MMCR0_PMXE | MMCR0_FCECE);
819 }
820
9e35ad38 821 perf_enable();
4574910e
PM
822 local_irq_restore(flags);
823}
824
8a7b8cb9 825/*
cdd6c482 826 * Re-enable interrupts on a event after they were throttled
8a7b8cb9
PM
827 * because they were coming too fast.
828 */
cdd6c482 829static void power_pmu_unthrottle(struct perf_event *event)
8a7b8cb9
PM
830{
831 s64 val, left;
832 unsigned long flags;
833
cdd6c482 834 if (!event->hw.idx || !event->hw.sample_period)
8a7b8cb9
PM
835 return;
836 local_irq_save(flags);
837 perf_disable();
cdd6c482
IM
838 power_pmu_read(event);
839 left = event->hw.sample_period;
840 event->hw.last_period = left;
8a7b8cb9
PM
841 val = 0;
842 if (left < 0x80000000L)
843 val = 0x80000000L - left;
cdd6c482
IM
844 write_pmc(event->hw.idx, val);
845 atomic64_set(&event->hw.prev_count, val);
846 atomic64_set(&event->hw.period_left, left);
847 perf_event_update_userpage(event);
8a7b8cb9
PM
848 perf_enable();
849 local_irq_restore(flags);
850}
851
8e6d5573
LM
852/*
853 * Start group events scheduling transaction
854 * Set the flag to make pmu::enable() not perform the
855 * schedulability test, it will be performed at commit time
856 */
857void power_pmu_start_txn(const struct pmu *pmu)
858{
859 struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);
860
861 cpuhw->group_flag |= PERF_EVENT_TXN_STARTED;
862 cpuhw->n_txn_start = cpuhw->n_events;
863}
864
865/*
866 * Stop group events scheduling transaction
867 * Clear the flag and pmu::enable() will perform the
868 * schedulability test.
869 */
870void power_pmu_cancel_txn(const struct pmu *pmu)
871{
872 struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);
873
874 cpuhw->group_flag &= ~PERF_EVENT_TXN_STARTED;
875}
876
877/*
878 * Commit group events scheduling transaction
879 * Perform the group schedulability test as a whole
880 * Return 0 if success
881 */
882int power_pmu_commit_txn(const struct pmu *pmu)
883{
884 struct cpu_hw_events *cpuhw;
885 long i, n;
886
887 if (!ppmu)
888 return -EAGAIN;
889 cpuhw = &__get_cpu_var(cpu_hw_events);
890 n = cpuhw->n_events;
891 if (check_excludes(cpuhw->event, cpuhw->flags, 0, n))
892 return -EAGAIN;
893 i = power_check_constraints(cpuhw, cpuhw->events, cpuhw->flags, n);
894 if (i < 0)
895 return -EAGAIN;
896
897 for (i = cpuhw->n_txn_start; i < n; ++i)
898 cpuhw->event[i]->hw.config = cpuhw->events[i];
899
900 return 0;
901}
902
4aeb0b42
RR
903struct pmu power_pmu = {
904 .enable = power_pmu_enable,
905 .disable = power_pmu_disable,
906 .read = power_pmu_read,
8a7b8cb9 907 .unthrottle = power_pmu_unthrottle,
8e6d5573
LM
908 .start_txn = power_pmu_start_txn,
909 .cancel_txn = power_pmu_cancel_txn,
910 .commit_txn = power_pmu_commit_txn,
4574910e
PM
911};
912
ab7ef2e5 913/*
cdd6c482 914 * Return 1 if we might be able to put event on a limited PMC,
ab7ef2e5 915 * or 0 if not.
cdd6c482 916 * A event can only go on a limited PMC if it counts something
ab7ef2e5
PM
917 * that a limited PMC can count, doesn't require interrupts, and
918 * doesn't exclude any processor mode.
919 */
cdd6c482 920static int can_go_on_limited_pmc(struct perf_event *event, u64 ev,
ab7ef2e5
PM
921 unsigned int flags)
922{
923 int n;
ef923214 924 u64 alt[MAX_EVENT_ALTERNATIVES];
ab7ef2e5 925
cdd6c482
IM
926 if (event->attr.exclude_user
927 || event->attr.exclude_kernel
928 || event->attr.exclude_hv
929 || event->attr.sample_period)
ab7ef2e5
PM
930 return 0;
931
932 if (ppmu->limited_pmc_event(ev))
933 return 1;
934
935 /*
cdd6c482 936 * The requested event_id isn't on a limited PMC already;
ab7ef2e5
PM
937 * see if any alternative code goes on a limited PMC.
938 */
939 if (!ppmu->get_alternatives)
940 return 0;
941
942 flags |= PPMU_LIMITED_PMC_OK | PPMU_LIMITED_PMC_REQD;
943 n = ppmu->get_alternatives(ev, flags, alt);
ab7ef2e5 944
ef923214 945 return n > 0;
ab7ef2e5
PM
946}
947
948/*
cdd6c482
IM
949 * Find an alternative event_id that goes on a normal PMC, if possible,
950 * and return the event_id code, or 0 if there is no such alternative.
951 * (Note: event_id code 0 is "don't count" on all machines.)
ab7ef2e5 952 */
ef923214 953static u64 normal_pmc_alternative(u64 ev, unsigned long flags)
ab7ef2e5 954{
ef923214 955 u64 alt[MAX_EVENT_ALTERNATIVES];
ab7ef2e5
PM
956 int n;
957
958 flags &= ~(PPMU_LIMITED_PMC_OK | PPMU_LIMITED_PMC_REQD);
959 n = ppmu->get_alternatives(ev, flags, alt);
960 if (!n)
961 return 0;
962 return alt[0];
963}
964
cdd6c482
IM
965/* Number of perf_events counting hardware events */
966static atomic_t num_events;
7595d63b
PM
967/* Used to avoid races in calling reserve/release_pmc_hardware */
968static DEFINE_MUTEX(pmc_reserve_mutex);
969
970/*
cdd6c482 971 * Release the PMU if this is the last perf_event.
7595d63b 972 */
cdd6c482 973static void hw_perf_event_destroy(struct perf_event *event)
7595d63b 974{
cdd6c482 975 if (!atomic_add_unless(&num_events, -1, 1)) {
7595d63b 976 mutex_lock(&pmc_reserve_mutex);
cdd6c482 977 if (atomic_dec_return(&num_events) == 0)
7595d63b
PM
978 release_pmc_hardware();
979 mutex_unlock(&pmc_reserve_mutex);
980 }
981}
982
106b506c 983/*
cdd6c482 984 * Translate a generic cache event_id config to a raw event_id code.
106b506c
PM
985 */
986static int hw_perf_cache_event(u64 config, u64 *eventp)
987{
988 unsigned long type, op, result;
989 int ev;
990
991 if (!ppmu->cache_events)
992 return -EINVAL;
993
994 /* unpack config */
995 type = config & 0xff;
996 op = (config >> 8) & 0xff;
997 result = (config >> 16) & 0xff;
998
999 if (type >= PERF_COUNT_HW_CACHE_MAX ||
1000 op >= PERF_COUNT_HW_CACHE_OP_MAX ||
1001 result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
1002 return -EINVAL;
1003
1004 ev = (*ppmu->cache_events)[type][op][result];
1005 if (ev == 0)
1006 return -EOPNOTSUPP;
1007 if (ev == -1)
1008 return -EINVAL;
1009 *eventp = ev;
1010 return 0;
1011}
1012
cdd6c482 1013const struct pmu *hw_perf_event_init(struct perf_event *event)
4574910e 1014{
ef923214
PM
1015 u64 ev;
1016 unsigned long flags;
cdd6c482
IM
1017 struct perf_event *ctrs[MAX_HWEVENTS];
1018 u64 events[MAX_HWEVENTS];
1019 unsigned int cflags[MAX_HWEVENTS];
4574910e 1020 int n;
7595d63b 1021 int err;
cdd6c482 1022 struct cpu_hw_events *cpuhw;
4574910e
PM
1023
1024 if (!ppmu)
d5d2bc0d 1025 return ERR_PTR(-ENXIO);
cdd6c482 1026 switch (event->attr.type) {
106b506c 1027 case PERF_TYPE_HARDWARE:
cdd6c482 1028 ev = event->attr.config;
9aaa131a 1029 if (ev >= ppmu->n_generic || ppmu->generic_events[ev] == 0)
d5d2bc0d 1030 return ERR_PTR(-EOPNOTSUPP);
4574910e 1031 ev = ppmu->generic_events[ev];
106b506c
PM
1032 break;
1033 case PERF_TYPE_HW_CACHE:
cdd6c482 1034 err = hw_perf_cache_event(event->attr.config, &ev);
106b506c
PM
1035 if (err)
1036 return ERR_PTR(err);
1037 break;
1038 case PERF_TYPE_RAW:
cdd6c482 1039 ev = event->attr.config;
106b506c 1040 break;
90c8f954
PM
1041 default:
1042 return ERR_PTR(-EINVAL);
4574910e 1043 }
cdd6c482
IM
1044 event->hw.config_base = ev;
1045 event->hw.idx = 0;
4574910e 1046
0475f9ea
PM
1047 /*
1048 * If we are not running on a hypervisor, force the
1049 * exclude_hv bit to 0 so that we don't care what
d095cd46 1050 * the user set it to.
0475f9ea
PM
1051 */
1052 if (!firmware_has_feature(FW_FEATURE_LPAR))
cdd6c482 1053 event->attr.exclude_hv = 0;
ab7ef2e5
PM
1054
1055 /*
cdd6c482 1056 * If this is a per-task event, then we can use
ab7ef2e5
PM
1057 * PM_RUN_* events interchangeably with their non RUN_*
1058 * equivalents, e.g. PM_RUN_CYC instead of PM_CYC.
1059 * XXX we should check if the task is an idle task.
1060 */
1061 flags = 0;
cdd6c482 1062 if (event->ctx->task)
ab7ef2e5
PM
1063 flags |= PPMU_ONLY_COUNT_RUN;
1064
1065 /*
cdd6c482
IM
1066 * If this machine has limited events, check whether this
1067 * event_id could go on a limited event.
ab7ef2e5 1068 */
0bbd0d4b 1069 if (ppmu->flags & PPMU_LIMITED_PMC5_6) {
cdd6c482 1070 if (can_go_on_limited_pmc(event, ev, flags)) {
ab7ef2e5
PM
1071 flags |= PPMU_LIMITED_PMC_OK;
1072 } else if (ppmu->limited_pmc_event(ev)) {
1073 /*
cdd6c482 1074 * The requested event_id is on a limited PMC,
ab7ef2e5
PM
1075 * but we can't use a limited PMC; see if any
1076 * alternative goes on a normal PMC.
1077 */
1078 ev = normal_pmc_alternative(ev, flags);
1079 if (!ev)
1080 return ERR_PTR(-EINVAL);
1081 }
1082 }
1083
4574910e
PM
1084 /*
1085 * If this is in a group, check if it can go on with all the
cdd6c482 1086 * other hardware events in the group. We assume the event
4574910e
PM
1087 * hasn't been linked into its leader's sibling list at this point.
1088 */
1089 n = 0;
cdd6c482 1090 if (event->group_leader != event) {
a8f90e90 1091 n = collect_events(event->group_leader, ppmu->n_counter - 1,
ab7ef2e5 1092 ctrs, events, cflags);
4574910e 1093 if (n < 0)
d5d2bc0d 1094 return ERR_PTR(-EINVAL);
4574910e 1095 }
0475f9ea 1096 events[n] = ev;
cdd6c482 1097 ctrs[n] = event;
ab7ef2e5
PM
1098 cflags[n] = flags;
1099 if (check_excludes(ctrs, cflags, n, 1))
d5d2bc0d 1100 return ERR_PTR(-EINVAL);
e51ee31e 1101
cdd6c482 1102 cpuhw = &get_cpu_var(cpu_hw_events);
e51ee31e 1103 err = power_check_constraints(cpuhw, events, cflags, n + 1);
cdd6c482 1104 put_cpu_var(cpu_hw_events);
e51ee31e 1105 if (err)
d5d2bc0d 1106 return ERR_PTR(-EINVAL);
4574910e 1107
cdd6c482
IM
1108 event->hw.config = events[n];
1109 event->hw.event_base = cflags[n];
1110 event->hw.last_period = event->hw.sample_period;
1111 atomic64_set(&event->hw.period_left, event->hw.last_period);
7595d63b
PM
1112
1113 /*
1114 * See if we need to reserve the PMU.
cdd6c482 1115 * If no events are currently in use, then we have to take a
7595d63b
PM
1116 * mutex to ensure that we don't race with another task doing
1117 * reserve_pmc_hardware or release_pmc_hardware.
1118 */
1119 err = 0;
cdd6c482 1120 if (!atomic_inc_not_zero(&num_events)) {
7595d63b 1121 mutex_lock(&pmc_reserve_mutex);
cdd6c482
IM
1122 if (atomic_read(&num_events) == 0 &&
1123 reserve_pmc_hardware(perf_event_interrupt))
7595d63b
PM
1124 err = -EBUSY;
1125 else
cdd6c482 1126 atomic_inc(&num_events);
7595d63b
PM
1127 mutex_unlock(&pmc_reserve_mutex);
1128 }
cdd6c482 1129 event->destroy = hw_perf_event_destroy;
7595d63b
PM
1130
1131 if (err)
d5d2bc0d 1132 return ERR_PTR(err);
4aeb0b42 1133 return &power_pmu;
4574910e
PM
1134}
1135
4574910e 1136/*
57c0c15b 1137 * A counter has overflowed; update its count and record
4574910e
PM
1138 * things if requested. Note that interrupts are hard-disabled
1139 * here so there is no possibility of being interrupted.
1140 */
cdd6c482 1141static void record_and_restart(struct perf_event *event, unsigned long val,
ca8f2d7f 1142 struct pt_regs *regs, int nmi)
4574910e 1143{
cdd6c482 1144 u64 period = event->hw.sample_period;
4574910e
PM
1145 s64 prev, delta, left;
1146 int record = 0;
1147
1148 /* we don't have to worry about interrupts here */
cdd6c482 1149 prev = atomic64_read(&event->hw.prev_count);
4574910e 1150 delta = (val - prev) & 0xfffffffful;
cdd6c482 1151 atomic64_add(delta, &event->count);
4574910e
PM
1152
1153 /*
cdd6c482 1154 * See if the total period for this event has expired,
4574910e
PM
1155 * and update for the next period.
1156 */
1157 val = 0;
cdd6c482 1158 left = atomic64_read(&event->hw.period_left) - delta;
60db5e09 1159 if (period) {
4574910e 1160 if (left <= 0) {
60db5e09 1161 left += period;
4574910e 1162 if (left <= 0)
60db5e09 1163 left = period;
4574910e
PM
1164 record = 1;
1165 }
98fb1807
PM
1166 if (left < 0x80000000LL)
1167 val = 0x80000000LL - left;
4574910e 1168 }
4574910e
PM
1169
1170 /*
1171 * Finally record data if requested.
1172 */
0bbd0d4b 1173 if (record) {
dc1d628a
PZ
1174 struct perf_sample_data data;
1175
1176 perf_sample_data_init(&data, ~0ULL);
1177 data.period = event->hw.last_period;
df1a132b 1178
cdd6c482 1179 if (event->attr.sample_type & PERF_SAMPLE_ADDR)
98fb1807
PM
1180 perf_get_data_addr(regs, &data.addr);
1181
cdd6c482 1182 if (perf_event_overflow(event, nmi, &data, regs)) {
8a7b8cb9
PM
1183 /*
1184 * Interrupts are coming too fast - throttle them
cdd6c482 1185 * by setting the event to 0, so it will be
8a7b8cb9 1186 * at least 2^30 cycles until the next interrupt
cdd6c482 1187 * (assuming each event counts at most 2 counts
8a7b8cb9
PM
1188 * per cycle).
1189 */
1190 val = 0;
1191 left = ~0ULL >> 1;
1192 }
0bbd0d4b 1193 }
8a7b8cb9 1194
cdd6c482
IM
1195 write_pmc(event->hw.idx, val);
1196 atomic64_set(&event->hw.prev_count, val);
1197 atomic64_set(&event->hw.period_left, left);
1198 perf_event_update_userpage(event);
0bbd0d4b
PM
1199}
1200
1201/*
1202 * Called from generic code to get the misc flags (i.e. processor mode)
cdd6c482 1203 * for an event_id.
0bbd0d4b
PM
1204 */
1205unsigned long perf_misc_flags(struct pt_regs *regs)
1206{
98fb1807 1207 u32 flags = perf_get_misc_flags(regs);
0bbd0d4b 1208
98fb1807
PM
1209 if (flags)
1210 return flags;
cdd6c482
IM
1211 return user_mode(regs) ? PERF_RECORD_MISC_USER :
1212 PERF_RECORD_MISC_KERNEL;
0bbd0d4b
PM
1213}
1214
1215/*
1216 * Called from generic code to get the instruction pointer
cdd6c482 1217 * for an event_id.
0bbd0d4b
PM
1218 */
1219unsigned long perf_instruction_pointer(struct pt_regs *regs)
1220{
0bbd0d4b 1221 unsigned long ip;
0bbd0d4b
PM
1222
1223 if (TRAP(regs) != 0xf00)
1224 return regs->nip; /* not a PMU interrupt */
1225
98fb1807 1226 ip = mfspr(SPRN_SIAR) + perf_ip_adjust(regs);
0bbd0d4b 1227 return ip;
4574910e
PM
1228}
1229
1230/*
1231 * Performance monitor interrupt stuff
1232 */
cdd6c482 1233static void perf_event_interrupt(struct pt_regs *regs)
4574910e
PM
1234{
1235 int i;
cdd6c482
IM
1236 struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);
1237 struct perf_event *event;
98fb1807 1238 unsigned long val;
925d519a 1239 int found = 0;
ca8f2d7f
PM
1240 int nmi;
1241
ab7ef2e5 1242 if (cpuhw->n_limited)
a8f90e90 1243 freeze_limited_counters(cpuhw, mfspr(SPRN_PMC5),
ab7ef2e5
PM
1244 mfspr(SPRN_PMC6));
1245
98fb1807 1246 perf_read_regs(regs);
0bbd0d4b 1247
98fb1807 1248 nmi = perf_intr_is_nmi(regs);
ca8f2d7f
PM
1249 if (nmi)
1250 nmi_enter();
1251 else
1252 irq_enter();
4574910e 1253
cdd6c482
IM
1254 for (i = 0; i < cpuhw->n_events; ++i) {
1255 event = cpuhw->event[i];
1256 if (!event->hw.idx || is_limited_pmc(event->hw.idx))
ab7ef2e5 1257 continue;
cdd6c482 1258 val = read_pmc(event->hw.idx);
4574910e 1259 if ((int)val < 0) {
cdd6c482 1260 /* event has overflowed */
4574910e 1261 found = 1;
cdd6c482 1262 record_and_restart(event, val, regs, nmi);
4574910e
PM
1263 }
1264 }
1265
1266 /*
cdd6c482
IM
1267 * In case we didn't find and reset the event that caused
1268 * the interrupt, scan all events and reset any that are
4574910e
PM
1269 * negative, to avoid getting continual interrupts.
1270 * Any that we processed in the previous loop will not be negative.
1271 */
1272 if (!found) {
a8f90e90 1273 for (i = 0; i < ppmu->n_counter; ++i) {
ab7ef2e5
PM
1274 if (is_limited_pmc(i + 1))
1275 continue;
4574910e
PM
1276 val = read_pmc(i + 1);
1277 if ((int)val < 0)
1278 write_pmc(i + 1, 0);
1279 }
1280 }
1281
1282 /*
1283 * Reset MMCR0 to its normal value. This will set PMXE and
57c0c15b 1284 * clear FC (freeze counters) and PMAO (perf mon alert occurred)
4574910e 1285 * and thus allow interrupts to occur again.
cdd6c482 1286 * XXX might want to use MSR.PM to keep the events frozen until
4574910e
PM
1287 * we get back out of this interrupt.
1288 */
ab7ef2e5 1289 write_mmcr0(cpuhw, cpuhw->mmcr[0]);
4574910e 1290
ca8f2d7f
PM
1291 if (nmi)
1292 nmi_exit();
1293 else
db4fb5ac 1294 irq_exit();
4574910e
PM
1295}
1296
3f6da390 1297static void power_pmu_setup(int cpu)
01d0287f 1298{
cdd6c482 1299 struct cpu_hw_events *cpuhw = &per_cpu(cpu_hw_events, cpu);
01d0287f 1300
f36a1a13
PM
1301 if (!ppmu)
1302 return;
01d0287f
PM
1303 memset(cpuhw, 0, sizeof(*cpuhw));
1304 cpuhw->mmcr[0] = MMCR0_FC;
1305}
1306
3f6da390 1307static int __cpuinit
85cfabbc 1308power_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
3f6da390
PZ
1309{
1310 unsigned int cpu = (long)hcpu;
1311
1312 switch (action & ~CPU_TASKS_FROZEN) {
1313 case CPU_UP_PREPARE:
1314 power_pmu_setup(cpu);
1315 break;
1316
1317 default:
1318 break;
1319 }
1320
1321 return NOTIFY_OK;
1322}
1323
079b3c56 1324int register_power_pmu(struct power_pmu *pmu)
4574910e 1325{
079b3c56
PM
1326 if (ppmu)
1327 return -EBUSY; /* something's already registered */
1328
1329 ppmu = pmu;
1330 pr_info("%s performance monitor hardware support registered\n",
1331 pmu->name);
d095cd46 1332
98fb1807 1333#ifdef MSR_HV
d095cd46
PM
1334 /*
1335 * Use FCHV to ignore kernel events if MSR.HV is set.
1336 */
1337 if (mfmsr() & MSR_HV)
cdd6c482 1338 freeze_events_kernel = MMCR0_FCHV;
98fb1807 1339#endif /* CONFIG_PPC64 */
d095cd46 1340
3f6da390
PZ
1341 perf_cpu_notifier(power_pmu_notifier);
1342
4574910e
PM
1343 return 0;
1344}
This page took 0.240427 seconds and 5 git commands to generate.