powerpc: Separate PACA fields for server CPUs
[deliverable/linux.git] / arch / powerpc / kernel / setup_32.c
CommitLineData
9b6b563c
PM
1/*
2 * Common prep/pmac/chrp boot and setup code.
3 */
4
9b6b563c
PM
5#include <linux/module.h>
6#include <linux/string.h>
7#include <linux/sched.h>
8#include <linux/init.h>
9#include <linux/kernel.h>
10#include <linux/reboot.h>
11#include <linux/delay.h>
12#include <linux/initrd.h>
9b6b563c
PM
13#include <linux/tty.h>
14#include <linux/bootmem.h>
15#include <linux/seq_file.h>
16#include <linux/root_dev.h>
17#include <linux/cpu.h>
18#include <linux/console.h>
85218827 19#include <linux/lmb.h>
9b6b563c 20
9b6b563c
PM
21#include <asm/io.h>
22#include <asm/prom.h>
23#include <asm/processor.h>
24#include <asm/pgtable.h>
9b6b563c 25#include <asm/setup.h>
9b6b563c
PM
26#include <asm/smp.h>
27#include <asm/elf.h>
28#include <asm/cputable.h>
29#include <asm/bootx.h>
30#include <asm/btext.h>
31#include <asm/machdep.h>
32#include <asm/uaccess.h>
33#include <asm/system.h>
34#include <asm/pmac_feature.h>
35#include <asm/sections.h>
36#include <asm/nvram.h>
37#include <asm/xmon.h>
6d7f58b0 38#include <asm/time.h>
463ce0e1 39#include <asm/serial.h>
51d3082f 40#include <asm/udbg.h>
77520351 41#include <asm/mmu_context.h>
9b6b563c 42
66ba135c
SR
43#include "setup.h"
44
03501dab
PM
45#define DBG(fmt...)
46
9b6b563c
PM
47extern void bootx_init(unsigned long r4, unsigned long phys);
48
80579e1f
PM
49int boot_cpuid;
50EXPORT_SYMBOL_GPL(boot_cpuid);
51int boot_cpuid_phys;
52
13a9801e
NL
53int smp_hw_index[NR_CPUS];
54
9b6b563c
PM
55unsigned long ISA_DMA_THRESHOLD;
56unsigned int DMA_MODE_READ;
57unsigned int DMA_MODE_WRITE;
58
9b6b563c
PM
59#ifdef CONFIG_VGA_CONSOLE
60unsigned long vgacon_remap_base;
d003e7a1 61EXPORT_SYMBOL(vgacon_remap_base);
9b6b563c
PM
62#endif
63
9b6b563c
PM
64/*
65 * These are used in binfmt_elf.c to put aux entries on the stack
66 * for each elf executable being started.
67 */
68int dcache_bsize;
69int icache_bsize;
70int ucache_bsize;
71
9b6b563c
PM
72/*
73 * We're called here very early in the boot. We determine the machine
74 * type and call the appropriate low-level setup functions.
75 * -- Cort <cort@fsmlabs.com>
76 *
77 * Note that the kernel may be running at an address which is different
78 * from the address that it was linked at, so we must use RELOC/PTRRELOC
79 * to access static data (including strings). -- paulus
80 */
4e491d14 81notrace unsigned long __init early_init(unsigned long dt_ptr)
9b6b563c
PM
82{
83 unsigned long offset = reloc_offset();
42c4aaad 84 struct cpu_spec *spec;
9b6b563c 85
dd184343
PM
86 /* First zero the BSS -- use memset_io, some platforms don't have
87 * caches on yet */
556b09c8
MG
88 memset_io((void __iomem *)PTRRELOC(&__bss_start), 0,
89 __bss_stop - __bss_start);
dd184343 90
9b6b563c
PM
91 /*
92 * Identify the CPU type and fix up code sections
93 * that depend on which cpu we have.
94 */
974a76f5 95 spec = identify_cpu(offset, mfspr(SPRN_PVR));
42c4aaad 96
0909c8c2 97 do_feature_fixups(spec->cpu_features,
42c4aaad
BH
98 PTRRELOC(&__start___ftr_fixup),
99 PTRRELOC(&__stop___ftr_fixup));
9b6b563c 100
7c03d653
BH
101 do_feature_fixups(spec->mmu_features,
102 PTRRELOC(&__start___mmu_ftr_fixup),
103 PTRRELOC(&__stop___mmu_ftr_fixup));
104
2d1b2027
KG
105 do_lwsync_fixups(spec->cpu_features,
106 PTRRELOC(&__start___lwsync_fixup),
107 PTRRELOC(&__stop___lwsync_fixup));
108
9b6b563c
PM
109 return KERNELBASE + offset;
110}
111
9b6b563c 112
9b6b563c
PM
113/*
114 * Find out what kind of machine we're on and save any data we need
115 * from the early boot process (devtree is copied on pmac by prom_init()).
116 * This is called very early on the boot process, after a minimal
117 * MMU environment has been set up but before MMU_init is called.
118 */
cd301c7b 119notrace void __init machine_init(unsigned long dt_ptr)
9b6b563c 120{
719c91cc
DG
121 /* Enable early debugging if any specified (see udbg.h) */
122 udbg_early_init();
51d3082f
BH
123
124 /* Do some early initialization based on the flat device tree */
9b6b563c
PM
125 early_init_devtree(__va(dt_ptr));
126
e8222502 127 probe_machine();
35499c01 128
f8f50b1b
DF
129 setup_kdump_trampoline();
130
9b6b563c 131#ifdef CONFIG_6xx
a0652fc9
PM
132 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
133 cpu_has_feature(CPU_FTR_CAN_NAP))
134 ppc_md.power_save = ppc6xx_idle;
9b6b563c 135#endif
9b6b563c 136
fc4033b2
KG
137#ifdef CONFIG_E500
138 if (cpu_has_feature(CPU_FTR_CAN_DOZE) ||
139 cpu_has_feature(CPU_FTR_CAN_NAP))
140 ppc_md.power_save = e500_idle;
141#endif
9b6b563c
PM
142 if (ppc_md.progress)
143 ppc_md.progress("id mach(): done", 0x200);
144}
145
146#ifdef CONFIG_BOOKE_WDT
147/* Checks wdt=x and wdt_period=xx command-line option */
4e491d14 148notrace int __init early_parse_wdt(char *p)
9b6b563c
PM
149{
150 if (p && strncmp(p, "0", 1) != 0)
151 booke_wdt_enabled = 1;
152
153 return 0;
154}
155early_param("wdt", early_parse_wdt);
156
157int __init early_parse_wdt_period (char *p)
158{
159 if (p)
160 booke_wdt_period = simple_strtoul(p, NULL, 0);
161
162 return 0;
163}
164early_param("wdt_period", early_parse_wdt_period);
165#endif /* CONFIG_BOOKE_WDT */
166
167/* Checks "l2cr=xxxx" command-line option */
168int __init ppc_setup_l2cr(char *str)
169{
170 if (cpu_has_feature(CPU_FTR_L2CR)) {
171 unsigned long val = simple_strtoul(str, NULL, 0);
172 printk(KERN_INFO "l2cr set to %lx\n", val);
173 _set_L2CR(0); /* force invalidate by disable cache */
174 _set_L2CR(val); /* and enable it */
175 }
176 return 1;
177}
178__setup("l2cr=", ppc_setup_l2cr);
179
a78bfbfc
RB
180/* Checks "l3cr=xxxx" command-line option */
181int __init ppc_setup_l3cr(char *str)
182{
183 if (cpu_has_feature(CPU_FTR_L3CR)) {
184 unsigned long val = simple_strtoul(str, NULL, 0);
185 printk(KERN_INFO "l3cr set to %lx\n", val);
186 _set_L3CR(val); /* and enable it */
187 }
188 return 1;
189}
190__setup("l3cr=", ppc_setup_l3cr);
191
9b6b563c
PM
192#ifdef CONFIG_GENERIC_NVRAM
193
194/* Generic nvram hooks used by drivers/char/gen_nvram.c */
195unsigned char nvram_read_byte(int addr)
196{
197 if (ppc_md.nvram_read_val)
198 return ppc_md.nvram_read_val(addr);
199 return 0xff;
200}
201EXPORT_SYMBOL(nvram_read_byte);
202
203void nvram_write_byte(unsigned char val, int addr)
204{
205 if (ppc_md.nvram_write_val)
206 ppc_md.nvram_write_val(addr, val);
207}
208EXPORT_SYMBOL(nvram_write_byte);
209
210void nvram_sync(void)
211{
212 if (ppc_md.nvram_sync)
213 ppc_md.nvram_sync();
214}
215EXPORT_SYMBOL(nvram_sync);
216
217#endif /* CONFIG_NVRAM */
218
9b6b563c
PM
219int __init ppc_init(void)
220{
9b6b563c 221 /* clear the progress line */
5e41763a
GP
222 if (ppc_md.progress)
223 ppc_md.progress(" ", 0xffff);
9b6b563c 224
9b6b563c
PM
225 /* call platform init */
226 if (ppc_md.init != NULL) {
227 ppc_md.init();
228 }
229 return 0;
230}
231
232arch_initcall(ppc_init);
233
85218827
KG
234#ifdef CONFIG_IRQSTACKS
235static void __init irqstack_early_init(void)
236{
237 unsigned int i;
238
239 /* interrupt stacks must be in lowmem, we get that for free on ppc32
240 * as the lmb is limited to lowmem by LMB_REAL_LIMIT */
241 for_each_possible_cpu(i) {
242 softirq_ctx[i] = (struct thread_info *)
243 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
244 hardirq_ctx[i] = (struct thread_info *)
245 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
246 }
247}
248#else
249#define irqstack_early_init()
250#endif
251
bcf0b088
KG
252#if defined(CONFIG_BOOKE) || defined(CONFIG_40x)
253static void __init exc_lvl_early_init(void)
254{
255 unsigned int i;
256
257 /* interrupt stacks must be in lowmem, we get that for free on ppc32
258 * as the lmb is limited to lowmem by LMB_REAL_LIMIT */
259 for_each_possible_cpu(i) {
260 critirq_ctx[i] = (struct thread_info *)
261 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
262#ifdef CONFIG_BOOKE
263 dbgirq_ctx[i] = (struct thread_info *)
264 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
265 mcheckirq_ctx[i] = (struct thread_info *)
266 __va(lmb_alloc(THREAD_SIZE, THREAD_SIZE));
267#endif
268 }
269}
270#else
271#define exc_lvl_early_init()
272#endif
273
9b6b563c
PM
274/* Warning, IO base is not yet inited */
275void __init setup_arch(char **cmdline_p)
276{
846f77b0
ME
277 *cmdline_p = cmd_line;
278
9b6b563c
PM
279 /* so udelay does something sensible, assume <= 1000 bogomips */
280 loops_per_jiffy = 500000000 / HZ;
281
9b6b563c 282 unflatten_device_tree();
a82765b6 283 check_for_initrd();
463ce0e1
BH
284
285 if (ppc_md.init_early)
286 ppc_md.init_early();
287
463ce0e1 288 find_legacy_serial_ports();
9b6b563c 289
5ad57078
PM
290 smp_setup_cpu_maps();
291
51d3082f
BH
292 /* Register early console */
293 register_early_udbg_console();
9b6b563c 294
47679283
ME
295 xmon_setup();
296
9b6b563c
PM
297 /*
298 * Set cache line size based on type of cpu as a default.
299 * Systems with OF can look in the properties on the cpu node(s)
300 * for a possibly more accurate value.
301 */
4508dc21
DG
302 dcache_bsize = cur_cpu_spec->dcache_bsize;
303 icache_bsize = cur_cpu_spec->icache_bsize;
304 ucache_bsize = 0;
305 if (cpu_has_feature(CPU_FTR_UNIFIED_ID_CACHE))
306 ucache_bsize = icache_bsize = dcache_bsize;
9b6b563c
PM
307
308 /* reboot on panic */
309 panic_timeout = 180;
310
7e990266
KG
311 if (ppc_md.panic)
312 setup_panic();
313
4846c5de 314 init_mm.start_code = (unsigned long)_stext;
9b6b563c
PM
315 init_mm.end_code = (unsigned long) _etext;
316 init_mm.end_data = (unsigned long) _edata;
49b09853 317 init_mm.brk = klimit;
9b6b563c 318
bcf0b088
KG
319 exc_lvl_early_init();
320
85218827
KG
321 irqstack_early_init();
322
9b6b563c
PM
323 /* set up the bootmem stuff with available memory */
324 do_init_bootmem();
325 if ( ppc_md.progress ) ppc_md.progress("setup_arch: bootmem", 0x3eab);
326
9b6b563c
PM
327#ifdef CONFIG_DUMMY_CONSOLE
328 conswitchp = &dummy_con;
329#endif
330
38db7e74
GL
331 if (ppc_md.setup_arch)
332 ppc_md.setup_arch();
9b6b563c
PM
333 if ( ppc_md.progress ) ppc_md.progress("arch: exit", 0x3eab);
334
335 paging_init();
77520351
BH
336
337 /* Initialize the MMU context management stuff */
338 mmu_context_init();
339
9b6b563c 340}
This page took 0.415299 seconds and 5 git commands to generate.