powerpc/mm/radix: Update LPCR only if it is powernv
[deliverable/linux.git] / arch / powerpc / mm / hash_utils_64.c
CommitLineData
1da177e4
LT
1/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
3c726f8d 22#undef DEBUG_LOW
1da177e4 23
1da177e4
LT
24#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
66b15db6 30#include <linux/export.h>
1da177e4
LT
31#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
95f72d1e 35#include <linux/memblock.h>
ba12eede 36#include <linux/context_tracking.h>
1da177e4 37
1da177e4
LT
38#include <asm/processor.h>
39#include <asm/pgtable.h>
40#include <asm/mmu.h>
41#include <asm/mmu_context.h>
42#include <asm/page.h>
43#include <asm/types.h>
1da177e4
LT
44#include <asm/uaccess.h>
45#include <asm/machdep.h>
d9b2b2a2 46#include <asm/prom.h>
1da177e4
LT
47#include <asm/tlbflush.h>
48#include <asm/io.h>
49#include <asm/eeh.h>
50#include <asm/tlb.h>
51#include <asm/cacheflush.h>
52#include <asm/cputable.h>
1da177e4 53#include <asm/sections.h>
be3ebfe8 54#include <asm/copro.h>
aa39be09 55#include <asm/udbg.h>
b68a70c4 56#include <asm/code-patching.h>
3ccc00a7 57#include <asm/fadump.h>
f5339277 58#include <asm/firmware.h>
bc2a9408 59#include <asm/tm.h>
cfcb3d80 60#include <asm/trace.h>
1da177e4
LT
61
62#ifdef DEBUG
63#define DBG(fmt...) udbg_printf(fmt)
64#else
65#define DBG(fmt...)
66#endif
67
3c726f8d
BH
68#ifdef DEBUG_LOW
69#define DBG_LOW(fmt...) udbg_printf(fmt)
70#else
71#define DBG_LOW(fmt...)
72#endif
73
74#define KB (1024)
75#define MB (1024*KB)
658013e9 76#define GB (1024L*MB)
3c726f8d 77
1da177e4
LT
78/*
79 * Note: pte --> Linux PTE
80 * HPTE --> PowerPC Hashed Page Table Entry
81 *
82 * Execution context:
83 * htab_initialize is called with the MMU off (of course), but
84 * the kernel has been copied down to zero so it can directly
85 * reference global data. At this point it is very difficult
86 * to print debug info.
87 *
88 */
89
90#ifdef CONFIG_U3_DART
91extern unsigned long dart_tablebase;
92#endif /* CONFIG_U3_DART */
93
799d6046
PM
94static unsigned long _SDR1;
95struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
e1802b06 96EXPORT_SYMBOL_GPL(mmu_psize_defs);
799d6046 97
8e561e7e 98struct hash_pte *htab_address;
337a7128 99unsigned long htab_size_bytes;
96e28449 100unsigned long htab_hash_mask;
4ab79aa8 101EXPORT_SYMBOL_GPL(htab_hash_mask);
3c726f8d 102int mmu_linear_psize = MMU_PAGE_4K;
8ca7a82f 103EXPORT_SYMBOL_GPL(mmu_linear_psize);
3c726f8d 104int mmu_virtual_psize = MMU_PAGE_4K;
bf72aeba 105int mmu_vmalloc_psize = MMU_PAGE_4K;
cec08e7a
BH
106#ifdef CONFIG_SPARSEMEM_VMEMMAP
107int mmu_vmemmap_psize = MMU_PAGE_4K;
108#endif
bf72aeba 109int mmu_io_psize = MMU_PAGE_4K;
1189be65 110int mmu_kernel_ssize = MMU_SEGSIZE_256M;
8ca7a82f 111EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
1189be65 112int mmu_highuser_ssize = MMU_SEGSIZE_256M;
584f8b71 113u16 mmu_slb_size = 64;
4ab79aa8 114EXPORT_SYMBOL_GPL(mmu_slb_size);
bf72aeba
PM
115#ifdef CONFIG_PPC_64K_PAGES
116int mmu_ci_restrictions;
117#endif
370a908d
BH
118#ifdef CONFIG_DEBUG_PAGEALLOC
119static u8 *linear_map_hash_slots;
120static unsigned long linear_map_hash_count;
ed166692 121static DEFINE_SPINLOCK(linear_map_hash_lock);
370a908d 122#endif /* CONFIG_DEBUG_PAGEALLOC */
1da177e4 123
3c726f8d
BH
124/* There are definitions of page sizes arrays to be used when none
125 * is provided by the firmware.
126 */
1da177e4 127
3c726f8d
BH
128/* Pre-POWER4 CPUs (4k pages only)
129 */
09de9ff8 130static struct mmu_psize_def mmu_psize_defaults_old[] = {
3c726f8d
BH
131 [MMU_PAGE_4K] = {
132 .shift = 12,
133 .sllp = 0,
b1022fbd 134 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
135 .avpnm = 0,
136 .tlbiel = 0,
137 },
138};
139
140/* POWER4, GPUL, POWER5
141 *
142 * Support for 16Mb large pages
143 */
09de9ff8 144static struct mmu_psize_def mmu_psize_defaults_gp[] = {
3c726f8d
BH
145 [MMU_PAGE_4K] = {
146 .shift = 12,
147 .sllp = 0,
b1022fbd 148 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
149 .avpnm = 0,
150 .tlbiel = 1,
151 },
152 [MMU_PAGE_16M] = {
153 .shift = 24,
154 .sllp = SLB_VSID_L,
b1022fbd
AK
155 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
156 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
3c726f8d
BH
157 .avpnm = 0x1UL,
158 .tlbiel = 0,
159 },
160};
161
c6a3c495 162unsigned long htab_convert_pte_flags(unsigned long pteflags)
bc033b63 163{
c6a3c495 164 unsigned long rflags = 0;
bc033b63
BH
165
166 /* _PAGE_EXEC -> NOEXEC */
167 if ((pteflags & _PAGE_EXEC) == 0)
168 rflags |= HPTE_R_N;
c6a3c495 169 /*
e58e87ad 170 * PPP bits:
1ec3f937 171 * Linux uses slb key 0 for kernel and 1 for user.
e58e87ad
AK
172 * kernel RW areas are mapped with PPP=0b000
173 * User area is mapped with PPP=0b010 for read/write
174 * or PPP=0b011 for read-only (including writeable but clean pages).
bc033b63 175 */
e58e87ad
AK
176 if (pteflags & _PAGE_PRIVILEGED) {
177 /*
178 * Kernel read only mapped with ppp bits 0b110
179 */
180 if (!(pteflags & _PAGE_WRITE))
181 rflags |= (HPTE_R_PP0 | 0x2);
182 } else {
c7d54842
AK
183 if (pteflags & _PAGE_RWX)
184 rflags |= 0x2;
185 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
c6a3c495
AK
186 rflags |= 0x1;
187 }
c8c06f5a
AK
188 /*
189 * Always add "C" bit for perf. Memory coherence is always enabled
190 */
40e8550a
AK
191 rflags |= HPTE_R_C | HPTE_R_M;
192 /*
193 * Add in WIG bits
194 */
30bda41a
AK
195
196 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
40e8550a 197 rflags |= HPTE_R_I;
30bda41a
AK
198 if ((pteflags & _PAGE_CACHE_CTL ) == _PAGE_NON_IDEMPOTENT)
199 rflags |= (HPTE_R_I | HPTE_R_G);
200 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
201 rflags |= (HPTE_R_I | HPTE_R_W);
40e8550a
AK
202
203 return rflags;
bc033b63 204}
3c726f8d
BH
205
206int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
bc033b63 207 unsigned long pstart, unsigned long prot,
1189be65 208 int psize, int ssize)
1da177e4 209{
3c726f8d
BH
210 unsigned long vaddr, paddr;
211 unsigned int step, shift;
3c726f8d 212 int ret = 0;
1da177e4 213
3c726f8d
BH
214 shift = mmu_psize_defs[psize].shift;
215 step = 1 << shift;
1da177e4 216
bc033b63
BH
217 prot = htab_convert_pte_flags(prot);
218
219 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
220 vstart, vend, pstart, prot, psize, ssize);
221
3c726f8d
BH
222 for (vaddr = vstart, paddr = pstart; vaddr < vend;
223 vaddr += step, paddr += step) {
370a908d 224 unsigned long hash, hpteg;
1189be65 225 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
5524a27d 226 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
9e88ba4e
PM
227 unsigned long tprot = prot;
228
c60ac569
AK
229 /*
230 * If we hit a bad address return error.
231 */
232 if (!vsid)
233 return -1;
9e88ba4e 234 /* Make kernel text executable */
549e8152 235 if (overlaps_kernel_text(vaddr, vaddr + step))
9e88ba4e 236 tprot &= ~HPTE_R_N;
1da177e4 237
b18db0b8
AG
238 /* Make kvm guest trampolines executable */
239 if (overlaps_kvm_tmp(vaddr, vaddr + step))
240 tprot &= ~HPTE_R_N;
241
429d2e83
MS
242 /*
243 * If relocatable, check if it overlaps interrupt vectors that
244 * are copied down to real 0. For relocatable kernel
245 * (e.g. kdump case) we copy interrupt vectors down to real
246 * address 0. Mark that region as executable. This is
247 * because on p8 system with relocation on exception feature
248 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
249 * in order to execute the interrupt handlers in virtual
250 * mode the vector region need to be marked as executable.
251 */
252 if ((PHYSICAL_START > MEMORY_START) &&
253 overlaps_interrupt_vector_text(vaddr, vaddr + step))
254 tprot &= ~HPTE_R_N;
255
5524a27d 256 hash = hpt_hash(vpn, shift, ssize);
1da177e4
LT
257 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
258
c30a4df3 259 BUG_ON(!ppc_md.hpte_insert);
5524a27d 260 ret = ppc_md.hpte_insert(hpteg, vpn, paddr, tprot,
b1022fbd 261 HPTE_V_BOLTED, psize, psize, ssize);
c30a4df3 262
3c726f8d
BH
263 if (ret < 0)
264 break;
e7df0d88 265
370a908d 266#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
267 if (debug_pagealloc_enabled() &&
268 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
370a908d
BH
269 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
270#endif /* CONFIG_DEBUG_PAGEALLOC */
3c726f8d
BH
271 }
272 return ret < 0 ? ret : 0;
273}
1da177e4 274
ed5694a8 275int htab_remove_mapping(unsigned long vstart, unsigned long vend,
f8c8803b
BP
276 int psize, int ssize)
277{
278 unsigned long vaddr;
279 unsigned int step, shift;
27828f98
DG
280 int rc;
281 int ret = 0;
f8c8803b
BP
282
283 shift = mmu_psize_defs[psize].shift;
284 step = 1 << shift;
285
abd0a0e7
DG
286 if (!ppc_md.hpte_removebolted)
287 return -ENODEV;
f8c8803b 288
27828f98
DG
289 for (vaddr = vstart; vaddr < vend; vaddr += step) {
290 rc = ppc_md.hpte_removebolted(vaddr, psize, ssize);
291 if (rc == -ENOENT) {
292 ret = -ENOENT;
293 continue;
294 }
295 if (rc < 0)
296 return rc;
297 }
52db9b44 298
27828f98 299 return ret;
f8c8803b
BP
300}
301
1189be65
PM
302static int __init htab_dt_scan_seg_sizes(unsigned long node,
303 const char *uname, int depth,
304 void *data)
305{
9d0c4dfe
RH
306 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
307 const __be32 *prop;
308 int size = 0;
1189be65
PM
309
310 /* We are scanning "cpu" nodes only */
311 if (type == NULL || strcmp(type, "cpu") != 0)
312 return 0;
313
12f04f2b 314 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
1189be65
PM
315 if (prop == NULL)
316 return 0;
317 for (; size >= 4; size -= 4, ++prop) {
12f04f2b 318 if (be32_to_cpu(prop[0]) == 40) {
1189be65 319 DBG("1T segment support detected\n");
44ae3ab3 320 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
f5534004 321 return 1;
1189be65 322 }
1189be65 323 }
44ae3ab3 324 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
1189be65
PM
325 return 0;
326}
327
328static void __init htab_init_seg_sizes(void)
329{
330 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
331}
332
b1022fbd
AK
333static int __init get_idx_from_shift(unsigned int shift)
334{
335 int idx = -1;
336
337 switch (shift) {
338 case 0xc:
339 idx = MMU_PAGE_4K;
340 break;
341 case 0x10:
342 idx = MMU_PAGE_64K;
343 break;
344 case 0x14:
345 idx = MMU_PAGE_1M;
346 break;
347 case 0x18:
348 idx = MMU_PAGE_16M;
349 break;
350 case 0x22:
351 idx = MMU_PAGE_16G;
352 break;
353 }
354 return idx;
355}
356
3c726f8d
BH
357static int __init htab_dt_scan_page_sizes(unsigned long node,
358 const char *uname, int depth,
359 void *data)
360{
9d0c4dfe
RH
361 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
362 const __be32 *prop;
363 int size = 0;
3c726f8d
BH
364
365 /* We are scanning "cpu" nodes only */
366 if (type == NULL || strcmp(type, "cpu") != 0)
367 return 0;
368
12f04f2b 369 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
9e34992a
ME
370 if (!prop)
371 return 0;
372
373 pr_info("Page sizes from device-tree:\n");
374 size /= 4;
375 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
376 while(size > 0) {
377 unsigned int base_shift = be32_to_cpu(prop[0]);
378 unsigned int slbenc = be32_to_cpu(prop[1]);
379 unsigned int lpnum = be32_to_cpu(prop[2]);
380 struct mmu_psize_def *def;
381 int idx, base_idx;
382
383 size -= 3; prop += 3;
384 base_idx = get_idx_from_shift(base_shift);
385 if (base_idx < 0) {
386 /* skip the pte encoding also */
387 prop += lpnum * 2; size -= lpnum * 2;
388 continue;
389 }
390 def = &mmu_psize_defs[base_idx];
391 if (base_idx == MMU_PAGE_16M)
392 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
393
394 def->shift = base_shift;
395 if (base_shift <= 23)
396 def->avpnm = 0;
397 else
398 def->avpnm = (1 << (base_shift - 23)) - 1;
399 def->sllp = slbenc;
400 /*
401 * We don't know for sure what's up with tlbiel, so
402 * for now we only set it for 4K and 64K pages
403 */
404 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
405 def->tlbiel = 1;
406 else
407 def->tlbiel = 0;
408
409 while (size > 0 && lpnum) {
410 unsigned int shift = be32_to_cpu(prop[0]);
411 int penc = be32_to_cpu(prop[1]);
412
413 prop += 2; size -= 2;
414 lpnum--;
415
416 idx = get_idx_from_shift(shift);
417 if (idx < 0)
b1022fbd 418 continue;
9e34992a
ME
419
420 if (penc == -1)
421 pr_err("Invalid penc for base_shift=%d "
422 "shift=%d\n", base_shift, shift);
423
424 def->penc[idx] = penc;
425 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
426 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
427 base_shift, shift, def->sllp,
428 def->avpnm, def->tlbiel, def->penc[idx]);
1da177e4 429 }
3c726f8d 430 }
9e34992a
ME
431
432 return 1;
3c726f8d
BH
433}
434
e16a9c09 435#ifdef CONFIG_HUGETLB_PAGE
658013e9
JT
436/* Scan for 16G memory blocks that have been set aside for huge pages
437 * and reserve those blocks for 16G huge pages.
438 */
439static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
440 const char *uname, int depth,
441 void *data) {
9d0c4dfe
RH
442 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
443 const __be64 *addr_prop;
444 const __be32 *page_count_prop;
658013e9
JT
445 unsigned int expected_pages;
446 long unsigned int phys_addr;
447 long unsigned int block_size;
448
449 /* We are scanning "memory" nodes only */
450 if (type == NULL || strcmp(type, "memory") != 0)
451 return 0;
452
453 /* This property is the log base 2 of the number of virtual pages that
454 * will represent this memory block. */
455 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
456 if (page_count_prop == NULL)
457 return 0;
12f04f2b 458 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
658013e9
JT
459 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
460 if (addr_prop == NULL)
461 return 0;
12f04f2b
AB
462 phys_addr = be64_to_cpu(addr_prop[0]);
463 block_size = be64_to_cpu(addr_prop[1]);
658013e9
JT
464 if (block_size != (16 * GB))
465 return 0;
466 printk(KERN_INFO "Huge page(16GB) memory: "
467 "addr = 0x%lX size = 0x%lX pages = %d\n",
468 phys_addr, block_size, expected_pages);
95f72d1e
YL
469 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
470 memblock_reserve(phys_addr, block_size * expected_pages);
4792adba
JT
471 add_gpage(phys_addr, block_size, expected_pages);
472 }
658013e9
JT
473 return 0;
474}
e16a9c09 475#endif /* CONFIG_HUGETLB_PAGE */
658013e9 476
b1022fbd
AK
477static void mmu_psize_set_default_penc(void)
478{
479 int bpsize, apsize;
480 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
481 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
482 mmu_psize_defs[bpsize].penc[apsize] = -1;
483}
484
9048e648
AG
485#ifdef CONFIG_PPC_64K_PAGES
486
487static bool might_have_hea(void)
488{
489 /*
490 * The HEA ethernet adapter requires awareness of the
491 * GX bus. Without that awareness we can easily assume
492 * we will never see an HEA ethernet device.
493 */
494#ifdef CONFIG_IBMEBUS
495 return !cpu_has_feature(CPU_FTR_ARCH_207S);
496#else
497 return false;
498#endif
499}
500
501#endif /* #ifdef CONFIG_PPC_64K_PAGES */
502
3c726f8d
BH
503static void __init htab_init_page_sizes(void)
504{
505 int rc;
506
b1022fbd
AK
507 /* se the invalid penc to -1 */
508 mmu_psize_set_default_penc();
509
3c726f8d
BH
510 /* Default to 4K pages only */
511 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
512 sizeof(mmu_psize_defaults_old));
513
514 /*
515 * Try to find the available page sizes in the device-tree
516 */
517 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
518 if (rc != 0) /* Found */
519 goto found;
520
521 /*
522 * Not in the device-tree, let's fallback on known size
523 * list for 16M capable GP & GR
524 */
44ae3ab3 525 if (mmu_has_feature(MMU_FTR_16M_PAGE))
3c726f8d
BH
526 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
527 sizeof(mmu_psize_defaults_gp));
e7df0d88
JK
528found:
529 if (!debug_pagealloc_enabled()) {
530 /*
531 * Pick a size for the linear mapping. Currently, we only
532 * support 16M, 1M and 4K which is the default
533 */
534 if (mmu_psize_defs[MMU_PAGE_16M].shift)
535 mmu_linear_psize = MMU_PAGE_16M;
536 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
537 mmu_linear_psize = MMU_PAGE_1M;
538 }
3c726f8d 539
bf72aeba 540#ifdef CONFIG_PPC_64K_PAGES
3c726f8d
BH
541 /*
542 * Pick a size for the ordinary pages. Default is 4K, we support
bf72aeba
PM
543 * 64K for user mappings and vmalloc if supported by the processor.
544 * We only use 64k for ioremap if the processor
545 * (and firmware) support cache-inhibited large pages.
546 * If not, we use 4k and set mmu_ci_restrictions so that
547 * hash_page knows to switch processes that use cache-inhibited
548 * mappings to 4k pages.
3c726f8d 549 */
bf72aeba 550 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
3c726f8d 551 mmu_virtual_psize = MMU_PAGE_64K;
bf72aeba 552 mmu_vmalloc_psize = MMU_PAGE_64K;
370a908d
BH
553 if (mmu_linear_psize == MMU_PAGE_4K)
554 mmu_linear_psize = MMU_PAGE_64K;
44ae3ab3 555 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
cfe666b1 556 /*
9048e648
AG
557 * When running on pSeries using 64k pages for ioremap
558 * would stop us accessing the HEA ethernet. So if we
559 * have the chance of ever seeing one, stay at 4k.
cfe666b1 560 */
9048e648 561 if (!might_have_hea() || !machine_is(pseries))
cfe666b1
PM
562 mmu_io_psize = MMU_PAGE_64K;
563 } else
bf72aeba
PM
564 mmu_ci_restrictions = 1;
565 }
370a908d 566#endif /* CONFIG_PPC_64K_PAGES */
3c726f8d 567
cec08e7a
BH
568#ifdef CONFIG_SPARSEMEM_VMEMMAP
569 /* We try to use 16M pages for vmemmap if that is supported
570 * and we have at least 1G of RAM at boot
571 */
572 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
95f72d1e 573 memblock_phys_mem_size() >= 0x40000000)
cec08e7a
BH
574 mmu_vmemmap_psize = MMU_PAGE_16M;
575 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
576 mmu_vmemmap_psize = MMU_PAGE_64K;
577 else
578 mmu_vmemmap_psize = MMU_PAGE_4K;
579#endif /* CONFIG_SPARSEMEM_VMEMMAP */
580
bf72aeba 581 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
cec08e7a
BH
582 "virtual = %d, io = %d"
583#ifdef CONFIG_SPARSEMEM_VMEMMAP
584 ", vmemmap = %d"
585#endif
586 "\n",
3c726f8d 587 mmu_psize_defs[mmu_linear_psize].shift,
bf72aeba 588 mmu_psize_defs[mmu_virtual_psize].shift,
cec08e7a
BH
589 mmu_psize_defs[mmu_io_psize].shift
590#ifdef CONFIG_SPARSEMEM_VMEMMAP
591 ,mmu_psize_defs[mmu_vmemmap_psize].shift
592#endif
593 );
3c726f8d
BH
594
595#ifdef CONFIG_HUGETLB_PAGE
658013e9
JT
596 /* Reserve 16G huge page memory sections for huge pages */
597 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
3c726f8d
BH
598#endif /* CONFIG_HUGETLB_PAGE */
599}
600
601static int __init htab_dt_scan_pftsize(unsigned long node,
602 const char *uname, int depth,
603 void *data)
604{
9d0c4dfe
RH
605 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
606 const __be32 *prop;
3c726f8d
BH
607
608 /* We are scanning "cpu" nodes only */
609 if (type == NULL || strcmp(type, "cpu") != 0)
610 return 0;
611
12f04f2b 612 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
3c726f8d
BH
613 if (prop != NULL) {
614 /* pft_size[0] is the NUMA CEC cookie */
12f04f2b 615 ppc64_pft_size = be32_to_cpu(prop[1]);
3c726f8d 616 return 1;
1da177e4 617 }
3c726f8d 618 return 0;
1da177e4
LT
619}
620
5c3c7ede 621unsigned htab_shift_for_mem_size(unsigned long mem_size)
3eac8c69 622{
5c3c7ede
DG
623 unsigned memshift = __ilog2(mem_size);
624 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
625 unsigned pteg_shift;
626
627 /* round mem_size up to next power of 2 */
628 if ((1UL << memshift) < mem_size)
629 memshift += 1;
3eac8c69 630
5c3c7ede
DG
631 /* aim for 2 pages / pteg */
632 pteg_shift = memshift - (pshift + 1);
3eac8c69 633
5c3c7ede
DG
634 /*
635 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
636 * size permitted by the architecture.
637 */
638 return max(pteg_shift + 7, 18U);
639}
640
641static unsigned long __init htab_get_table_size(void)
642{
3c726f8d 643 /* If hash size isn't already provided by the platform, we try to
943ffb58 644 * retrieve it from the device-tree. If it's not there neither, we
3c726f8d 645 * calculate it now based on the total RAM size
3eac8c69 646 */
3c726f8d
BH
647 if (ppc64_pft_size == 0)
648 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
3eac8c69
PM
649 if (ppc64_pft_size)
650 return 1UL << ppc64_pft_size;
651
5c3c7ede 652 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
3eac8c69
PM
653}
654
54b79248 655#ifdef CONFIG_MEMORY_HOTPLUG
a1194097 656int create_section_mapping(unsigned long start, unsigned long end)
54b79248 657{
1dace6c6
DG
658 int rc = htab_bolt_mapping(start, end, __pa(start),
659 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
660 mmu_kernel_ssize);
661
662 if (rc < 0) {
663 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
664 mmu_kernel_ssize);
665 BUG_ON(rc2 && (rc2 != -ENOENT));
666 }
667 return rc;
54b79248 668}
f8c8803b 669
52db9b44 670int remove_section_mapping(unsigned long start, unsigned long end)
f8c8803b 671{
abd0a0e7
DG
672 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
673 mmu_kernel_ssize);
674 WARN_ON(rc < 0);
675 return rc;
f8c8803b 676}
54b79248
MK
677#endif /* CONFIG_MEMORY_HOTPLUG */
678
50de596d
AK
679static void __init hash_init_partition_table(phys_addr_t hash_table,
680 unsigned long pteg_count)
681{
682 unsigned long ps_field;
683 unsigned long htab_size;
684 unsigned long patb_size = 1UL << PATB_SIZE_SHIFT;
685
686 /*
687 * slb llp encoding for the page size used in VPM real mode.
688 * We can ignore that for lpid 0
689 */
690 ps_field = 0;
691 htab_size = __ilog2(pteg_count) - 11;
692
693 BUILD_BUG_ON_MSG((PATB_SIZE_SHIFT > 24), "Partition table size too large.");
694 partition_tb = __va(memblock_alloc_base(patb_size, patb_size,
695 MEMBLOCK_ALLOC_ANYWHERE));
696
697 /* Initialize the Partition Table with no entries */
698 memset((void *)partition_tb, 0, patb_size);
699 partition_tb->patb0 = cpu_to_be64(ps_field | hash_table | htab_size);
700 /*
701 * FIXME!! This should be done via update_partition table
702 * For now UPRT is 0 for us.
703 */
704 partition_tb->patb1 = 0;
705 DBG("Partition table %p\n", partition_tb);
706 /*
707 * update partition table control register,
708 * 64 K size.
709 */
710 mtspr(SPRN_PTCR, __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
711
712}
713
757c74d2 714static void __init htab_initialize(void)
1da177e4 715{
337a7128 716 unsigned long table;
1da177e4 717 unsigned long pteg_count;
9e88ba4e 718 unsigned long prot;
41d824bf 719 unsigned long base = 0, size = 0, limit;
28be7072 720 struct memblock_region *reg;
3c726f8d 721
1da177e4
LT
722 DBG(" -> htab_initialize()\n");
723
1189be65
PM
724 /* Initialize segment sizes */
725 htab_init_seg_sizes();
726
3c726f8d
BH
727 /* Initialize page sizes */
728 htab_init_page_sizes();
729
44ae3ab3 730 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
1189be65
PM
731 mmu_kernel_ssize = MMU_SEGSIZE_1T;
732 mmu_highuser_ssize = MMU_SEGSIZE_1T;
733 printk(KERN_INFO "Using 1TB segments\n");
734 }
735
1da177e4
LT
736 /*
737 * Calculate the required size of the htab. We want the number of
738 * PTEGs to equal one half the number of real pages.
739 */
3c726f8d 740 htab_size_bytes = htab_get_table_size();
1da177e4
LT
741 pteg_count = htab_size_bytes >> 7;
742
1da177e4
LT
743 htab_hash_mask = pteg_count - 1;
744
57cfb814 745 if (firmware_has_feature(FW_FEATURE_LPAR)) {
1da177e4
LT
746 /* Using a hypervisor which owns the htab */
747 htab_address = NULL;
748 _SDR1 = 0;
3ccc00a7
MS
749#ifdef CONFIG_FA_DUMP
750 /*
751 * If firmware assisted dump is active firmware preserves
752 * the contents of htab along with entire partition memory.
753 * Clear the htab if firmware assisted dump is active so
754 * that we dont end up using old mappings.
755 */
756 if (is_fadump_active() && ppc_md.hpte_clear_all)
757 ppc_md.hpte_clear_all();
758#endif
1da177e4
LT
759 } else {
760 /* Find storage for the HPT. Must be contiguous in
41d824bf 761 * the absolute address space. On cell we want it to be
31bf1119 762 * in the first 2 Gig so we can use it for IOMMU hacks.
1da177e4 763 */
41d824bf 764 if (machine_is(cell))
31bf1119 765 limit = 0x80000000;
41d824bf 766 else
27f574c2 767 limit = MEMBLOCK_ALLOC_ANYWHERE;
41d824bf 768
95f72d1e 769 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes, limit);
1da177e4
LT
770
771 DBG("Hash table allocated at %lx, size: %lx\n", table,
772 htab_size_bytes);
773
70267a7f 774 htab_address = __va(table);
1da177e4
LT
775
776 /* htab absolute addr + encoded htabsize */
777 _SDR1 = table + __ilog2(pteg_count) - 11;
778
779 /* Initialize the HPT with no entries */
780 memset((void *)table, 0, htab_size_bytes);
799d6046 781
50de596d
AK
782 if (!cpu_has_feature(CPU_FTR_ARCH_300))
783 /* Set SDR1 */
784 mtspr(SPRN_SDR1, _SDR1);
785 else
786 hash_init_partition_table(table, pteg_count);
1da177e4
LT
787 }
788
f5ea64dc 789 prot = pgprot_val(PAGE_KERNEL);
1da177e4 790
370a908d 791#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
792 if (debug_pagealloc_enabled()) {
793 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
794 linear_map_hash_slots = __va(memblock_alloc_base(
795 linear_map_hash_count, 1, ppc64_rma_size));
796 memset(linear_map_hash_slots, 0, linear_map_hash_count);
797 }
370a908d
BH
798#endif /* CONFIG_DEBUG_PAGEALLOC */
799
1da177e4
LT
800 /* On U3 based machines, we need to reserve the DART area and
801 * _NOT_ map it to avoid cache paradoxes as it's remapped non
802 * cacheable later on
803 */
1da177e4
LT
804
805 /* create bolted the linear mapping in the hash table */
28be7072
BH
806 for_each_memblock(memory, reg) {
807 base = (unsigned long)__va(reg->base);
808 size = reg->size;
1da177e4 809
5c339919 810 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
9e88ba4e 811 base, size, prot);
1da177e4
LT
812
813#ifdef CONFIG_U3_DART
814 /* Do not map the DART space. Fortunately, it will be aligned
95f72d1e 815 * in such a way that it will not cross two memblock regions and
3c726f8d
BH
816 * will fit within a single 16Mb page.
817 * The DART space is assumed to be a full 16Mb region even if
818 * we only use 2Mb of that space. We will use more of it later
819 * for AGP GART. We have to use a full 16Mb large page.
1da177e4
LT
820 */
821 DBG("DART base: %lx\n", dart_tablebase);
822
823 if (dart_tablebase != 0 && dart_tablebase >= base
824 && dart_tablebase < (base + size)) {
caf80e57 825 unsigned long dart_table_end = dart_tablebase + 16 * MB;
1da177e4 826 if (base != dart_tablebase)
3c726f8d 827 BUG_ON(htab_bolt_mapping(base, dart_tablebase,
9e88ba4e 828 __pa(base), prot,
1189be65
PM
829 mmu_linear_psize,
830 mmu_kernel_ssize));
caf80e57 831 if ((base + size) > dart_table_end)
3c726f8d 832 BUG_ON(htab_bolt_mapping(dart_tablebase+16*MB,
caf80e57
ME
833 base + size,
834 __pa(dart_table_end),
9e88ba4e 835 prot,
1189be65
PM
836 mmu_linear_psize,
837 mmu_kernel_ssize));
1da177e4
LT
838 continue;
839 }
840#endif /* CONFIG_U3_DART */
caf80e57 841 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
9e88ba4e 842 prot, mmu_linear_psize, mmu_kernel_ssize));
e63075a3
BH
843 }
844 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
1da177e4
LT
845
846 /*
847 * If we have a memory_limit and we've allocated TCEs then we need to
848 * explicitly map the TCE area at the top of RAM. We also cope with the
849 * case that the TCEs start below memory_limit.
850 * tce_alloc_start/end are 16MB aligned so the mapping should work
851 * for either 4K or 16MB pages.
852 */
853 if (tce_alloc_start) {
b5666f70
ME
854 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
855 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
1da177e4
LT
856
857 if (base + size >= tce_alloc_start)
858 tce_alloc_start = base + size + 1;
859
caf80e57 860 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
bc033b63 861 __pa(tce_alloc_start), prot,
1189be65 862 mmu_linear_psize, mmu_kernel_ssize));
1da177e4
LT
863 }
864
7d0daae4 865
1da177e4
LT
866 DBG(" <- htab_initialize()\n");
867}
868#undef KB
869#undef MB
1da177e4 870
756d08d1 871void __init hash__early_init_mmu(void)
799d6046 872{
dd1842a2
AK
873 /*
874 * initialize page table size
875 */
5ed7ecd0
AK
876 __pte_frag_nr = H_PTE_FRAG_NR;
877 __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
878
dd1842a2
AK
879 __pte_index_size = H_PTE_INDEX_SIZE;
880 __pmd_index_size = H_PMD_INDEX_SIZE;
881 __pud_index_size = H_PUD_INDEX_SIZE;
882 __pgd_index_size = H_PGD_INDEX_SIZE;
883 __pmd_cache_index = H_PMD_CACHE_INDEX;
884 __pte_table_size = H_PTE_TABLE_SIZE;
885 __pmd_table_size = H_PMD_TABLE_SIZE;
886 __pud_table_size = H_PUD_TABLE_SIZE;
887 __pgd_table_size = H_PGD_TABLE_SIZE;
a2f41eb9
AK
888 /*
889 * 4k use hugepd format, so for hash set then to
890 * zero
891 */
892 __pmd_val_bits = 0;
893 __pud_val_bits = 0;
894 __pgd_val_bits = 0;
d6a9996e
AK
895
896 __kernel_virt_start = H_KERN_VIRT_START;
897 __kernel_virt_size = H_KERN_VIRT_SIZE;
898 __vmalloc_start = H_VMALLOC_START;
899 __vmalloc_end = H_VMALLOC_END;
900 vmemmap = (struct page *)H_VMEMMAP_BASE;
901 ioremap_bot = IOREMAP_BASE;
902
757c74d2 903 /* Initialize the MMU Hash table and create the linear mapping
376af594
ME
904 * of memory. Has to be done before SLB initialization as this is
905 * currently where the page size encoding is obtained.
757c74d2
BH
906 */
907 htab_initialize();
908
376af594 909 /* Initialize SLB management */
13b3d13b 910 slb_initialize();
757c74d2
BH
911}
912
913#ifdef CONFIG_SMP
756d08d1 914void hash__early_init_mmu_secondary(void)
757c74d2
BH
915{
916 /* Initialize hash table for that CPU */
b5dcc609
AK
917 if (!firmware_has_feature(FW_FEATURE_LPAR)) {
918 if (!cpu_has_feature(CPU_FTR_ARCH_300))
919 mtspr(SPRN_SDR1, _SDR1);
920 else
921 mtspr(SPRN_PTCR,
922 __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
923 }
376af594 924 /* Initialize SLB */
13b3d13b 925 slb_initialize();
799d6046 926}
757c74d2 927#endif /* CONFIG_SMP */
799d6046 928
1da177e4
LT
929/*
930 * Called by asm hashtable.S for doing lazy icache flush
931 */
932unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
933{
934 struct page *page;
935
76c8e25b
BH
936 if (!pfn_valid(pte_pfn(pte)))
937 return pp;
938
1da177e4
LT
939 page = pte_page(pte);
940
941 /* page is dirty */
942 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
943 if (trap == 0x400) {
0895ecda 944 flush_dcache_icache_page(page);
1da177e4
LT
945 set_bit(PG_arch_1, &page->flags);
946 } else
3c726f8d 947 pp |= HPTE_R_N;
1da177e4
LT
948 }
949 return pp;
950}
951
3a8247cc 952#ifdef CONFIG_PPC_MM_SLICES
e51df2c1 953static unsigned int get_paca_psize(unsigned long addr)
3a8247cc 954{
7aa0727f
AK
955 u64 lpsizes;
956 unsigned char *hpsizes;
957 unsigned long index, mask_index;
3a8247cc
PM
958
959 if (addr < SLICE_LOW_TOP) {
2fc251a8 960 lpsizes = get_paca()->mm_ctx_low_slices_psize;
3a8247cc 961 index = GET_LOW_SLICE_INDEX(addr);
7aa0727f 962 return (lpsizes >> (index * 4)) & 0xF;
3a8247cc 963 }
2fc251a8 964 hpsizes = get_paca()->mm_ctx_high_slices_psize;
7aa0727f
AK
965 index = GET_HIGH_SLICE_INDEX(addr);
966 mask_index = index & 0x1;
967 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
3a8247cc
PM
968}
969
970#else
971unsigned int get_paca_psize(unsigned long addr)
972{
c33e54fa 973 return get_paca()->mm_ctx_user_psize;
3a8247cc
PM
974}
975#endif
976
721151d0
PM
977/*
978 * Demote a segment to using 4k pages.
979 * For now this makes the whole process use 4k pages.
980 */
721151d0 981#ifdef CONFIG_PPC_64K_PAGES
fa28237c 982void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
16f1c746 983{
3a8247cc 984 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
721151d0 985 return;
3a8247cc 986 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
be3ebfe8 987 copro_flush_all_slbs(mm);
a1dca346 988 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
c395465d
MN
989
990 copy_mm_to_paca(&mm->context);
fa28237c
PM
991 slb_flush_and_rebolt();
992 }
721151d0 993}
16f1c746 994#endif /* CONFIG_PPC_64K_PAGES */
721151d0 995
fa28237c
PM
996#ifdef CONFIG_PPC_SUBPAGE_PROT
997/*
998 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
999 * Userspace sets the subpage permissions using the subpage_prot system call.
1000 *
1001 * Result is 0: full permissions, _PAGE_RW: read-only,
73a1441a 1002 * _PAGE_RWX: no access.
fa28237c 1003 */
d28513bc 1004static int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c 1005{
d28513bc 1006 struct subpage_prot_table *spt = &mm->context.spt;
fa28237c
PM
1007 u32 spp = 0;
1008 u32 **sbpm, *sbpp;
1009
1010 if (ea >= spt->maxaddr)
1011 return 0;
b0d436c7 1012 if (ea < 0x100000000UL) {
fa28237c
PM
1013 /* addresses below 4GB use spt->low_prot */
1014 sbpm = spt->low_prot;
1015 } else {
1016 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
1017 if (!sbpm)
1018 return 0;
1019 }
1020 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
1021 if (!sbpp)
1022 return 0;
1023 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
1024
1025 /* extract 2-bit bitfield for this 4k subpage */
1026 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
1027
73a1441a
AK
1028 /*
1029 * 0 -> full premission
1030 * 1 -> Read only
1031 * 2 -> no access.
1032 * We return the flag that need to be cleared.
1033 */
1034 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
fa28237c
PM
1035 return spp;
1036}
1037
1038#else /* CONFIG_PPC_SUBPAGE_PROT */
d28513bc 1039static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c
PM
1040{
1041 return 0;
1042}
1043#endif
1044
4b8692c0
BH
1045void hash_failure_debug(unsigned long ea, unsigned long access,
1046 unsigned long vsid, unsigned long trap,
d8139ebf 1047 int ssize, int psize, int lpsize, unsigned long pte)
4b8692c0
BH
1048{
1049 if (!printk_ratelimit())
1050 return;
1051 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
1052 ea, access, current->comm);
d8139ebf
AK
1053 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
1054 trap, vsid, ssize, psize, lpsize, pte);
4b8692c0
BH
1055}
1056
09567e7f
ME
1057static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
1058 int psize, bool user_region)
1059{
1060 if (user_region) {
1061 if (psize != get_paca_psize(ea)) {
c395465d 1062 copy_mm_to_paca(&mm->context);
09567e7f
ME
1063 slb_flush_and_rebolt();
1064 }
1065 } else if (get_paca()->vmalloc_sllp !=
1066 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1067 get_paca()->vmalloc_sllp =
1068 mmu_psize_defs[mmu_vmalloc_psize].sllp;
1069 slb_vmalloc_update();
1070 }
1071}
1072
1da177e4
LT
1073/* Result code is:
1074 * 0 - handled
1075 * 1 - normal page fault
1076 * -1 - critical hash insertion error
fa28237c 1077 * -2 - access not permitted by subpage protection mechanism
1da177e4 1078 */
aefa5688
AK
1079int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1080 unsigned long access, unsigned long trap,
1081 unsigned long flags)
1da177e4 1082{
891121e6 1083 bool is_thp;
ba12eede 1084 enum ctx_state prev_state = exception_enter();
a1128f8f 1085 pgd_t *pgdir;
1da177e4 1086 unsigned long vsid;
1da177e4 1087 pte_t *ptep;
a4fe3ce7 1088 unsigned hugeshift;
56aa4129 1089 const struct cpumask *tmp;
aefa5688 1090 int rc, user_region = 0;
1189be65 1091 int psize, ssize;
1da177e4 1092
3c726f8d
BH
1093 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1094 ea, access, trap);
cfcb3d80 1095 trace_hash_fault(ea, access, trap);
1f8d419e 1096
3c726f8d 1097 /* Get region & vsid */
1da177e4
LT
1098 switch (REGION_ID(ea)) {
1099 case USER_REGION_ID:
1100 user_region = 1;
3c726f8d
BH
1101 if (! mm) {
1102 DBG_LOW(" user region with no mm !\n");
ba12eede
LZ
1103 rc = 1;
1104 goto bail;
3c726f8d 1105 }
16c2d476 1106 psize = get_slice_psize(mm, ea);
1189be65
PM
1107 ssize = user_segment_size(ea);
1108 vsid = get_vsid(mm->context.id, ea, ssize);
1da177e4 1109 break;
1da177e4 1110 case VMALLOC_REGION_ID:
1189be65 1111 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
bf72aeba
PM
1112 if (ea < VMALLOC_END)
1113 psize = mmu_vmalloc_psize;
1114 else
1115 psize = mmu_io_psize;
1189be65 1116 ssize = mmu_kernel_ssize;
1da177e4 1117 break;
1da177e4
LT
1118 default:
1119 /* Not a valid range
1120 * Send the problem up to do_page_fault
1121 */
ba12eede
LZ
1122 rc = 1;
1123 goto bail;
1da177e4 1124 }
3c726f8d 1125 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
1da177e4 1126
c60ac569
AK
1127 /* Bad address. */
1128 if (!vsid) {
1129 DBG_LOW("Bad address!\n");
ba12eede
LZ
1130 rc = 1;
1131 goto bail;
c60ac569 1132 }
3c726f8d 1133 /* Get pgdir */
1da177e4 1134 pgdir = mm->pgd;
ba12eede
LZ
1135 if (pgdir == NULL) {
1136 rc = 1;
1137 goto bail;
1138 }
1da177e4 1139
3c726f8d 1140 /* Check CPU locality */
56aa4129
RR
1141 tmp = cpumask_of(smp_processor_id());
1142 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
aefa5688 1143 flags |= HPTE_LOCAL_UPDATE;
1da177e4 1144
16c2d476 1145#ifndef CONFIG_PPC_64K_PAGES
a4fe3ce7
DG
1146 /* If we use 4K pages and our psize is not 4K, then we might
1147 * be hitting a special driver mapping, and need to align the
1148 * address before we fetch the PTE.
1149 *
1150 * It could also be a hugepage mapping, in which case this is
1151 * not necessary, but it's not harmful, either.
16c2d476
BH
1152 */
1153 if (psize != MMU_PAGE_4K)
1154 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1155#endif /* CONFIG_PPC_64K_PAGES */
1156
3c726f8d 1157 /* Get PTE and page size from page tables */
891121e6 1158 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
3c726f8d
BH
1159 if (ptep == NULL || !pte_present(*ptep)) {
1160 DBG_LOW(" no PTE !\n");
ba12eede
LZ
1161 rc = 1;
1162 goto bail;
3c726f8d
BH
1163 }
1164
ca91e6c0
BH
1165 /* Add _PAGE_PRESENT to the required access perm */
1166 access |= _PAGE_PRESENT;
1167
1168 /* Pre-check access permissions (will be re-checked atomically
1169 * in __hash_page_XX but this pre-check is a fast path
1170 */
ac29c640 1171 if (!check_pte_access(access, pte_val(*ptep))) {
ca91e6c0 1172 DBG_LOW(" no access !\n");
ba12eede
LZ
1173 rc = 1;
1174 goto bail;
ca91e6c0
BH
1175 }
1176
ba12eede 1177 if (hugeshift) {
891121e6 1178 if (is_thp)
6d492ecc 1179 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
aefa5688 1180 trap, flags, ssize, psize);
6d492ecc
AK
1181#ifdef CONFIG_HUGETLB_PAGE
1182 else
1183 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
aefa5688 1184 flags, ssize, hugeshift, psize);
6d492ecc
AK
1185#else
1186 else {
1187 /*
1188 * if we have hugeshift, and is not transhuge with
1189 * hugetlb disabled, something is really wrong.
1190 */
1191 rc = 1;
1192 WARN_ON(1);
1193 }
1194#endif
a1dca346
IM
1195 if (current->mm == mm)
1196 check_paca_psize(ea, mm, psize, user_region);
09567e7f 1197
ba12eede
LZ
1198 goto bail;
1199 }
a4fe3ce7 1200
3c726f8d
BH
1201#ifndef CONFIG_PPC_64K_PAGES
1202 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1203#else
1204 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1205 pte_val(*(ptep + PTRS_PER_PTE)));
1206#endif
3c726f8d 1207 /* Do actual hashing */
16c2d476 1208#ifdef CONFIG_PPC_64K_PAGES
945537df
AK
1209 /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
1210 if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
721151d0
PM
1211 demote_segment_4k(mm, ea);
1212 psize = MMU_PAGE_4K;
1213 }
1214
16f1c746
BH
1215 /* If this PTE is non-cacheable and we have restrictions on
1216 * using non cacheable large pages, then we switch to 4k
1217 */
30bda41a 1218 if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
16f1c746
BH
1219 if (user_region) {
1220 demote_segment_4k(mm, ea);
1221 psize = MMU_PAGE_4K;
1222 } else if (ea < VMALLOC_END) {
1223 /*
1224 * some driver did a non-cacheable mapping
1225 * in vmalloc space, so switch vmalloc
1226 * to 4k pages
1227 */
1228 printk(KERN_ALERT "Reducing vmalloc segment "
1229 "to 4kB pages because of "
1230 "non-cacheable mapping\n");
1231 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
be3ebfe8 1232 copro_flush_all_slbs(mm);
bf72aeba 1233 }
16f1c746 1234 }
09567e7f 1235
0863d7f2
AK
1236#endif /* CONFIG_PPC_64K_PAGES */
1237
a1dca346
IM
1238 if (current->mm == mm)
1239 check_paca_psize(ea, mm, psize, user_region);
16f1c746 1240
73b341ef 1241#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1242 if (psize == MMU_PAGE_64K)
aefa5688
AK
1243 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1244 flags, ssize);
3c726f8d 1245 else
73b341ef 1246#endif /* CONFIG_PPC_64K_PAGES */
fa28237c 1247 {
a1128f8f 1248 int spp = subpage_protection(mm, ea);
fa28237c
PM
1249 if (access & spp)
1250 rc = -2;
1251 else
1252 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
aefa5688 1253 flags, ssize, spp);
fa28237c 1254 }
3c726f8d 1255
4b8692c0
BH
1256 /* Dump some info in case of hash insertion failure, they should
1257 * never happen so it is really useful to know if/when they do
1258 */
1259 if (rc == -1)
1260 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
d8139ebf 1261 psize, pte_val(*ptep));
3c726f8d
BH
1262#ifndef CONFIG_PPC_64K_PAGES
1263 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1264#else
1265 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1266 pte_val(*(ptep + PTRS_PER_PTE)));
1267#endif
1268 DBG_LOW(" -> rc=%d\n", rc);
ba12eede
LZ
1269
1270bail:
1271 exception_exit(prev_state);
3c726f8d 1272 return rc;
1da177e4 1273}
a1dca346
IM
1274EXPORT_SYMBOL_GPL(hash_page_mm);
1275
aefa5688
AK
1276int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1277 unsigned long dsisr)
a1dca346 1278{
aefa5688 1279 unsigned long flags = 0;
a1dca346
IM
1280 struct mm_struct *mm = current->mm;
1281
1282 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1283 mm = &init_mm;
1284
aefa5688
AK
1285 if (dsisr & DSISR_NOHPTE)
1286 flags |= HPTE_NOHPTE_UPDATE;
1287
1288 return hash_page_mm(mm, ea, access, trap, flags);
a1dca346 1289}
67207b96 1290EXPORT_SYMBOL_GPL(hash_page);
1da177e4 1291
106713a1
AK
1292int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1293 unsigned long dsisr)
1294{
c7d54842 1295 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
106713a1
AK
1296 unsigned long flags = 0;
1297 struct mm_struct *mm = current->mm;
1298
1299 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1300 mm = &init_mm;
1301
1302 if (dsisr & DSISR_NOHPTE)
1303 flags |= HPTE_NOHPTE_UPDATE;
1304
1305 if (dsisr & DSISR_ISSTORE)
c7d54842 1306 access |= _PAGE_WRITE;
106713a1 1307 /*
ac29c640
AK
1308 * We set _PAGE_PRIVILEGED only when
1309 * kernel mode access kernel space.
1310 *
1311 * _PAGE_PRIVILEGED is NOT set
1312 * 1) when kernel mode access user space
1313 * 2) user space access kernel space.
106713a1 1314 */
ac29c640 1315 access |= _PAGE_PRIVILEGED;
106713a1 1316 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
ac29c640 1317 access &= ~_PAGE_PRIVILEGED;
106713a1
AK
1318
1319 if (trap == 0x400)
1320 access |= _PAGE_EXEC;
1321
1322 return hash_page_mm(mm, ea, access, trap, flags);
1323}
1324
8bbc9b7b
ME
1325#ifdef CONFIG_PPC_MM_SLICES
1326static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1327{
aac55d75
ME
1328 int psize = get_slice_psize(mm, ea);
1329
8bbc9b7b 1330 /* We only prefault standard pages for now */
aac55d75
ME
1331 if (unlikely(psize != mm->context.user_psize))
1332 return false;
1333
1334 /*
1335 * Don't prefault if subpage protection is enabled for the EA.
1336 */
1337 if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
8bbc9b7b
ME
1338 return false;
1339
1340 return true;
1341}
1342#else
1343static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1344{
1345 return true;
1346}
1347#endif
1348
3c726f8d
BH
1349void hash_preload(struct mm_struct *mm, unsigned long ea,
1350 unsigned long access, unsigned long trap)
1da177e4 1351{
12bc9f6f 1352 int hugepage_shift;
3c726f8d 1353 unsigned long vsid;
0b97fee0 1354 pgd_t *pgdir;
3c726f8d 1355 pte_t *ptep;
3c726f8d 1356 unsigned long flags;
aefa5688 1357 int rc, ssize, update_flags = 0;
3c726f8d 1358
d0f13e3c
BH
1359 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1360
8bbc9b7b 1361 if (!should_hash_preload(mm, ea))
3c726f8d
BH
1362 return;
1363
1364 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1365 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1da177e4 1366
16f1c746 1367 /* Get Linux PTE if available */
3c726f8d
BH
1368 pgdir = mm->pgd;
1369 if (pgdir == NULL)
1370 return;
0ac52dd7
AK
1371
1372 /* Get VSID */
1373 ssize = user_segment_size(ea);
1374 vsid = get_vsid(mm->context.id, ea, ssize);
1375 if (!vsid)
1376 return;
1377 /*
1378 * Hash doesn't like irqs. Walking linux page table with irq disabled
1379 * saves us from holding multiple locks.
1380 */
1381 local_irq_save(flags);
1382
12bc9f6f
AK
1383 /*
1384 * THP pages use update_mmu_cache_pmd. We don't do
1385 * hash preload there. Hence can ignore THP here
1386 */
891121e6 1387 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
3c726f8d 1388 if (!ptep)
0ac52dd7 1389 goto out_exit;
16f1c746 1390
12bc9f6f 1391 WARN_ON(hugepage_shift);
16f1c746 1392#ifdef CONFIG_PPC_64K_PAGES
945537df 1393 /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
16f1c746
BH
1394 * a 64K kernel), then we don't preload, hash_page() will take
1395 * care of it once we actually try to access the page.
1396 * That way we don't have to duplicate all of the logic for segment
1397 * page size demotion here
1398 */
945537df 1399 if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
0ac52dd7 1400 goto out_exit;
16f1c746
BH
1401#endif /* CONFIG_PPC_64K_PAGES */
1402
16c2d476 1403 /* Is that local to this CPU ? */
56aa4129 1404 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
aefa5688 1405 update_flags |= HPTE_LOCAL_UPDATE;
16c2d476
BH
1406
1407 /* Hash it in */
73b341ef 1408#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1409 if (mm->context.user_psize == MMU_PAGE_64K)
aefa5688
AK
1410 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1411 update_flags, ssize);
1da177e4 1412 else
73b341ef 1413#endif /* CONFIG_PPC_64K_PAGES */
aefa5688
AK
1414 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1415 ssize, subpage_protection(mm, ea));
4b8692c0
BH
1416
1417 /* Dump some info in case of hash insertion failure, they should
1418 * never happen so it is really useful to know if/when they do
1419 */
1420 if (rc == -1)
1421 hash_failure_debug(ea, access, vsid, trap, ssize,
d8139ebf
AK
1422 mm->context.user_psize,
1423 mm->context.user_psize,
1424 pte_val(*ptep));
0ac52dd7 1425out_exit:
3c726f8d
BH
1426 local_irq_restore(flags);
1427}
1428
f6ab0b92
BH
1429/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1430 * do not forget to update the assembly call site !
1431 */
5524a27d 1432void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
aefa5688 1433 unsigned long flags)
3c726f8d
BH
1434{
1435 unsigned long hash, index, shift, hidx, slot;
aefa5688 1436 int local = flags & HPTE_LOCAL_UPDATE;
3c726f8d 1437
5524a27d
AK
1438 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1439 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1440 hash = hpt_hash(vpn, shift, ssize);
3c726f8d
BH
1441 hidx = __rpte_to_hidx(pte, index);
1442 if (hidx & _PTEIDX_SECONDARY)
1443 hash = ~hash;
1444 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1445 slot += hidx & _PTEIDX_GROUP_IX;
5c339919 1446 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
db3d8534
AK
1447 /*
1448 * We use same base page size and actual psize, because we don't
1449 * use these functions for hugepage
1450 */
1451 ppc_md.hpte_invalidate(slot, vpn, psize, psize, ssize, local);
3c726f8d 1452 } pte_iterate_hashed_end();
bc2a9408
MN
1453
1454#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1455 /* Transactions are not aborted by tlbiel, only tlbie.
1456 * Without, syncing a page back to a block device w/ PIO could pick up
1457 * transactional data (bad!) so we force an abort here. Before the
1458 * sync the page will be made read-only, which will flush_hash_page.
1459 * BIG ISSUE here: if the kernel uses a page from userspace without
1460 * unmapping it first, it may see the speculated version.
1461 */
1462 if (local && cpu_has_feature(CPU_FTR_TM) &&
c2fd22df 1463 current->thread.regs &&
bc2a9408
MN
1464 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1465 tm_enable();
1466 tm_abort(TM_CAUSE_TLBI);
1467 }
1468#endif
1da177e4
LT
1469}
1470
f1581bf1
AK
1471#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1472void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
aefa5688
AK
1473 pmd_t *pmdp, unsigned int psize, int ssize,
1474 unsigned long flags)
f1581bf1
AK
1475{
1476 int i, max_hpte_count, valid;
1477 unsigned long s_addr;
1478 unsigned char *hpte_slot_array;
1479 unsigned long hidx, shift, vpn, hash, slot;
aefa5688 1480 int local = flags & HPTE_LOCAL_UPDATE;
f1581bf1
AK
1481
1482 s_addr = addr & HPAGE_PMD_MASK;
1483 hpte_slot_array = get_hpte_slot_array(pmdp);
1484 /*
1485 * IF we try to do a HUGE PTE update after a withdraw is done.
1486 * we will find the below NULL. This happens when we do
1487 * split_huge_page_pmd
1488 */
1489 if (!hpte_slot_array)
1490 return;
1491
d557b098
AK
1492 if (ppc_md.hugepage_invalidate) {
1493 ppc_md.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1494 psize, ssize, local);
1495 goto tm_abort;
1496 }
f1581bf1
AK
1497 /*
1498 * No bluk hpte removal support, invalidate each entry
1499 */
1500 shift = mmu_psize_defs[psize].shift;
1501 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1502 for (i = 0; i < max_hpte_count; i++) {
1503 /*
1504 * 8 bits per each hpte entries
1505 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1506 */
1507 valid = hpte_valid(hpte_slot_array, i);
1508 if (!valid)
1509 continue;
1510 hidx = hpte_hash_index(hpte_slot_array, i);
1511
1512 /* get the vpn */
1513 addr = s_addr + (i * (1ul << shift));
1514 vpn = hpt_vpn(addr, vsid, ssize);
1515 hash = hpt_hash(vpn, shift, ssize);
1516 if (hidx & _PTEIDX_SECONDARY)
1517 hash = ~hash;
1518
1519 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1520 slot += hidx & _PTEIDX_GROUP_IX;
1521 ppc_md.hpte_invalidate(slot, vpn, psize,
d557b098
AK
1522 MMU_PAGE_16M, ssize, local);
1523 }
1524tm_abort:
1525#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1526 /* Transactions are not aborted by tlbiel, only tlbie.
1527 * Without, syncing a page back to a block device w/ PIO could pick up
1528 * transactional data (bad!) so we force an abort here. Before the
1529 * sync the page will be made read-only, which will flush_hash_page.
1530 * BIG ISSUE here: if the kernel uses a page from userspace without
1531 * unmapping it first, it may see the speculated version.
1532 */
1533 if (local && cpu_has_feature(CPU_FTR_TM) &&
1534 current->thread.regs &&
1535 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1536 tm_enable();
1537 tm_abort(TM_CAUSE_TLBI);
f1581bf1 1538 }
d557b098 1539#endif
2e826695 1540 return;
f1581bf1
AK
1541}
1542#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1543
61b1a942 1544void flush_hash_range(unsigned long number, int local)
1da177e4 1545{
3c726f8d 1546 if (ppc_md.flush_hash_range)
61b1a942 1547 ppc_md.flush_hash_range(number, local);
3c726f8d 1548 else {
1da177e4 1549 int i;
61b1a942 1550 struct ppc64_tlb_batch *batch =
69111bac 1551 this_cpu_ptr(&ppc64_tlb_batch);
1da177e4
LT
1552
1553 for (i = 0; i < number; i++)
5524a27d 1554 flush_hash_page(batch->vpn[i], batch->pte[i],
1189be65 1555 batch->psize, batch->ssize, local);
1da177e4
LT
1556 }
1557}
1558
1da177e4
LT
1559/*
1560 * low_hash_fault is called when we the low level hash code failed
1561 * to instert a PTE due to an hypervisor error
1562 */
fa28237c 1563void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
1da177e4 1564{
ba12eede
LZ
1565 enum ctx_state prev_state = exception_enter();
1566
1da177e4 1567 if (user_mode(regs)) {
fa28237c
PM
1568#ifdef CONFIG_PPC_SUBPAGE_PROT
1569 if (rc == -2)
1570 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1571 else
1572#endif
1573 _exception(SIGBUS, regs, BUS_ADRERR, address);
1574 } else
1575 bad_page_fault(regs, address, SIGBUS);
ba12eede
LZ
1576
1577 exception_exit(prev_state);
1da177e4 1578}
370a908d 1579
b170bd3d
LZ
1580long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1581 unsigned long pa, unsigned long rflags,
1582 unsigned long vflags, int psize, int ssize)
1583{
1584 unsigned long hpte_group;
1585 long slot;
1586
1587repeat:
1588 hpte_group = ((hash & htab_hash_mask) *
1589 HPTES_PER_GROUP) & ~0x7UL;
1590
1591 /* Insert into the hash table, primary slot */
1592 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
b1022fbd 1593 psize, psize, ssize);
b170bd3d
LZ
1594
1595 /* Primary is full, try the secondary */
1596 if (unlikely(slot == -1)) {
1597 hpte_group = ((~hash & htab_hash_mask) *
1598 HPTES_PER_GROUP) & ~0x7UL;
1599 slot = ppc_md.hpte_insert(hpte_group, vpn, pa, rflags,
1600 vflags | HPTE_V_SECONDARY,
b1022fbd 1601 psize, psize, ssize);
b170bd3d
LZ
1602 if (slot == -1) {
1603 if (mftb() & 0x1)
1604 hpte_group = ((hash & htab_hash_mask) *
1605 HPTES_PER_GROUP)&~0x7UL;
1606
1607 ppc_md.hpte_remove(hpte_group);
1608 goto repeat;
1609 }
1610 }
1611
1612 return slot;
1613}
1614
370a908d
BH
1615#ifdef CONFIG_DEBUG_PAGEALLOC
1616static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1617{
016af59f 1618 unsigned long hash;
1189be65 1619 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1620 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
09f3f326 1621 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
016af59f 1622 long ret;
370a908d 1623
5524a27d 1624 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d 1625
c60ac569
AK
1626 /* Don't create HPTE entries for bad address */
1627 if (!vsid)
1628 return;
016af59f
LZ
1629
1630 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1631 HPTE_V_BOLTED,
1632 mmu_linear_psize, mmu_kernel_ssize);
1633
370a908d
BH
1634 BUG_ON (ret < 0);
1635 spin_lock(&linear_map_hash_lock);
1636 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1637 linear_map_hash_slots[lmi] = ret | 0x80;
1638 spin_unlock(&linear_map_hash_lock);
1639}
1640
1641static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1642{
1189be65
PM
1643 unsigned long hash, hidx, slot;
1644 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1645 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
370a908d 1646
5524a27d 1647 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d
BH
1648 spin_lock(&linear_map_hash_lock);
1649 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1650 hidx = linear_map_hash_slots[lmi] & 0x7f;
1651 linear_map_hash_slots[lmi] = 0;
1652 spin_unlock(&linear_map_hash_lock);
1653 if (hidx & _PTEIDX_SECONDARY)
1654 hash = ~hash;
1655 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1656 slot += hidx & _PTEIDX_GROUP_IX;
db3d8534
AK
1657 ppc_md.hpte_invalidate(slot, vpn, mmu_linear_psize, mmu_linear_psize,
1658 mmu_kernel_ssize, 0);
370a908d
BH
1659}
1660
031bc574 1661void __kernel_map_pages(struct page *page, int numpages, int enable)
370a908d
BH
1662{
1663 unsigned long flags, vaddr, lmi;
1664 int i;
1665
1666 local_irq_save(flags);
1667 for (i = 0; i < numpages; i++, page++) {
1668 vaddr = (unsigned long)page_address(page);
1669 lmi = __pa(vaddr) >> PAGE_SHIFT;
1670 if (lmi >= linear_map_hash_count)
1671 continue;
1672 if (enable)
1673 kernel_map_linear_page(vaddr, lmi);
1674 else
1675 kernel_unmap_linear_page(vaddr, lmi);
1676 }
1677 local_irq_restore(flags);
1678}
1679#endif /* CONFIG_DEBUG_PAGEALLOC */
cd3db0c4 1680
756d08d1 1681void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
cd3db0c4
BH
1682 phys_addr_t first_memblock_size)
1683{
1684 /* We don't currently support the first MEMBLOCK not mapping 0
1685 * physical on those processors
1686 */
1687 BUG_ON(first_memblock_base != 0);
1688
1689 /* On LPAR systems, the first entry is our RMA region,
1690 * non-LPAR 64-bit hash MMU systems don't have a limitation
1691 * on real mode access, but using the first entry works well
1692 * enough. We also clamp it to 1G to avoid some funky things
1693 * such as RTAS bugs etc...
1694 */
1695 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1696
1697 /* Finally limit subsequent allocations */
1698 memblock_set_current_limit(ppc64_rma_size);
1699}
This page took 0.733627 seconds and 5 git commands to generate.