crypto: vmx - Convert to CPU feature based module autoloading
[deliverable/linux.git] / arch / powerpc / mm / hash_utils_64.c
CommitLineData
1da177e4
LT
1/*
2 * PowerPC64 port by Mike Corrigan and Dave Engebretsen
3 * {mikejc|engebret}@us.ibm.com
4 *
5 * Copyright (c) 2000 Mike Corrigan <mikejc@us.ibm.com>
6 *
7 * SMP scalability work:
8 * Copyright (C) 2001 Anton Blanchard <anton@au.ibm.com>, IBM
9 *
10 * Module name: htab.c
11 *
12 * Description:
13 * PowerPC Hashed Page Table functions
14 *
15 * This program is free software; you can redistribute it and/or
16 * modify it under the terms of the GNU General Public License
17 * as published by the Free Software Foundation; either version
18 * 2 of the License, or (at your option) any later version.
19 */
20
21#undef DEBUG
3c726f8d 22#undef DEBUG_LOW
1da177e4 23
1da177e4
LT
24#include <linux/spinlock.h>
25#include <linux/errno.h>
26#include <linux/sched.h>
27#include <linux/proc_fs.h>
28#include <linux/stat.h>
29#include <linux/sysctl.h>
66b15db6 30#include <linux/export.h>
1da177e4
LT
31#include <linux/ctype.h>
32#include <linux/cache.h>
33#include <linux/init.h>
34#include <linux/signal.h>
95f72d1e 35#include <linux/memblock.h>
ba12eede 36#include <linux/context_tracking.h>
5556ecf5 37#include <linux/libfdt.h>
1da177e4 38
1da177e4
LT
39#include <asm/processor.h>
40#include <asm/pgtable.h>
41#include <asm/mmu.h>
42#include <asm/mmu_context.h>
43#include <asm/page.h>
44#include <asm/types.h>
1da177e4
LT
45#include <asm/uaccess.h>
46#include <asm/machdep.h>
d9b2b2a2 47#include <asm/prom.h>
1da177e4
LT
48#include <asm/tlbflush.h>
49#include <asm/io.h>
50#include <asm/eeh.h>
51#include <asm/tlb.h>
52#include <asm/cacheflush.h>
53#include <asm/cputable.h>
1da177e4 54#include <asm/sections.h>
be3ebfe8 55#include <asm/copro.h>
aa39be09 56#include <asm/udbg.h>
b68a70c4 57#include <asm/code-patching.h>
3ccc00a7 58#include <asm/fadump.h>
f5339277 59#include <asm/firmware.h>
bc2a9408 60#include <asm/tm.h>
cfcb3d80 61#include <asm/trace.h>
166dd7d3 62#include <asm/ps3.h>
1da177e4
LT
63
64#ifdef DEBUG
65#define DBG(fmt...) udbg_printf(fmt)
66#else
67#define DBG(fmt...)
68#endif
69
3c726f8d
BH
70#ifdef DEBUG_LOW
71#define DBG_LOW(fmt...) udbg_printf(fmt)
72#else
73#define DBG_LOW(fmt...)
74#endif
75
76#define KB (1024)
77#define MB (1024*KB)
658013e9 78#define GB (1024L*MB)
3c726f8d 79
1da177e4
LT
80/*
81 * Note: pte --> Linux PTE
82 * HPTE --> PowerPC Hashed Page Table Entry
83 *
84 * Execution context:
85 * htab_initialize is called with the MMU off (of course), but
86 * the kernel has been copied down to zero so it can directly
87 * reference global data. At this point it is very difficult
88 * to print debug info.
89 *
90 */
91
799d6046
PM
92static unsigned long _SDR1;
93struct mmu_psize_def mmu_psize_defs[MMU_PAGE_COUNT];
e1802b06 94EXPORT_SYMBOL_GPL(mmu_psize_defs);
799d6046 95
8e561e7e 96struct hash_pte *htab_address;
337a7128 97unsigned long htab_size_bytes;
96e28449 98unsigned long htab_hash_mask;
4ab79aa8 99EXPORT_SYMBOL_GPL(htab_hash_mask);
3c726f8d 100int mmu_linear_psize = MMU_PAGE_4K;
8ca7a82f 101EXPORT_SYMBOL_GPL(mmu_linear_psize);
3c726f8d 102int mmu_virtual_psize = MMU_PAGE_4K;
bf72aeba 103int mmu_vmalloc_psize = MMU_PAGE_4K;
cec08e7a
BH
104#ifdef CONFIG_SPARSEMEM_VMEMMAP
105int mmu_vmemmap_psize = MMU_PAGE_4K;
106#endif
bf72aeba 107int mmu_io_psize = MMU_PAGE_4K;
1189be65 108int mmu_kernel_ssize = MMU_SEGSIZE_256M;
8ca7a82f 109EXPORT_SYMBOL_GPL(mmu_kernel_ssize);
1189be65 110int mmu_highuser_ssize = MMU_SEGSIZE_256M;
584f8b71 111u16 mmu_slb_size = 64;
4ab79aa8 112EXPORT_SYMBOL_GPL(mmu_slb_size);
bf72aeba
PM
113#ifdef CONFIG_PPC_64K_PAGES
114int mmu_ci_restrictions;
115#endif
370a908d
BH
116#ifdef CONFIG_DEBUG_PAGEALLOC
117static u8 *linear_map_hash_slots;
118static unsigned long linear_map_hash_count;
ed166692 119static DEFINE_SPINLOCK(linear_map_hash_lock);
370a908d 120#endif /* CONFIG_DEBUG_PAGEALLOC */
7025776e
BH
121struct mmu_hash_ops mmu_hash_ops;
122EXPORT_SYMBOL(mmu_hash_ops);
1da177e4 123
3c726f8d
BH
124/* There are definitions of page sizes arrays to be used when none
125 * is provided by the firmware.
126 */
1da177e4 127
3c726f8d
BH
128/* Pre-POWER4 CPUs (4k pages only)
129 */
09de9ff8 130static struct mmu_psize_def mmu_psize_defaults_old[] = {
3c726f8d
BH
131 [MMU_PAGE_4K] = {
132 .shift = 12,
133 .sllp = 0,
b1022fbd 134 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
135 .avpnm = 0,
136 .tlbiel = 0,
137 },
138};
139
140/* POWER4, GPUL, POWER5
141 *
142 * Support for 16Mb large pages
143 */
09de9ff8 144static struct mmu_psize_def mmu_psize_defaults_gp[] = {
3c726f8d
BH
145 [MMU_PAGE_4K] = {
146 .shift = 12,
147 .sllp = 0,
b1022fbd 148 .penc = {[MMU_PAGE_4K] = 0, [1 ... MMU_PAGE_COUNT - 1] = -1},
3c726f8d
BH
149 .avpnm = 0,
150 .tlbiel = 1,
151 },
152 [MMU_PAGE_16M] = {
153 .shift = 24,
154 .sllp = SLB_VSID_L,
b1022fbd
AK
155 .penc = {[0 ... MMU_PAGE_16M - 1] = -1, [MMU_PAGE_16M] = 0,
156 [MMU_PAGE_16M + 1 ... MMU_PAGE_COUNT - 1] = -1 },
3c726f8d
BH
157 .avpnm = 0x1UL,
158 .tlbiel = 0,
159 },
160};
161
dc47c0c1
AK
162/*
163 * 'R' and 'C' update notes:
164 * - Under pHyp or KVM, the updatepp path will not set C, thus it *will*
165 * create writeable HPTEs without C set, because the hcall H_PROTECT
166 * that we use in that case will not update C
167 * - The above is however not a problem, because we also don't do that
168 * fancy "no flush" variant of eviction and we use H_REMOVE which will
169 * do the right thing and thus we don't have the race I described earlier
170 *
171 * - Under bare metal, we do have the race, so we need R and C set
172 * - We make sure R is always set and never lost
173 * - C is _PAGE_DIRTY, and *should* always be set for a writeable mapping
174 */
c6a3c495 175unsigned long htab_convert_pte_flags(unsigned long pteflags)
bc033b63 176{
c6a3c495 177 unsigned long rflags = 0;
bc033b63
BH
178
179 /* _PAGE_EXEC -> NOEXEC */
180 if ((pteflags & _PAGE_EXEC) == 0)
181 rflags |= HPTE_R_N;
c6a3c495 182 /*
e58e87ad 183 * PPP bits:
1ec3f937 184 * Linux uses slb key 0 for kernel and 1 for user.
e58e87ad
AK
185 * kernel RW areas are mapped with PPP=0b000
186 * User area is mapped with PPP=0b010 for read/write
187 * or PPP=0b011 for read-only (including writeable but clean pages).
bc033b63 188 */
e58e87ad
AK
189 if (pteflags & _PAGE_PRIVILEGED) {
190 /*
191 * Kernel read only mapped with ppp bits 0b110
192 */
193 if (!(pteflags & _PAGE_WRITE))
194 rflags |= (HPTE_R_PP0 | 0x2);
195 } else {
c7d54842
AK
196 if (pteflags & _PAGE_RWX)
197 rflags |= 0x2;
198 if (!((pteflags & _PAGE_WRITE) && (pteflags & _PAGE_DIRTY)))
c6a3c495
AK
199 rflags |= 0x1;
200 }
c8c06f5a 201 /*
dc47c0c1
AK
202 * We can't allow hardware to update hpte bits. Hence always
203 * set 'R' bit and set 'C' if it is a write fault
c8c06f5a 204 */
e568006b 205 rflags |= HPTE_R_R;
dc47c0c1
AK
206
207 if (pteflags & _PAGE_DIRTY)
208 rflags |= HPTE_R_C;
40e8550a
AK
209 /*
210 * Add in WIG bits
211 */
30bda41a
AK
212
213 if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_TOLERANT)
40e8550a 214 rflags |= HPTE_R_I;
e568006b 215 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_NON_IDEMPOTENT)
30bda41a 216 rflags |= (HPTE_R_I | HPTE_R_G);
e568006b
AK
217 else if ((pteflags & _PAGE_CACHE_CTL) == _PAGE_SAO)
218 rflags |= (HPTE_R_W | HPTE_R_I | HPTE_R_M);
219 else
220 /*
221 * Add memory coherence if cache inhibited is not set
222 */
223 rflags |= HPTE_R_M;
40e8550a
AK
224
225 return rflags;
bc033b63 226}
3c726f8d
BH
227
228int htab_bolt_mapping(unsigned long vstart, unsigned long vend,
bc033b63 229 unsigned long pstart, unsigned long prot,
1189be65 230 int psize, int ssize)
1da177e4 231{
3c726f8d
BH
232 unsigned long vaddr, paddr;
233 unsigned int step, shift;
3c726f8d 234 int ret = 0;
1da177e4 235
3c726f8d
BH
236 shift = mmu_psize_defs[psize].shift;
237 step = 1 << shift;
1da177e4 238
bc033b63
BH
239 prot = htab_convert_pte_flags(prot);
240
241 DBG("htab_bolt_mapping(%lx..%lx -> %lx (%lx,%d,%d)\n",
242 vstart, vend, pstart, prot, psize, ssize);
243
3c726f8d
BH
244 for (vaddr = vstart, paddr = pstart; vaddr < vend;
245 vaddr += step, paddr += step) {
370a908d 246 unsigned long hash, hpteg;
1189be65 247 unsigned long vsid = get_kernel_vsid(vaddr, ssize);
5524a27d 248 unsigned long vpn = hpt_vpn(vaddr, vsid, ssize);
9e88ba4e
PM
249 unsigned long tprot = prot;
250
c60ac569
AK
251 /*
252 * If we hit a bad address return error.
253 */
254 if (!vsid)
255 return -1;
9e88ba4e 256 /* Make kernel text executable */
549e8152 257 if (overlaps_kernel_text(vaddr, vaddr + step))
9e88ba4e 258 tprot &= ~HPTE_R_N;
1da177e4 259
b18db0b8
AG
260 /* Make kvm guest trampolines executable */
261 if (overlaps_kvm_tmp(vaddr, vaddr + step))
262 tprot &= ~HPTE_R_N;
263
429d2e83
MS
264 /*
265 * If relocatable, check if it overlaps interrupt vectors that
266 * are copied down to real 0. For relocatable kernel
267 * (e.g. kdump case) we copy interrupt vectors down to real
268 * address 0. Mark that region as executable. This is
269 * because on p8 system with relocation on exception feature
270 * enabled, exceptions are raised with MMU (IR=DR=1) ON. Hence
271 * in order to execute the interrupt handlers in virtual
272 * mode the vector region need to be marked as executable.
273 */
274 if ((PHYSICAL_START > MEMORY_START) &&
275 overlaps_interrupt_vector_text(vaddr, vaddr + step))
276 tprot &= ~HPTE_R_N;
277
5524a27d 278 hash = hpt_hash(vpn, shift, ssize);
1da177e4
LT
279 hpteg = ((hash & htab_hash_mask) * HPTES_PER_GROUP);
280
7025776e
BH
281 BUG_ON(!mmu_hash_ops.hpte_insert);
282 ret = mmu_hash_ops.hpte_insert(hpteg, vpn, paddr, tprot,
283 HPTE_V_BOLTED, psize, psize,
284 ssize);
c30a4df3 285
3c726f8d
BH
286 if (ret < 0)
287 break;
e7df0d88 288
370a908d 289#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
290 if (debug_pagealloc_enabled() &&
291 (paddr >> PAGE_SHIFT) < linear_map_hash_count)
370a908d
BH
292 linear_map_hash_slots[paddr >> PAGE_SHIFT] = ret | 0x80;
293#endif /* CONFIG_DEBUG_PAGEALLOC */
3c726f8d
BH
294 }
295 return ret < 0 ? ret : 0;
296}
1da177e4 297
ed5694a8 298int htab_remove_mapping(unsigned long vstart, unsigned long vend,
f8c8803b
BP
299 int psize, int ssize)
300{
301 unsigned long vaddr;
302 unsigned int step, shift;
27828f98
DG
303 int rc;
304 int ret = 0;
f8c8803b
BP
305
306 shift = mmu_psize_defs[psize].shift;
307 step = 1 << shift;
308
7025776e 309 if (!mmu_hash_ops.hpte_removebolted)
abd0a0e7 310 return -ENODEV;
f8c8803b 311
27828f98 312 for (vaddr = vstart; vaddr < vend; vaddr += step) {
7025776e 313 rc = mmu_hash_ops.hpte_removebolted(vaddr, psize, ssize);
27828f98
DG
314 if (rc == -ENOENT) {
315 ret = -ENOENT;
316 continue;
317 }
318 if (rc < 0)
319 return rc;
320 }
52db9b44 321
27828f98 322 return ret;
f8c8803b
BP
323}
324
faf78829
OH
325static bool disable_1tb_segments = false;
326
327static int __init parse_disable_1tb_segments(char *p)
328{
329 disable_1tb_segments = true;
330 return 0;
331}
332early_param("disable_1tb_segments", parse_disable_1tb_segments);
333
1189be65
PM
334static int __init htab_dt_scan_seg_sizes(unsigned long node,
335 const char *uname, int depth,
336 void *data)
337{
9d0c4dfe
RH
338 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
339 const __be32 *prop;
340 int size = 0;
1189be65
PM
341
342 /* We are scanning "cpu" nodes only */
343 if (type == NULL || strcmp(type, "cpu") != 0)
344 return 0;
345
12f04f2b 346 prop = of_get_flat_dt_prop(node, "ibm,processor-segment-sizes", &size);
1189be65
PM
347 if (prop == NULL)
348 return 0;
349 for (; size >= 4; size -= 4, ++prop) {
12f04f2b 350 if (be32_to_cpu(prop[0]) == 40) {
1189be65 351 DBG("1T segment support detected\n");
faf78829
OH
352
353 if (disable_1tb_segments) {
354 DBG("1T segments disabled by command line\n");
355 break;
356 }
357
44ae3ab3 358 cur_cpu_spec->mmu_features |= MMU_FTR_1T_SEGMENT;
f5534004 359 return 1;
1189be65 360 }
1189be65 361 }
44ae3ab3 362 cur_cpu_spec->mmu_features &= ~MMU_FTR_NO_SLBIE_B;
1189be65
PM
363 return 0;
364}
365
366static void __init htab_init_seg_sizes(void)
367{
368 of_scan_flat_dt(htab_dt_scan_seg_sizes, NULL);
369}
370
b1022fbd
AK
371static int __init get_idx_from_shift(unsigned int shift)
372{
373 int idx = -1;
374
375 switch (shift) {
376 case 0xc:
377 idx = MMU_PAGE_4K;
378 break;
379 case 0x10:
380 idx = MMU_PAGE_64K;
381 break;
382 case 0x14:
383 idx = MMU_PAGE_1M;
384 break;
385 case 0x18:
386 idx = MMU_PAGE_16M;
387 break;
388 case 0x22:
389 idx = MMU_PAGE_16G;
390 break;
391 }
392 return idx;
393}
394
3c726f8d
BH
395static int __init htab_dt_scan_page_sizes(unsigned long node,
396 const char *uname, int depth,
397 void *data)
398{
9d0c4dfe
RH
399 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
400 const __be32 *prop;
401 int size = 0;
3c726f8d
BH
402
403 /* We are scanning "cpu" nodes only */
404 if (type == NULL || strcmp(type, "cpu") != 0)
405 return 0;
406
12f04f2b 407 prop = of_get_flat_dt_prop(node, "ibm,segment-page-sizes", &size);
9e34992a
ME
408 if (!prop)
409 return 0;
410
411 pr_info("Page sizes from device-tree:\n");
412 size /= 4;
413 cur_cpu_spec->mmu_features &= ~(MMU_FTR_16M_PAGE);
414 while(size > 0) {
415 unsigned int base_shift = be32_to_cpu(prop[0]);
416 unsigned int slbenc = be32_to_cpu(prop[1]);
417 unsigned int lpnum = be32_to_cpu(prop[2]);
418 struct mmu_psize_def *def;
419 int idx, base_idx;
420
421 size -= 3; prop += 3;
422 base_idx = get_idx_from_shift(base_shift);
423 if (base_idx < 0) {
424 /* skip the pte encoding also */
425 prop += lpnum * 2; size -= lpnum * 2;
426 continue;
427 }
428 def = &mmu_psize_defs[base_idx];
429 if (base_idx == MMU_PAGE_16M)
430 cur_cpu_spec->mmu_features |= MMU_FTR_16M_PAGE;
431
432 def->shift = base_shift;
433 if (base_shift <= 23)
434 def->avpnm = 0;
435 else
436 def->avpnm = (1 << (base_shift - 23)) - 1;
437 def->sllp = slbenc;
438 /*
439 * We don't know for sure what's up with tlbiel, so
440 * for now we only set it for 4K and 64K pages
441 */
442 if (base_idx == MMU_PAGE_4K || base_idx == MMU_PAGE_64K)
443 def->tlbiel = 1;
444 else
445 def->tlbiel = 0;
446
447 while (size > 0 && lpnum) {
448 unsigned int shift = be32_to_cpu(prop[0]);
449 int penc = be32_to_cpu(prop[1]);
450
451 prop += 2; size -= 2;
452 lpnum--;
453
454 idx = get_idx_from_shift(shift);
455 if (idx < 0)
b1022fbd 456 continue;
9e34992a
ME
457
458 if (penc == -1)
459 pr_err("Invalid penc for base_shift=%d "
460 "shift=%d\n", base_shift, shift);
461
462 def->penc[idx] = penc;
463 pr_info("base_shift=%d: shift=%d, sllp=0x%04lx,"
464 " avpnm=0x%08lx, tlbiel=%d, penc=%d\n",
465 base_shift, shift, def->sllp,
466 def->avpnm, def->tlbiel, def->penc[idx]);
1da177e4 467 }
3c726f8d 468 }
9e34992a
ME
469
470 return 1;
3c726f8d
BH
471}
472
e16a9c09 473#ifdef CONFIG_HUGETLB_PAGE
658013e9
JT
474/* Scan for 16G memory blocks that have been set aside for huge pages
475 * and reserve those blocks for 16G huge pages.
476 */
477static int __init htab_dt_scan_hugepage_blocks(unsigned long node,
478 const char *uname, int depth,
479 void *data) {
9d0c4dfe
RH
480 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
481 const __be64 *addr_prop;
482 const __be32 *page_count_prop;
658013e9
JT
483 unsigned int expected_pages;
484 long unsigned int phys_addr;
485 long unsigned int block_size;
486
487 /* We are scanning "memory" nodes only */
488 if (type == NULL || strcmp(type, "memory") != 0)
489 return 0;
490
491 /* This property is the log base 2 of the number of virtual pages that
492 * will represent this memory block. */
493 page_count_prop = of_get_flat_dt_prop(node, "ibm,expected#pages", NULL);
494 if (page_count_prop == NULL)
495 return 0;
12f04f2b 496 expected_pages = (1 << be32_to_cpu(page_count_prop[0]));
658013e9
JT
497 addr_prop = of_get_flat_dt_prop(node, "reg", NULL);
498 if (addr_prop == NULL)
499 return 0;
12f04f2b
AB
500 phys_addr = be64_to_cpu(addr_prop[0]);
501 block_size = be64_to_cpu(addr_prop[1]);
658013e9
JT
502 if (block_size != (16 * GB))
503 return 0;
504 printk(KERN_INFO "Huge page(16GB) memory: "
505 "addr = 0x%lX size = 0x%lX pages = %d\n",
506 phys_addr, block_size, expected_pages);
95f72d1e
YL
507 if (phys_addr + (16 * GB) <= memblock_end_of_DRAM()) {
508 memblock_reserve(phys_addr, block_size * expected_pages);
4792adba
JT
509 add_gpage(phys_addr, block_size, expected_pages);
510 }
658013e9
JT
511 return 0;
512}
e16a9c09 513#endif /* CONFIG_HUGETLB_PAGE */
658013e9 514
b1022fbd
AK
515static void mmu_psize_set_default_penc(void)
516{
517 int bpsize, apsize;
518 for (bpsize = 0; bpsize < MMU_PAGE_COUNT; bpsize++)
519 for (apsize = 0; apsize < MMU_PAGE_COUNT; apsize++)
520 mmu_psize_defs[bpsize].penc[apsize] = -1;
521}
522
9048e648
AG
523#ifdef CONFIG_PPC_64K_PAGES
524
525static bool might_have_hea(void)
526{
527 /*
528 * The HEA ethernet adapter requires awareness of the
529 * GX bus. Without that awareness we can easily assume
530 * we will never see an HEA ethernet device.
531 */
532#ifdef CONFIG_IBMEBUS
2b4e3ad8
BH
533 return !cpu_has_feature(CPU_FTR_ARCH_207S) &&
534 !firmware_has_feature(FW_FEATURE_SPLPAR);
9048e648
AG
535#else
536 return false;
537#endif
538}
539
540#endif /* #ifdef CONFIG_PPC_64K_PAGES */
541
3c726f8d
BH
542static void __init htab_init_page_sizes(void)
543{
544 int rc;
545
b1022fbd
AK
546 /* se the invalid penc to -1 */
547 mmu_psize_set_default_penc();
548
3c726f8d
BH
549 /* Default to 4K pages only */
550 memcpy(mmu_psize_defs, mmu_psize_defaults_old,
551 sizeof(mmu_psize_defaults_old));
552
553 /*
554 * Try to find the available page sizes in the device-tree
555 */
556 rc = of_scan_flat_dt(htab_dt_scan_page_sizes, NULL);
557 if (rc != 0) /* Found */
558 goto found;
559
560 /*
561 * Not in the device-tree, let's fallback on known size
562 * list for 16M capable GP & GR
563 */
44ae3ab3 564 if (mmu_has_feature(MMU_FTR_16M_PAGE))
3c726f8d
BH
565 memcpy(mmu_psize_defs, mmu_psize_defaults_gp,
566 sizeof(mmu_psize_defaults_gp));
e7df0d88
JK
567found:
568 if (!debug_pagealloc_enabled()) {
569 /*
570 * Pick a size for the linear mapping. Currently, we only
571 * support 16M, 1M and 4K which is the default
572 */
573 if (mmu_psize_defs[MMU_PAGE_16M].shift)
574 mmu_linear_psize = MMU_PAGE_16M;
575 else if (mmu_psize_defs[MMU_PAGE_1M].shift)
576 mmu_linear_psize = MMU_PAGE_1M;
577 }
3c726f8d 578
bf72aeba 579#ifdef CONFIG_PPC_64K_PAGES
3c726f8d
BH
580 /*
581 * Pick a size for the ordinary pages. Default is 4K, we support
bf72aeba
PM
582 * 64K for user mappings and vmalloc if supported by the processor.
583 * We only use 64k for ioremap if the processor
584 * (and firmware) support cache-inhibited large pages.
585 * If not, we use 4k and set mmu_ci_restrictions so that
586 * hash_page knows to switch processes that use cache-inhibited
587 * mappings to 4k pages.
3c726f8d 588 */
bf72aeba 589 if (mmu_psize_defs[MMU_PAGE_64K].shift) {
3c726f8d 590 mmu_virtual_psize = MMU_PAGE_64K;
bf72aeba 591 mmu_vmalloc_psize = MMU_PAGE_64K;
370a908d
BH
592 if (mmu_linear_psize == MMU_PAGE_4K)
593 mmu_linear_psize = MMU_PAGE_64K;
44ae3ab3 594 if (mmu_has_feature(MMU_FTR_CI_LARGE_PAGE)) {
cfe666b1 595 /*
9048e648
AG
596 * When running on pSeries using 64k pages for ioremap
597 * would stop us accessing the HEA ethernet. So if we
598 * have the chance of ever seeing one, stay at 4k.
cfe666b1 599 */
2b4e3ad8 600 if (!might_have_hea())
cfe666b1
PM
601 mmu_io_psize = MMU_PAGE_64K;
602 } else
bf72aeba
PM
603 mmu_ci_restrictions = 1;
604 }
370a908d 605#endif /* CONFIG_PPC_64K_PAGES */
3c726f8d 606
cec08e7a
BH
607#ifdef CONFIG_SPARSEMEM_VMEMMAP
608 /* We try to use 16M pages for vmemmap if that is supported
609 * and we have at least 1G of RAM at boot
610 */
611 if (mmu_psize_defs[MMU_PAGE_16M].shift &&
95f72d1e 612 memblock_phys_mem_size() >= 0x40000000)
cec08e7a
BH
613 mmu_vmemmap_psize = MMU_PAGE_16M;
614 else if (mmu_psize_defs[MMU_PAGE_64K].shift)
615 mmu_vmemmap_psize = MMU_PAGE_64K;
616 else
617 mmu_vmemmap_psize = MMU_PAGE_4K;
618#endif /* CONFIG_SPARSEMEM_VMEMMAP */
619
bf72aeba 620 printk(KERN_DEBUG "Page orders: linear mapping = %d, "
cec08e7a
BH
621 "virtual = %d, io = %d"
622#ifdef CONFIG_SPARSEMEM_VMEMMAP
623 ", vmemmap = %d"
624#endif
625 "\n",
3c726f8d 626 mmu_psize_defs[mmu_linear_psize].shift,
bf72aeba 627 mmu_psize_defs[mmu_virtual_psize].shift,
cec08e7a
BH
628 mmu_psize_defs[mmu_io_psize].shift
629#ifdef CONFIG_SPARSEMEM_VMEMMAP
630 ,mmu_psize_defs[mmu_vmemmap_psize].shift
631#endif
632 );
3c726f8d
BH
633
634#ifdef CONFIG_HUGETLB_PAGE
658013e9
JT
635 /* Reserve 16G huge page memory sections for huge pages */
636 of_scan_flat_dt(htab_dt_scan_hugepage_blocks, NULL);
3c726f8d
BH
637#endif /* CONFIG_HUGETLB_PAGE */
638}
639
640static int __init htab_dt_scan_pftsize(unsigned long node,
641 const char *uname, int depth,
642 void *data)
643{
9d0c4dfe
RH
644 const char *type = of_get_flat_dt_prop(node, "device_type", NULL);
645 const __be32 *prop;
3c726f8d
BH
646
647 /* We are scanning "cpu" nodes only */
648 if (type == NULL || strcmp(type, "cpu") != 0)
649 return 0;
650
12f04f2b 651 prop = of_get_flat_dt_prop(node, "ibm,pft-size", NULL);
3c726f8d
BH
652 if (prop != NULL) {
653 /* pft_size[0] is the NUMA CEC cookie */
12f04f2b 654 ppc64_pft_size = be32_to_cpu(prop[1]);
3c726f8d 655 return 1;
1da177e4 656 }
3c726f8d 657 return 0;
1da177e4
LT
658}
659
5c3c7ede 660unsigned htab_shift_for_mem_size(unsigned long mem_size)
3eac8c69 661{
5c3c7ede
DG
662 unsigned memshift = __ilog2(mem_size);
663 unsigned pshift = mmu_psize_defs[mmu_virtual_psize].shift;
664 unsigned pteg_shift;
665
666 /* round mem_size up to next power of 2 */
667 if ((1UL << memshift) < mem_size)
668 memshift += 1;
3eac8c69 669
5c3c7ede
DG
670 /* aim for 2 pages / pteg */
671 pteg_shift = memshift - (pshift + 1);
3eac8c69 672
5c3c7ede
DG
673 /*
674 * 2^11 PTEGS of 128 bytes each, ie. 2^18 bytes is the minimum htab
675 * size permitted by the architecture.
676 */
677 return max(pteg_shift + 7, 18U);
678}
679
680static unsigned long __init htab_get_table_size(void)
681{
3c726f8d 682 /* If hash size isn't already provided by the platform, we try to
943ffb58 683 * retrieve it from the device-tree. If it's not there neither, we
3c726f8d 684 * calculate it now based on the total RAM size
3eac8c69 685 */
3c726f8d
BH
686 if (ppc64_pft_size == 0)
687 of_scan_flat_dt(htab_dt_scan_pftsize, NULL);
3eac8c69
PM
688 if (ppc64_pft_size)
689 return 1UL << ppc64_pft_size;
690
5c3c7ede 691 return 1UL << htab_shift_for_mem_size(memblock_phys_mem_size());
3eac8c69
PM
692}
693
54b79248 694#ifdef CONFIG_MEMORY_HOTPLUG
a1194097 695int create_section_mapping(unsigned long start, unsigned long end)
54b79248 696{
1dace6c6
DG
697 int rc = htab_bolt_mapping(start, end, __pa(start),
698 pgprot_val(PAGE_KERNEL), mmu_linear_psize,
699 mmu_kernel_ssize);
700
701 if (rc < 0) {
702 int rc2 = htab_remove_mapping(start, end, mmu_linear_psize,
703 mmu_kernel_ssize);
704 BUG_ON(rc2 && (rc2 != -ENOENT));
705 }
706 return rc;
54b79248 707}
f8c8803b 708
52db9b44 709int remove_section_mapping(unsigned long start, unsigned long end)
f8c8803b 710{
abd0a0e7
DG
711 int rc = htab_remove_mapping(start, end, mmu_linear_psize,
712 mmu_kernel_ssize);
713 WARN_ON(rc < 0);
714 return rc;
f8c8803b 715}
54b79248
MK
716#endif /* CONFIG_MEMORY_HOTPLUG */
717
50de596d 718static void __init hash_init_partition_table(phys_addr_t hash_table,
4b7a3504 719 unsigned long htab_size)
50de596d
AK
720{
721 unsigned long ps_field;
50de596d
AK
722 unsigned long patb_size = 1UL << PATB_SIZE_SHIFT;
723
724 /*
725 * slb llp encoding for the page size used in VPM real mode.
726 * We can ignore that for lpid 0
727 */
728 ps_field = 0;
4b7a3504 729 htab_size = __ilog2(htab_size) - 18;
50de596d
AK
730
731 BUILD_BUG_ON_MSG((PATB_SIZE_SHIFT > 24), "Partition table size too large.");
732 partition_tb = __va(memblock_alloc_base(patb_size, patb_size,
733 MEMBLOCK_ALLOC_ANYWHERE));
734
735 /* Initialize the Partition Table with no entries */
736 memset((void *)partition_tb, 0, patb_size);
737 partition_tb->patb0 = cpu_to_be64(ps_field | hash_table | htab_size);
738 /*
739 * FIXME!! This should be done via update_partition table
740 * For now UPRT is 0 for us.
741 */
742 partition_tb->patb1 = 0;
56547411 743 pr_info("Partition table %p\n", partition_tb);
50de596d
AK
744 /*
745 * update partition table control register,
746 * 64 K size.
747 */
748 mtspr(SPRN_PTCR, __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
749
750}
751
757c74d2 752static void __init htab_initialize(void)
1da177e4 753{
337a7128 754 unsigned long table;
1da177e4 755 unsigned long pteg_count;
9e88ba4e 756 unsigned long prot;
5556ecf5 757 unsigned long base = 0, size = 0;
28be7072 758 struct memblock_region *reg;
3c726f8d 759
1da177e4
LT
760 DBG(" -> htab_initialize()\n");
761
1189be65
PM
762 /* Initialize segment sizes */
763 htab_init_seg_sizes();
764
3c726f8d
BH
765 /* Initialize page sizes */
766 htab_init_page_sizes();
767
44ae3ab3 768 if (mmu_has_feature(MMU_FTR_1T_SEGMENT)) {
1189be65
PM
769 mmu_kernel_ssize = MMU_SEGSIZE_1T;
770 mmu_highuser_ssize = MMU_SEGSIZE_1T;
771 printk(KERN_INFO "Using 1TB segments\n");
772 }
773
1da177e4
LT
774 /*
775 * Calculate the required size of the htab. We want the number of
776 * PTEGs to equal one half the number of real pages.
777 */
3c726f8d 778 htab_size_bytes = htab_get_table_size();
1da177e4
LT
779 pteg_count = htab_size_bytes >> 7;
780
1da177e4
LT
781 htab_hash_mask = pteg_count - 1;
782
5556ecf5
BH
783 if (firmware_has_feature(FW_FEATURE_LPAR) ||
784 firmware_has_feature(FW_FEATURE_PS3_LV1)) {
1da177e4
LT
785 /* Using a hypervisor which owns the htab */
786 htab_address = NULL;
787 _SDR1 = 0;
3ccc00a7
MS
788#ifdef CONFIG_FA_DUMP
789 /*
790 * If firmware assisted dump is active firmware preserves
791 * the contents of htab along with entire partition memory.
792 * Clear the htab if firmware assisted dump is active so
793 * that we dont end up using old mappings.
794 */
7025776e
BH
795 if (is_fadump_active() && mmu_hash_ops.hpte_clear_all)
796 mmu_hash_ops.hpte_clear_all();
3ccc00a7 797#endif
1da177e4 798 } else {
5556ecf5
BH
799 unsigned long limit = MEMBLOCK_ALLOC_ANYWHERE;
800
801#ifdef CONFIG_PPC_CELL
802 /*
803 * Cell may require the hash table down low when using the
804 * Axon IOMMU in order to fit the dynamic region over it, see
805 * comments in cell/iommu.c
1da177e4 806 */
5556ecf5 807 if (fdt_subnode_offset(initial_boot_params, 0, "axon") > 0) {
31bf1119 808 limit = 0x80000000;
5556ecf5
BH
809 pr_info("Hash table forced below 2G for Axon IOMMU\n");
810 }
811#endif /* CONFIG_PPC_CELL */
41d824bf 812
5556ecf5
BH
813 table = memblock_alloc_base(htab_size_bytes, htab_size_bytes,
814 limit);
1da177e4
LT
815
816 DBG("Hash table allocated at %lx, size: %lx\n", table,
817 htab_size_bytes);
818
70267a7f 819 htab_address = __va(table);
1da177e4
LT
820
821 /* htab absolute addr + encoded htabsize */
4b7a3504 822 _SDR1 = table + __ilog2(htab_size_bytes) - 18;
1da177e4
LT
823
824 /* Initialize the HPT with no entries */
825 memset((void *)table, 0, htab_size_bytes);
799d6046 826
50de596d
AK
827 if (!cpu_has_feature(CPU_FTR_ARCH_300))
828 /* Set SDR1 */
829 mtspr(SPRN_SDR1, _SDR1);
830 else
4b7a3504 831 hash_init_partition_table(table, htab_size_bytes);
1da177e4
LT
832 }
833
f5ea64dc 834 prot = pgprot_val(PAGE_KERNEL);
1da177e4 835
370a908d 836#ifdef CONFIG_DEBUG_PAGEALLOC
e7df0d88
JK
837 if (debug_pagealloc_enabled()) {
838 linear_map_hash_count = memblock_end_of_DRAM() >> PAGE_SHIFT;
839 linear_map_hash_slots = __va(memblock_alloc_base(
840 linear_map_hash_count, 1, ppc64_rma_size));
841 memset(linear_map_hash_slots, 0, linear_map_hash_count);
842 }
370a908d
BH
843#endif /* CONFIG_DEBUG_PAGEALLOC */
844
1da177e4
LT
845 /* On U3 based machines, we need to reserve the DART area and
846 * _NOT_ map it to avoid cache paradoxes as it's remapped non
847 * cacheable later on
848 */
1da177e4
LT
849
850 /* create bolted the linear mapping in the hash table */
28be7072
BH
851 for_each_memblock(memory, reg) {
852 base = (unsigned long)__va(reg->base);
853 size = reg->size;
1da177e4 854
5c339919 855 DBG("creating mapping for region: %lx..%lx (prot: %lx)\n",
9e88ba4e 856 base, size, prot);
1da177e4 857
caf80e57 858 BUG_ON(htab_bolt_mapping(base, base + size, __pa(base),
9e88ba4e 859 prot, mmu_linear_psize, mmu_kernel_ssize));
e63075a3
BH
860 }
861 memblock_set_current_limit(MEMBLOCK_ALLOC_ANYWHERE);
1da177e4
LT
862
863 /*
864 * If we have a memory_limit and we've allocated TCEs then we need to
865 * explicitly map the TCE area at the top of RAM. We also cope with the
866 * case that the TCEs start below memory_limit.
867 * tce_alloc_start/end are 16MB aligned so the mapping should work
868 * for either 4K or 16MB pages.
869 */
870 if (tce_alloc_start) {
b5666f70
ME
871 tce_alloc_start = (unsigned long)__va(tce_alloc_start);
872 tce_alloc_end = (unsigned long)__va(tce_alloc_end);
1da177e4
LT
873
874 if (base + size >= tce_alloc_start)
875 tce_alloc_start = base + size + 1;
876
caf80e57 877 BUG_ON(htab_bolt_mapping(tce_alloc_start, tce_alloc_end,
bc033b63 878 __pa(tce_alloc_start), prot,
1189be65 879 mmu_linear_psize, mmu_kernel_ssize));
1da177e4
LT
880 }
881
7d0daae4 882
1da177e4
LT
883 DBG(" <- htab_initialize()\n");
884}
885#undef KB
886#undef MB
1da177e4 887
166dd7d3
BH
888void __init __weak hpte_init_lpar(void)
889{
890 panic("FW_FEATURE_LPAR set but no LPAR support compiled\n");
891}
892
756d08d1 893void __init hash__early_init_mmu(void)
799d6046 894{
dd1842a2
AK
895 /*
896 * initialize page table size
897 */
5ed7ecd0
AK
898 __pte_frag_nr = H_PTE_FRAG_NR;
899 __pte_frag_size_shift = H_PTE_FRAG_SIZE_SHIFT;
900
dd1842a2
AK
901 __pte_index_size = H_PTE_INDEX_SIZE;
902 __pmd_index_size = H_PMD_INDEX_SIZE;
903 __pud_index_size = H_PUD_INDEX_SIZE;
904 __pgd_index_size = H_PGD_INDEX_SIZE;
905 __pmd_cache_index = H_PMD_CACHE_INDEX;
906 __pte_table_size = H_PTE_TABLE_SIZE;
907 __pmd_table_size = H_PMD_TABLE_SIZE;
908 __pud_table_size = H_PUD_TABLE_SIZE;
909 __pgd_table_size = H_PGD_TABLE_SIZE;
a2f41eb9
AK
910 /*
911 * 4k use hugepd format, so for hash set then to
912 * zero
913 */
914 __pmd_val_bits = 0;
915 __pud_val_bits = 0;
916 __pgd_val_bits = 0;
d6a9996e
AK
917
918 __kernel_virt_start = H_KERN_VIRT_START;
919 __kernel_virt_size = H_KERN_VIRT_SIZE;
920 __vmalloc_start = H_VMALLOC_START;
921 __vmalloc_end = H_VMALLOC_END;
922 vmemmap = (struct page *)H_VMEMMAP_BASE;
923 ioremap_bot = IOREMAP_BASE;
924
bfa37087
DS
925#ifdef CONFIG_PCI
926 pci_io_base = ISA_IO_BASE;
927#endif
928
166dd7d3
BH
929 /* Select appropriate backend */
930 if (firmware_has_feature(FW_FEATURE_PS3_LV1))
931 ps3_early_mm_init();
932 else if (firmware_has_feature(FW_FEATURE_LPAR))
933 hpte_init_lpar();
934 else
935 hpte_init_native();
936
757c74d2 937 /* Initialize the MMU Hash table and create the linear mapping
376af594
ME
938 * of memory. Has to be done before SLB initialization as this is
939 * currently where the page size encoding is obtained.
757c74d2
BH
940 */
941 htab_initialize();
942
56547411 943 pr_info("Initializing hash mmu with SLB\n");
376af594 944 /* Initialize SLB management */
13b3d13b 945 slb_initialize();
757c74d2
BH
946}
947
948#ifdef CONFIG_SMP
756d08d1 949void hash__early_init_mmu_secondary(void)
757c74d2
BH
950{
951 /* Initialize hash table for that CPU */
b5dcc609
AK
952 if (!firmware_has_feature(FW_FEATURE_LPAR)) {
953 if (!cpu_has_feature(CPU_FTR_ARCH_300))
954 mtspr(SPRN_SDR1, _SDR1);
955 else
956 mtspr(SPRN_PTCR,
957 __pa(partition_tb) | (PATB_SIZE_SHIFT - 12));
958 }
376af594 959 /* Initialize SLB */
13b3d13b 960 slb_initialize();
799d6046 961}
757c74d2 962#endif /* CONFIG_SMP */
799d6046 963
1da177e4
LT
964/*
965 * Called by asm hashtable.S for doing lazy icache flush
966 */
967unsigned int hash_page_do_lazy_icache(unsigned int pp, pte_t pte, int trap)
968{
969 struct page *page;
970
76c8e25b
BH
971 if (!pfn_valid(pte_pfn(pte)))
972 return pp;
973
1da177e4
LT
974 page = pte_page(pte);
975
976 /* page is dirty */
977 if (!test_bit(PG_arch_1, &page->flags) && !PageReserved(page)) {
978 if (trap == 0x400) {
0895ecda 979 flush_dcache_icache_page(page);
1da177e4
LT
980 set_bit(PG_arch_1, &page->flags);
981 } else
3c726f8d 982 pp |= HPTE_R_N;
1da177e4
LT
983 }
984 return pp;
985}
986
3a8247cc 987#ifdef CONFIG_PPC_MM_SLICES
e51df2c1 988static unsigned int get_paca_psize(unsigned long addr)
3a8247cc 989{
7aa0727f
AK
990 u64 lpsizes;
991 unsigned char *hpsizes;
992 unsigned long index, mask_index;
3a8247cc
PM
993
994 if (addr < SLICE_LOW_TOP) {
2fc251a8 995 lpsizes = get_paca()->mm_ctx_low_slices_psize;
3a8247cc 996 index = GET_LOW_SLICE_INDEX(addr);
7aa0727f 997 return (lpsizes >> (index * 4)) & 0xF;
3a8247cc 998 }
2fc251a8 999 hpsizes = get_paca()->mm_ctx_high_slices_psize;
7aa0727f
AK
1000 index = GET_HIGH_SLICE_INDEX(addr);
1001 mask_index = index & 0x1;
1002 return (hpsizes[index >> 1] >> (mask_index * 4)) & 0xF;
3a8247cc
PM
1003}
1004
1005#else
1006unsigned int get_paca_psize(unsigned long addr)
1007{
c33e54fa 1008 return get_paca()->mm_ctx_user_psize;
3a8247cc
PM
1009}
1010#endif
1011
721151d0
PM
1012/*
1013 * Demote a segment to using 4k pages.
1014 * For now this makes the whole process use 4k pages.
1015 */
721151d0 1016#ifdef CONFIG_PPC_64K_PAGES
fa28237c 1017void demote_segment_4k(struct mm_struct *mm, unsigned long addr)
16f1c746 1018{
3a8247cc 1019 if (get_slice_psize(mm, addr) == MMU_PAGE_4K)
721151d0 1020 return;
3a8247cc 1021 slice_set_range_psize(mm, addr, 1, MMU_PAGE_4K);
be3ebfe8 1022 copro_flush_all_slbs(mm);
a1dca346 1023 if ((get_paca_psize(addr) != MMU_PAGE_4K) && (current->mm == mm)) {
c395465d
MN
1024
1025 copy_mm_to_paca(&mm->context);
fa28237c
PM
1026 slb_flush_and_rebolt();
1027 }
721151d0 1028}
16f1c746 1029#endif /* CONFIG_PPC_64K_PAGES */
721151d0 1030
fa28237c
PM
1031#ifdef CONFIG_PPC_SUBPAGE_PROT
1032/*
1033 * This looks up a 2-bit protection code for a 4k subpage of a 64k page.
1034 * Userspace sets the subpage permissions using the subpage_prot system call.
1035 *
1036 * Result is 0: full permissions, _PAGE_RW: read-only,
73a1441a 1037 * _PAGE_RWX: no access.
fa28237c 1038 */
d28513bc 1039static int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c 1040{
d28513bc 1041 struct subpage_prot_table *spt = &mm->context.spt;
fa28237c
PM
1042 u32 spp = 0;
1043 u32 **sbpm, *sbpp;
1044
1045 if (ea >= spt->maxaddr)
1046 return 0;
b0d436c7 1047 if (ea < 0x100000000UL) {
fa28237c
PM
1048 /* addresses below 4GB use spt->low_prot */
1049 sbpm = spt->low_prot;
1050 } else {
1051 sbpm = spt->protptrs[ea >> SBP_L3_SHIFT];
1052 if (!sbpm)
1053 return 0;
1054 }
1055 sbpp = sbpm[(ea >> SBP_L2_SHIFT) & (SBP_L2_COUNT - 1)];
1056 if (!sbpp)
1057 return 0;
1058 spp = sbpp[(ea >> PAGE_SHIFT) & (SBP_L1_COUNT - 1)];
1059
1060 /* extract 2-bit bitfield for this 4k subpage */
1061 spp >>= 30 - 2 * ((ea >> 12) & 0xf);
1062
73a1441a
AK
1063 /*
1064 * 0 -> full premission
1065 * 1 -> Read only
1066 * 2 -> no access.
1067 * We return the flag that need to be cleared.
1068 */
1069 spp = ((spp & 2) ? _PAGE_RWX : 0) | ((spp & 1) ? _PAGE_WRITE : 0);
fa28237c
PM
1070 return spp;
1071}
1072
1073#else /* CONFIG_PPC_SUBPAGE_PROT */
d28513bc 1074static inline int subpage_protection(struct mm_struct *mm, unsigned long ea)
fa28237c
PM
1075{
1076 return 0;
1077}
1078#endif
1079
4b8692c0
BH
1080void hash_failure_debug(unsigned long ea, unsigned long access,
1081 unsigned long vsid, unsigned long trap,
d8139ebf 1082 int ssize, int psize, int lpsize, unsigned long pte)
4b8692c0
BH
1083{
1084 if (!printk_ratelimit())
1085 return;
1086 pr_info("mm: Hashing failure ! EA=0x%lx access=0x%lx current=%s\n",
1087 ea, access, current->comm);
d8139ebf
AK
1088 pr_info(" trap=0x%lx vsid=0x%lx ssize=%d base psize=%d psize %d pte=0x%lx\n",
1089 trap, vsid, ssize, psize, lpsize, pte);
4b8692c0
BH
1090}
1091
09567e7f
ME
1092static void check_paca_psize(unsigned long ea, struct mm_struct *mm,
1093 int psize, bool user_region)
1094{
1095 if (user_region) {
1096 if (psize != get_paca_psize(ea)) {
c395465d 1097 copy_mm_to_paca(&mm->context);
09567e7f
ME
1098 slb_flush_and_rebolt();
1099 }
1100 } else if (get_paca()->vmalloc_sllp !=
1101 mmu_psize_defs[mmu_vmalloc_psize].sllp) {
1102 get_paca()->vmalloc_sllp =
1103 mmu_psize_defs[mmu_vmalloc_psize].sllp;
1104 slb_vmalloc_update();
1105 }
1106}
1107
1da177e4
LT
1108/* Result code is:
1109 * 0 - handled
1110 * 1 - normal page fault
1111 * -1 - critical hash insertion error
fa28237c 1112 * -2 - access not permitted by subpage protection mechanism
1da177e4 1113 */
aefa5688
AK
1114int hash_page_mm(struct mm_struct *mm, unsigned long ea,
1115 unsigned long access, unsigned long trap,
1116 unsigned long flags)
1da177e4 1117{
891121e6 1118 bool is_thp;
ba12eede 1119 enum ctx_state prev_state = exception_enter();
a1128f8f 1120 pgd_t *pgdir;
1da177e4 1121 unsigned long vsid;
1da177e4 1122 pte_t *ptep;
a4fe3ce7 1123 unsigned hugeshift;
56aa4129 1124 const struct cpumask *tmp;
aefa5688 1125 int rc, user_region = 0;
1189be65 1126 int psize, ssize;
1da177e4 1127
3c726f8d
BH
1128 DBG_LOW("hash_page(ea=%016lx, access=%lx, trap=%lx\n",
1129 ea, access, trap);
cfcb3d80 1130 trace_hash_fault(ea, access, trap);
1f8d419e 1131
3c726f8d 1132 /* Get region & vsid */
1da177e4
LT
1133 switch (REGION_ID(ea)) {
1134 case USER_REGION_ID:
1135 user_region = 1;
3c726f8d
BH
1136 if (! mm) {
1137 DBG_LOW(" user region with no mm !\n");
ba12eede
LZ
1138 rc = 1;
1139 goto bail;
3c726f8d 1140 }
16c2d476 1141 psize = get_slice_psize(mm, ea);
1189be65
PM
1142 ssize = user_segment_size(ea);
1143 vsid = get_vsid(mm->context.id, ea, ssize);
1da177e4 1144 break;
1da177e4 1145 case VMALLOC_REGION_ID:
1189be65 1146 vsid = get_kernel_vsid(ea, mmu_kernel_ssize);
bf72aeba
PM
1147 if (ea < VMALLOC_END)
1148 psize = mmu_vmalloc_psize;
1149 else
1150 psize = mmu_io_psize;
1189be65 1151 ssize = mmu_kernel_ssize;
1da177e4 1152 break;
1da177e4
LT
1153 default:
1154 /* Not a valid range
1155 * Send the problem up to do_page_fault
1156 */
ba12eede
LZ
1157 rc = 1;
1158 goto bail;
1da177e4 1159 }
3c726f8d 1160 DBG_LOW(" mm=%p, mm->pgdir=%p, vsid=%016lx\n", mm, mm->pgd, vsid);
1da177e4 1161
c60ac569
AK
1162 /* Bad address. */
1163 if (!vsid) {
1164 DBG_LOW("Bad address!\n");
ba12eede
LZ
1165 rc = 1;
1166 goto bail;
c60ac569 1167 }
3c726f8d 1168 /* Get pgdir */
1da177e4 1169 pgdir = mm->pgd;
ba12eede
LZ
1170 if (pgdir == NULL) {
1171 rc = 1;
1172 goto bail;
1173 }
1da177e4 1174
3c726f8d 1175 /* Check CPU locality */
56aa4129
RR
1176 tmp = cpumask_of(smp_processor_id());
1177 if (user_region && cpumask_equal(mm_cpumask(mm), tmp))
aefa5688 1178 flags |= HPTE_LOCAL_UPDATE;
1da177e4 1179
16c2d476 1180#ifndef CONFIG_PPC_64K_PAGES
a4fe3ce7
DG
1181 /* If we use 4K pages and our psize is not 4K, then we might
1182 * be hitting a special driver mapping, and need to align the
1183 * address before we fetch the PTE.
1184 *
1185 * It could also be a hugepage mapping, in which case this is
1186 * not necessary, but it's not harmful, either.
16c2d476
BH
1187 */
1188 if (psize != MMU_PAGE_4K)
1189 ea &= ~((1ul << mmu_psize_defs[psize].shift) - 1);
1190#endif /* CONFIG_PPC_64K_PAGES */
1191
3c726f8d 1192 /* Get PTE and page size from page tables */
891121e6 1193 ptep = __find_linux_pte_or_hugepte(pgdir, ea, &is_thp, &hugeshift);
3c726f8d
BH
1194 if (ptep == NULL || !pte_present(*ptep)) {
1195 DBG_LOW(" no PTE !\n");
ba12eede
LZ
1196 rc = 1;
1197 goto bail;
3c726f8d
BH
1198 }
1199
ca91e6c0
BH
1200 /* Add _PAGE_PRESENT to the required access perm */
1201 access |= _PAGE_PRESENT;
1202
1203 /* Pre-check access permissions (will be re-checked atomically
1204 * in __hash_page_XX but this pre-check is a fast path
1205 */
ac29c640 1206 if (!check_pte_access(access, pte_val(*ptep))) {
ca91e6c0 1207 DBG_LOW(" no access !\n");
ba12eede
LZ
1208 rc = 1;
1209 goto bail;
ca91e6c0
BH
1210 }
1211
ba12eede 1212 if (hugeshift) {
891121e6 1213 if (is_thp)
6d492ecc 1214 rc = __hash_page_thp(ea, access, vsid, (pmd_t *)ptep,
aefa5688 1215 trap, flags, ssize, psize);
6d492ecc
AK
1216#ifdef CONFIG_HUGETLB_PAGE
1217 else
1218 rc = __hash_page_huge(ea, access, vsid, ptep, trap,
aefa5688 1219 flags, ssize, hugeshift, psize);
6d492ecc
AK
1220#else
1221 else {
1222 /*
1223 * if we have hugeshift, and is not transhuge with
1224 * hugetlb disabled, something is really wrong.
1225 */
1226 rc = 1;
1227 WARN_ON(1);
1228 }
1229#endif
a1dca346
IM
1230 if (current->mm == mm)
1231 check_paca_psize(ea, mm, psize, user_region);
09567e7f 1232
ba12eede
LZ
1233 goto bail;
1234 }
a4fe3ce7 1235
3c726f8d
BH
1236#ifndef CONFIG_PPC_64K_PAGES
1237 DBG_LOW(" i-pte: %016lx\n", pte_val(*ptep));
1238#else
1239 DBG_LOW(" i-pte: %016lx %016lx\n", pte_val(*ptep),
1240 pte_val(*(ptep + PTRS_PER_PTE)));
1241#endif
3c726f8d 1242 /* Do actual hashing */
16c2d476 1243#ifdef CONFIG_PPC_64K_PAGES
945537df
AK
1244 /* If H_PAGE_4K_PFN is set, make sure this is a 4k segment */
1245 if ((pte_val(*ptep) & H_PAGE_4K_PFN) && psize == MMU_PAGE_64K) {
721151d0
PM
1246 demote_segment_4k(mm, ea);
1247 psize = MMU_PAGE_4K;
1248 }
1249
16f1c746
BH
1250 /* If this PTE is non-cacheable and we have restrictions on
1251 * using non cacheable large pages, then we switch to 4k
1252 */
30bda41a 1253 if (mmu_ci_restrictions && psize == MMU_PAGE_64K && pte_ci(*ptep)) {
16f1c746
BH
1254 if (user_region) {
1255 demote_segment_4k(mm, ea);
1256 psize = MMU_PAGE_4K;
1257 } else if (ea < VMALLOC_END) {
1258 /*
1259 * some driver did a non-cacheable mapping
1260 * in vmalloc space, so switch vmalloc
1261 * to 4k pages
1262 */
1263 printk(KERN_ALERT "Reducing vmalloc segment "
1264 "to 4kB pages because of "
1265 "non-cacheable mapping\n");
1266 psize = mmu_vmalloc_psize = MMU_PAGE_4K;
be3ebfe8 1267 copro_flush_all_slbs(mm);
bf72aeba 1268 }
16f1c746 1269 }
09567e7f 1270
0863d7f2
AK
1271#endif /* CONFIG_PPC_64K_PAGES */
1272
a1dca346
IM
1273 if (current->mm == mm)
1274 check_paca_psize(ea, mm, psize, user_region);
16f1c746 1275
73b341ef 1276#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1277 if (psize == MMU_PAGE_64K)
aefa5688
AK
1278 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1279 flags, ssize);
3c726f8d 1280 else
73b341ef 1281#endif /* CONFIG_PPC_64K_PAGES */
fa28237c 1282 {
a1128f8f 1283 int spp = subpage_protection(mm, ea);
fa28237c
PM
1284 if (access & spp)
1285 rc = -2;
1286 else
1287 rc = __hash_page_4K(ea, access, vsid, ptep, trap,
aefa5688 1288 flags, ssize, spp);
fa28237c 1289 }
3c726f8d 1290
4b8692c0
BH
1291 /* Dump some info in case of hash insertion failure, they should
1292 * never happen so it is really useful to know if/when they do
1293 */
1294 if (rc == -1)
1295 hash_failure_debug(ea, access, vsid, trap, ssize, psize,
d8139ebf 1296 psize, pte_val(*ptep));
3c726f8d
BH
1297#ifndef CONFIG_PPC_64K_PAGES
1298 DBG_LOW(" o-pte: %016lx\n", pte_val(*ptep));
1299#else
1300 DBG_LOW(" o-pte: %016lx %016lx\n", pte_val(*ptep),
1301 pte_val(*(ptep + PTRS_PER_PTE)));
1302#endif
1303 DBG_LOW(" -> rc=%d\n", rc);
ba12eede
LZ
1304
1305bail:
1306 exception_exit(prev_state);
3c726f8d 1307 return rc;
1da177e4 1308}
a1dca346
IM
1309EXPORT_SYMBOL_GPL(hash_page_mm);
1310
aefa5688
AK
1311int hash_page(unsigned long ea, unsigned long access, unsigned long trap,
1312 unsigned long dsisr)
a1dca346 1313{
aefa5688 1314 unsigned long flags = 0;
a1dca346
IM
1315 struct mm_struct *mm = current->mm;
1316
1317 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1318 mm = &init_mm;
1319
aefa5688
AK
1320 if (dsisr & DSISR_NOHPTE)
1321 flags |= HPTE_NOHPTE_UPDATE;
1322
1323 return hash_page_mm(mm, ea, access, trap, flags);
a1dca346 1324}
67207b96 1325EXPORT_SYMBOL_GPL(hash_page);
1da177e4 1326
106713a1
AK
1327int __hash_page(unsigned long ea, unsigned long msr, unsigned long trap,
1328 unsigned long dsisr)
1329{
c7d54842 1330 unsigned long access = _PAGE_PRESENT | _PAGE_READ;
106713a1
AK
1331 unsigned long flags = 0;
1332 struct mm_struct *mm = current->mm;
1333
1334 if (REGION_ID(ea) == VMALLOC_REGION_ID)
1335 mm = &init_mm;
1336
1337 if (dsisr & DSISR_NOHPTE)
1338 flags |= HPTE_NOHPTE_UPDATE;
1339
1340 if (dsisr & DSISR_ISSTORE)
c7d54842 1341 access |= _PAGE_WRITE;
106713a1 1342 /*
ac29c640
AK
1343 * We set _PAGE_PRIVILEGED only when
1344 * kernel mode access kernel space.
1345 *
1346 * _PAGE_PRIVILEGED is NOT set
1347 * 1) when kernel mode access user space
1348 * 2) user space access kernel space.
106713a1 1349 */
ac29c640 1350 access |= _PAGE_PRIVILEGED;
106713a1 1351 if ((msr & MSR_PR) || (REGION_ID(ea) == USER_REGION_ID))
ac29c640 1352 access &= ~_PAGE_PRIVILEGED;
106713a1
AK
1353
1354 if (trap == 0x400)
1355 access |= _PAGE_EXEC;
1356
1357 return hash_page_mm(mm, ea, access, trap, flags);
1358}
1359
8bbc9b7b
ME
1360#ifdef CONFIG_PPC_MM_SLICES
1361static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1362{
aac55d75
ME
1363 int psize = get_slice_psize(mm, ea);
1364
8bbc9b7b 1365 /* We only prefault standard pages for now */
aac55d75
ME
1366 if (unlikely(psize != mm->context.user_psize))
1367 return false;
1368
1369 /*
1370 * Don't prefault if subpage protection is enabled for the EA.
1371 */
1372 if (unlikely((psize == MMU_PAGE_4K) && subpage_protection(mm, ea)))
8bbc9b7b
ME
1373 return false;
1374
1375 return true;
1376}
1377#else
1378static bool should_hash_preload(struct mm_struct *mm, unsigned long ea)
1379{
1380 return true;
1381}
1382#endif
1383
3c726f8d
BH
1384void hash_preload(struct mm_struct *mm, unsigned long ea,
1385 unsigned long access, unsigned long trap)
1da177e4 1386{
12bc9f6f 1387 int hugepage_shift;
3c726f8d 1388 unsigned long vsid;
0b97fee0 1389 pgd_t *pgdir;
3c726f8d 1390 pte_t *ptep;
3c726f8d 1391 unsigned long flags;
aefa5688 1392 int rc, ssize, update_flags = 0;
3c726f8d 1393
d0f13e3c
BH
1394 BUG_ON(REGION_ID(ea) != USER_REGION_ID);
1395
8bbc9b7b 1396 if (!should_hash_preload(mm, ea))
3c726f8d
BH
1397 return;
1398
1399 DBG_LOW("hash_preload(mm=%p, mm->pgdir=%p, ea=%016lx, access=%lx,"
1400 " trap=%lx\n", mm, mm->pgd, ea, access, trap);
1da177e4 1401
16f1c746 1402 /* Get Linux PTE if available */
3c726f8d
BH
1403 pgdir = mm->pgd;
1404 if (pgdir == NULL)
1405 return;
0ac52dd7
AK
1406
1407 /* Get VSID */
1408 ssize = user_segment_size(ea);
1409 vsid = get_vsid(mm->context.id, ea, ssize);
1410 if (!vsid)
1411 return;
1412 /*
1413 * Hash doesn't like irqs. Walking linux page table with irq disabled
1414 * saves us from holding multiple locks.
1415 */
1416 local_irq_save(flags);
1417
12bc9f6f
AK
1418 /*
1419 * THP pages use update_mmu_cache_pmd. We don't do
1420 * hash preload there. Hence can ignore THP here
1421 */
891121e6 1422 ptep = find_linux_pte_or_hugepte(pgdir, ea, NULL, &hugepage_shift);
3c726f8d 1423 if (!ptep)
0ac52dd7 1424 goto out_exit;
16f1c746 1425
12bc9f6f 1426 WARN_ON(hugepage_shift);
16f1c746 1427#ifdef CONFIG_PPC_64K_PAGES
945537df 1428 /* If either H_PAGE_4K_PFN or cache inhibited is set (and we are on
16f1c746
BH
1429 * a 64K kernel), then we don't preload, hash_page() will take
1430 * care of it once we actually try to access the page.
1431 * That way we don't have to duplicate all of the logic for segment
1432 * page size demotion here
1433 */
945537df 1434 if ((pte_val(*ptep) & H_PAGE_4K_PFN) || pte_ci(*ptep))
0ac52dd7 1435 goto out_exit;
16f1c746
BH
1436#endif /* CONFIG_PPC_64K_PAGES */
1437
16c2d476 1438 /* Is that local to this CPU ? */
56aa4129 1439 if (cpumask_equal(mm_cpumask(mm), cpumask_of(smp_processor_id())))
aefa5688 1440 update_flags |= HPTE_LOCAL_UPDATE;
16c2d476
BH
1441
1442 /* Hash it in */
73b341ef 1443#ifdef CONFIG_PPC_64K_PAGES
bf72aeba 1444 if (mm->context.user_psize == MMU_PAGE_64K)
aefa5688
AK
1445 rc = __hash_page_64K(ea, access, vsid, ptep, trap,
1446 update_flags, ssize);
1da177e4 1447 else
73b341ef 1448#endif /* CONFIG_PPC_64K_PAGES */
aefa5688
AK
1449 rc = __hash_page_4K(ea, access, vsid, ptep, trap, update_flags,
1450 ssize, subpage_protection(mm, ea));
4b8692c0
BH
1451
1452 /* Dump some info in case of hash insertion failure, they should
1453 * never happen so it is really useful to know if/when they do
1454 */
1455 if (rc == -1)
1456 hash_failure_debug(ea, access, vsid, trap, ssize,
d8139ebf
AK
1457 mm->context.user_psize,
1458 mm->context.user_psize,
1459 pte_val(*ptep));
0ac52dd7 1460out_exit:
3c726f8d
BH
1461 local_irq_restore(flags);
1462}
1463
f6ab0b92
BH
1464/* WARNING: This is called from hash_low_64.S, if you change this prototype,
1465 * do not forget to update the assembly call site !
1466 */
5524a27d 1467void flush_hash_page(unsigned long vpn, real_pte_t pte, int psize, int ssize,
aefa5688 1468 unsigned long flags)
3c726f8d
BH
1469{
1470 unsigned long hash, index, shift, hidx, slot;
aefa5688 1471 int local = flags & HPTE_LOCAL_UPDATE;
3c726f8d 1472
5524a27d
AK
1473 DBG_LOW("flush_hash_page(vpn=%016lx)\n", vpn);
1474 pte_iterate_hashed_subpages(pte, psize, vpn, index, shift) {
1475 hash = hpt_hash(vpn, shift, ssize);
3c726f8d
BH
1476 hidx = __rpte_to_hidx(pte, index);
1477 if (hidx & _PTEIDX_SECONDARY)
1478 hash = ~hash;
1479 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1480 slot += hidx & _PTEIDX_GROUP_IX;
5c339919 1481 DBG_LOW(" sub %ld: hash=%lx, hidx=%lx\n", index, slot, hidx);
db3d8534
AK
1482 /*
1483 * We use same base page size and actual psize, because we don't
1484 * use these functions for hugepage
1485 */
7025776e
BH
1486 mmu_hash_ops.hpte_invalidate(slot, vpn, psize, psize,
1487 ssize, local);
3c726f8d 1488 } pte_iterate_hashed_end();
bc2a9408
MN
1489
1490#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1491 /* Transactions are not aborted by tlbiel, only tlbie.
1492 * Without, syncing a page back to a block device w/ PIO could pick up
1493 * transactional data (bad!) so we force an abort here. Before the
1494 * sync the page will be made read-only, which will flush_hash_page.
1495 * BIG ISSUE here: if the kernel uses a page from userspace without
1496 * unmapping it first, it may see the speculated version.
1497 */
1498 if (local && cpu_has_feature(CPU_FTR_TM) &&
c2fd22df 1499 current->thread.regs &&
bc2a9408
MN
1500 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1501 tm_enable();
1502 tm_abort(TM_CAUSE_TLBI);
1503 }
1504#endif
1da177e4
LT
1505}
1506
f1581bf1
AK
1507#ifdef CONFIG_TRANSPARENT_HUGEPAGE
1508void flush_hash_hugepage(unsigned long vsid, unsigned long addr,
aefa5688
AK
1509 pmd_t *pmdp, unsigned int psize, int ssize,
1510 unsigned long flags)
f1581bf1
AK
1511{
1512 int i, max_hpte_count, valid;
1513 unsigned long s_addr;
1514 unsigned char *hpte_slot_array;
1515 unsigned long hidx, shift, vpn, hash, slot;
aefa5688 1516 int local = flags & HPTE_LOCAL_UPDATE;
f1581bf1
AK
1517
1518 s_addr = addr & HPAGE_PMD_MASK;
1519 hpte_slot_array = get_hpte_slot_array(pmdp);
1520 /*
1521 * IF we try to do a HUGE PTE update after a withdraw is done.
1522 * we will find the below NULL. This happens when we do
1523 * split_huge_page_pmd
1524 */
1525 if (!hpte_slot_array)
1526 return;
1527
7025776e
BH
1528 if (mmu_hash_ops.hugepage_invalidate) {
1529 mmu_hash_ops.hugepage_invalidate(vsid, s_addr, hpte_slot_array,
1530 psize, ssize, local);
d557b098
AK
1531 goto tm_abort;
1532 }
f1581bf1
AK
1533 /*
1534 * No bluk hpte removal support, invalidate each entry
1535 */
1536 shift = mmu_psize_defs[psize].shift;
1537 max_hpte_count = HPAGE_PMD_SIZE >> shift;
1538 for (i = 0; i < max_hpte_count; i++) {
1539 /*
1540 * 8 bits per each hpte entries
1541 * 000| [ secondary group (one bit) | hidx (3 bits) | valid bit]
1542 */
1543 valid = hpte_valid(hpte_slot_array, i);
1544 if (!valid)
1545 continue;
1546 hidx = hpte_hash_index(hpte_slot_array, i);
1547
1548 /* get the vpn */
1549 addr = s_addr + (i * (1ul << shift));
1550 vpn = hpt_vpn(addr, vsid, ssize);
1551 hash = hpt_hash(vpn, shift, ssize);
1552 if (hidx & _PTEIDX_SECONDARY)
1553 hash = ~hash;
1554
1555 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1556 slot += hidx & _PTEIDX_GROUP_IX;
7025776e
BH
1557 mmu_hash_ops.hpte_invalidate(slot, vpn, psize,
1558 MMU_PAGE_16M, ssize, local);
d557b098
AK
1559 }
1560tm_abort:
1561#ifdef CONFIG_PPC_TRANSACTIONAL_MEM
1562 /* Transactions are not aborted by tlbiel, only tlbie.
1563 * Without, syncing a page back to a block device w/ PIO could pick up
1564 * transactional data (bad!) so we force an abort here. Before the
1565 * sync the page will be made read-only, which will flush_hash_page.
1566 * BIG ISSUE here: if the kernel uses a page from userspace without
1567 * unmapping it first, it may see the speculated version.
1568 */
1569 if (local && cpu_has_feature(CPU_FTR_TM) &&
1570 current->thread.regs &&
1571 MSR_TM_ACTIVE(current->thread.regs->msr)) {
1572 tm_enable();
1573 tm_abort(TM_CAUSE_TLBI);
f1581bf1 1574 }
d557b098 1575#endif
2e826695 1576 return;
f1581bf1
AK
1577}
1578#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
1579
61b1a942 1580void flush_hash_range(unsigned long number, int local)
1da177e4 1581{
7025776e
BH
1582 if (mmu_hash_ops.flush_hash_range)
1583 mmu_hash_ops.flush_hash_range(number, local);
3c726f8d 1584 else {
1da177e4 1585 int i;
61b1a942 1586 struct ppc64_tlb_batch *batch =
69111bac 1587 this_cpu_ptr(&ppc64_tlb_batch);
1da177e4
LT
1588
1589 for (i = 0; i < number; i++)
5524a27d 1590 flush_hash_page(batch->vpn[i], batch->pte[i],
1189be65 1591 batch->psize, batch->ssize, local);
1da177e4
LT
1592 }
1593}
1594
1da177e4
LT
1595/*
1596 * low_hash_fault is called when we the low level hash code failed
1597 * to instert a PTE due to an hypervisor error
1598 */
fa28237c 1599void low_hash_fault(struct pt_regs *regs, unsigned long address, int rc)
1da177e4 1600{
ba12eede
LZ
1601 enum ctx_state prev_state = exception_enter();
1602
1da177e4 1603 if (user_mode(regs)) {
fa28237c
PM
1604#ifdef CONFIG_PPC_SUBPAGE_PROT
1605 if (rc == -2)
1606 _exception(SIGSEGV, regs, SEGV_ACCERR, address);
1607 else
1608#endif
1609 _exception(SIGBUS, regs, BUS_ADRERR, address);
1610 } else
1611 bad_page_fault(regs, address, SIGBUS);
ba12eede
LZ
1612
1613 exception_exit(prev_state);
1da177e4 1614}
370a908d 1615
b170bd3d
LZ
1616long hpte_insert_repeating(unsigned long hash, unsigned long vpn,
1617 unsigned long pa, unsigned long rflags,
1618 unsigned long vflags, int psize, int ssize)
1619{
1620 unsigned long hpte_group;
1621 long slot;
1622
1623repeat:
1624 hpte_group = ((hash & htab_hash_mask) *
1625 HPTES_PER_GROUP) & ~0x7UL;
1626
1627 /* Insert into the hash table, primary slot */
7025776e
BH
1628 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags, vflags,
1629 psize, psize, ssize);
b170bd3d
LZ
1630
1631 /* Primary is full, try the secondary */
1632 if (unlikely(slot == -1)) {
1633 hpte_group = ((~hash & htab_hash_mask) *
1634 HPTES_PER_GROUP) & ~0x7UL;
7025776e
BH
1635 slot = mmu_hash_ops.hpte_insert(hpte_group, vpn, pa, rflags,
1636 vflags | HPTE_V_SECONDARY,
1637 psize, psize, ssize);
b170bd3d
LZ
1638 if (slot == -1) {
1639 if (mftb() & 0x1)
1640 hpte_group = ((hash & htab_hash_mask) *
1641 HPTES_PER_GROUP)&~0x7UL;
1642
7025776e 1643 mmu_hash_ops.hpte_remove(hpte_group);
b170bd3d
LZ
1644 goto repeat;
1645 }
1646 }
1647
1648 return slot;
1649}
1650
370a908d
BH
1651#ifdef CONFIG_DEBUG_PAGEALLOC
1652static void kernel_map_linear_page(unsigned long vaddr, unsigned long lmi)
1653{
016af59f 1654 unsigned long hash;
1189be65 1655 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1656 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
09f3f326 1657 unsigned long mode = htab_convert_pte_flags(pgprot_val(PAGE_KERNEL));
016af59f 1658 long ret;
370a908d 1659
5524a27d 1660 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d 1661
c60ac569
AK
1662 /* Don't create HPTE entries for bad address */
1663 if (!vsid)
1664 return;
016af59f
LZ
1665
1666 ret = hpte_insert_repeating(hash, vpn, __pa(vaddr), mode,
1667 HPTE_V_BOLTED,
1668 mmu_linear_psize, mmu_kernel_ssize);
1669
370a908d
BH
1670 BUG_ON (ret < 0);
1671 spin_lock(&linear_map_hash_lock);
1672 BUG_ON(linear_map_hash_slots[lmi] & 0x80);
1673 linear_map_hash_slots[lmi] = ret | 0x80;
1674 spin_unlock(&linear_map_hash_lock);
1675}
1676
1677static void kernel_unmap_linear_page(unsigned long vaddr, unsigned long lmi)
1678{
1189be65
PM
1679 unsigned long hash, hidx, slot;
1680 unsigned long vsid = get_kernel_vsid(vaddr, mmu_kernel_ssize);
5524a27d 1681 unsigned long vpn = hpt_vpn(vaddr, vsid, mmu_kernel_ssize);
370a908d 1682
5524a27d 1683 hash = hpt_hash(vpn, PAGE_SHIFT, mmu_kernel_ssize);
370a908d
BH
1684 spin_lock(&linear_map_hash_lock);
1685 BUG_ON(!(linear_map_hash_slots[lmi] & 0x80));
1686 hidx = linear_map_hash_slots[lmi] & 0x7f;
1687 linear_map_hash_slots[lmi] = 0;
1688 spin_unlock(&linear_map_hash_lock);
1689 if (hidx & _PTEIDX_SECONDARY)
1690 hash = ~hash;
1691 slot = (hash & htab_hash_mask) * HPTES_PER_GROUP;
1692 slot += hidx & _PTEIDX_GROUP_IX;
7025776e
BH
1693 mmu_hash_ops.hpte_invalidate(slot, vpn, mmu_linear_psize,
1694 mmu_linear_psize,
1695 mmu_kernel_ssize, 0);
370a908d
BH
1696}
1697
031bc574 1698void __kernel_map_pages(struct page *page, int numpages, int enable)
370a908d
BH
1699{
1700 unsigned long flags, vaddr, lmi;
1701 int i;
1702
1703 local_irq_save(flags);
1704 for (i = 0; i < numpages; i++, page++) {
1705 vaddr = (unsigned long)page_address(page);
1706 lmi = __pa(vaddr) >> PAGE_SHIFT;
1707 if (lmi >= linear_map_hash_count)
1708 continue;
1709 if (enable)
1710 kernel_map_linear_page(vaddr, lmi);
1711 else
1712 kernel_unmap_linear_page(vaddr, lmi);
1713 }
1714 local_irq_restore(flags);
1715}
1716#endif /* CONFIG_DEBUG_PAGEALLOC */
cd3db0c4 1717
756d08d1 1718void hash__setup_initial_memory_limit(phys_addr_t first_memblock_base,
cd3db0c4
BH
1719 phys_addr_t first_memblock_size)
1720{
1721 /* We don't currently support the first MEMBLOCK not mapping 0
1722 * physical on those processors
1723 */
1724 BUG_ON(first_memblock_base != 0);
1725
1726 /* On LPAR systems, the first entry is our RMA region,
1727 * non-LPAR 64-bit hash MMU systems don't have a limitation
1728 * on real mode access, but using the first entry works well
1729 * enough. We also clamp it to 1G to avoid some funky things
1730 * such as RTAS bugs etc...
1731 */
1732 ppc64_rma_size = min_t(u64, first_memblock_size, 0x40000000);
1733
1734 /* Finally limit subsequent allocations */
1735 memblock_set_current_limit(ppc64_rma_size);
1736}
This page took 1.002498 seconds and 5 git commands to generate.