powerpc: Disable RELOCATABLE for COMPILE_TEST with PPC64
[deliverable/linux.git] / arch / powerpc / perf / core-book3s.c
CommitLineData
4574910e 1/*
cdd6c482 2 * Performance event support - powerpc architecture code
4574910e
PM
3 *
4 * Copyright 2008-2009 Paul Mackerras, IBM Corporation.
5 *
6 * This program is free software; you can redistribute it and/or
7 * modify it under the terms of the GNU General Public License
8 * as published by the Free Software Foundation; either version
9 * 2 of the License, or (at your option) any later version.
10 */
11#include <linux/kernel.h>
12#include <linux/sched.h>
cdd6c482 13#include <linux/perf_event.h>
4574910e
PM
14#include <linux/percpu.h>
15#include <linux/hardirq.h>
69123184 16#include <linux/uaccess.h>
4574910e
PM
17#include <asm/reg.h>
18#include <asm/pmc.h>
01d0287f 19#include <asm/machdep.h>
0475f9ea 20#include <asm/firmware.h>
0bbd0d4b 21#include <asm/ptrace.h>
69123184 22#include <asm/code-patching.h>
4574910e 23
3925f46b
AK
24#define BHRB_MAX_ENTRIES 32
25#define BHRB_TARGET 0x0000000000000002
26#define BHRB_PREDICTION 0x0000000000000001
b0d436c7 27#define BHRB_EA 0xFFFFFFFFFFFFFFFCUL
3925f46b 28
cdd6c482
IM
29struct cpu_hw_events {
30 int n_events;
4574910e
PM
31 int n_percpu;
32 int disabled;
33 int n_added;
ab7ef2e5
PM
34 int n_limited;
35 u8 pmcs_enabled;
cdd6c482
IM
36 struct perf_event *event[MAX_HWEVENTS];
37 u64 events[MAX_HWEVENTS];
38 unsigned int flags[MAX_HWEVENTS];
448d64f8 39 unsigned long mmcr[3];
a8f90e90
PM
40 struct perf_event *limited_counter[MAX_LIMITED_HWCOUNTERS];
41 u8 limited_hwidx[MAX_LIMITED_HWCOUNTERS];
cdd6c482
IM
42 u64 alternatives[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
43 unsigned long amasks[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
44 unsigned long avalues[MAX_HWEVENTS][MAX_EVENT_ALTERNATIVES];
8e6d5573
LM
45
46 unsigned int group_flag;
47 int n_txn_start;
3925f46b
AK
48
49 /* BHRB bits */
50 u64 bhrb_filter; /* BHRB HW branch filter */
51 int bhrb_users;
52 void *bhrb_context;
53 struct perf_branch_stack bhrb_stack;
54 struct perf_branch_entry bhrb_entries[BHRB_MAX_ENTRIES];
4574910e 55};
3925f46b 56
cdd6c482 57DEFINE_PER_CPU(struct cpu_hw_events, cpu_hw_events);
4574910e
PM
58
59struct power_pmu *ppmu;
60
d095cd46 61/*
57c0c15b 62 * Normally, to ignore kernel events we set the FCS (freeze counters
d095cd46
PM
63 * in supervisor mode) bit in MMCR0, but if the kernel runs with the
64 * hypervisor bit set in the MSR, or if we are running on a processor
65 * where the hypervisor bit is forced to 1 (as on Apple G5 processors),
66 * then we need to use the FCHV bit to ignore kernel events.
67 */
cdd6c482 68static unsigned int freeze_events_kernel = MMCR0_FCS;
d095cd46 69
98fb1807
PM
70/*
71 * 32-bit doesn't have MMCRA but does have an MMCR2,
72 * and a few other names are different.
73 */
74#ifdef CONFIG_PPC32
75
76#define MMCR0_FCHV 0
77#define MMCR0_PMCjCE MMCR0_PMCnCE
7a7a41f9 78#define MMCR0_FC56 0
378a6ee9 79#define MMCR0_PMAO 0
330a1eb7 80#define MMCR0_EBE 0
76cb8a78 81#define MMCR0_BHRBA 0
330a1eb7
ME
82#define MMCR0_PMCC 0
83#define MMCR0_PMCC_U6 0
98fb1807
PM
84
85#define SPRN_MMCRA SPRN_MMCR2
86#define MMCRA_SAMPLE_ENABLE 0
87
88static inline unsigned long perf_ip_adjust(struct pt_regs *regs)
89{
90 return 0;
91}
98fb1807
PM
92static inline void perf_get_data_addr(struct pt_regs *regs, u64 *addrp) { }
93static inline u32 perf_get_misc_flags(struct pt_regs *regs)
94{
95 return 0;
96}
75382aa7
AB
97static inline void perf_read_regs(struct pt_regs *regs)
98{
99 regs->result = 0;
100}
98fb1807
PM
101static inline int perf_intr_is_nmi(struct pt_regs *regs)
102{
103 return 0;
104}
105
e6878835 106static inline int siar_valid(struct pt_regs *regs)
107{
108 return 1;
109}
110
330a1eb7
ME
111static bool is_ebb_event(struct perf_event *event) { return false; }
112static int ebb_event_check(struct perf_event *event) { return 0; }
113static void ebb_event_add(struct perf_event *event) { }
114static void ebb_switch_out(unsigned long mmcr0) { }
115static unsigned long ebb_switch_in(bool ebb, unsigned long mmcr0)
116{
117 return mmcr0;
118}
119
d52f2dc4
MN
120static inline void power_pmu_bhrb_enable(struct perf_event *event) {}
121static inline void power_pmu_bhrb_disable(struct perf_event *event) {}
122void power_pmu_flush_branch_stack(void) {}
123static inline void power_pmu_bhrb_read(struct cpu_hw_events *cpuhw) {}
c2e37a26 124static void pmao_restore_workaround(bool ebb) { }
98fb1807
PM
125#endif /* CONFIG_PPC32 */
126
33904054
ME
127static bool regs_use_siar(struct pt_regs *regs)
128{
cbda6aa1 129 return !!regs->result;
33904054
ME
130}
131
98fb1807
PM
132/*
133 * Things that are specific to 64-bit implementations.
134 */
135#ifdef CONFIG_PPC64
136
137static inline unsigned long perf_ip_adjust(struct pt_regs *regs)
138{
139 unsigned long mmcra = regs->dsisr;
140
7a786832 141 if ((ppmu->flags & PPMU_HAS_SSLOT) && (mmcra & MMCRA_SAMPLE_ENABLE)) {
98fb1807
PM
142 unsigned long slot = (mmcra & MMCRA_SLOT) >> MMCRA_SLOT_SHIFT;
143 if (slot > 1)
144 return 4 * (slot - 1);
145 }
7a786832 146
98fb1807
PM
147 return 0;
148}
149
98fb1807
PM
150/*
151 * The user wants a data address recorded.
152 * If we're not doing instruction sampling, give them the SDAR
153 * (sampled data address). If we are doing instruction sampling, then
154 * only give them the SDAR if it corresponds to the instruction
58a032c3
ME
155 * pointed to by SIAR; this is indicated by the [POWER6_]MMCRA_SDSYNC, the
156 * [POWER7P_]MMCRA_SDAR_VALID bit in MMCRA, or the SDAR_VALID bit in SIER.
98fb1807
PM
157 */
158static inline void perf_get_data_addr(struct pt_regs *regs, u64 *addrp)
159{
160 unsigned long mmcra = regs->dsisr;
58a032c3 161 bool sdar_valid;
e6878835 162
58a032c3
ME
163 if (ppmu->flags & PPMU_HAS_SIER)
164 sdar_valid = regs->dar & SIER_SDAR_VALID;
165 else {
166 unsigned long sdsync;
167
168 if (ppmu->flags & PPMU_SIAR_VALID)
169 sdsync = POWER7P_MMCRA_SDAR_VALID;
170 else if (ppmu->flags & PPMU_ALT_SIPR)
171 sdsync = POWER6_MMCRA_SDSYNC;
172 else
173 sdsync = MMCRA_SDSYNC;
174
175 sdar_valid = mmcra & sdsync;
176 }
98fb1807 177
58a032c3 178 if (!(mmcra & MMCRA_SAMPLE_ENABLE) || sdar_valid)
98fb1807
PM
179 *addrp = mfspr(SPRN_SDAR);
180}
181
5682c460 182static bool regs_sihv(struct pt_regs *regs)
68b30bb9
AB
183{
184 unsigned long sihv = MMCRA_SIHV;
185
8f61aa32
ME
186 if (ppmu->flags & PPMU_HAS_SIER)
187 return !!(regs->dar & SIER_SIHV);
188
68b30bb9
AB
189 if (ppmu->flags & PPMU_ALT_SIPR)
190 sihv = POWER6_MMCRA_SIHV;
191
5682c460 192 return !!(regs->dsisr & sihv);
68b30bb9
AB
193}
194
5682c460 195static bool regs_sipr(struct pt_regs *regs)
68b30bb9
AB
196{
197 unsigned long sipr = MMCRA_SIPR;
198
8f61aa32
ME
199 if (ppmu->flags & PPMU_HAS_SIER)
200 return !!(regs->dar & SIER_SIPR);
201
68b30bb9
AB
202 if (ppmu->flags & PPMU_ALT_SIPR)
203 sipr = POWER6_MMCRA_SIPR;
204
5682c460 205 return !!(regs->dsisr & sipr);
68b30bb9
AB
206}
207
1ce447b9
BH
208static inline u32 perf_flags_from_msr(struct pt_regs *regs)
209{
210 if (regs->msr & MSR_PR)
211 return PERF_RECORD_MISC_USER;
212 if ((regs->msr & MSR_HV) && freeze_events_kernel != MMCR0_FCHV)
213 return PERF_RECORD_MISC_HYPERVISOR;
214 return PERF_RECORD_MISC_KERNEL;
215}
216
98fb1807
PM
217static inline u32 perf_get_misc_flags(struct pt_regs *regs)
218{
33904054 219 bool use_siar = regs_use_siar(regs);
98fb1807 220
75382aa7 221 if (!use_siar)
1ce447b9
BH
222 return perf_flags_from_msr(regs);
223
224 /*
225 * If we don't have flags in MMCRA, rather than using
226 * the MSR, we intuit the flags from the address in
227 * SIAR which should give slightly more reliable
228 * results
229 */
cbda6aa1 230 if (ppmu->flags & PPMU_NO_SIPR) {
1ce447b9
BH
231 unsigned long siar = mfspr(SPRN_SIAR);
232 if (siar >= PAGE_OFFSET)
233 return PERF_RECORD_MISC_KERNEL;
234 return PERF_RECORD_MISC_USER;
235 }
98fb1807 236
7abb840b 237 /* PR has priority over HV, so order below is important */
5682c460 238 if (regs_sipr(regs))
7abb840b 239 return PERF_RECORD_MISC_USER;
5682c460
ME
240
241 if (regs_sihv(regs) && (freeze_events_kernel != MMCR0_FCHV))
cdd6c482 242 return PERF_RECORD_MISC_HYPERVISOR;
5682c460 243
7abb840b 244 return PERF_RECORD_MISC_KERNEL;
98fb1807
PM
245}
246
247/*
248 * Overload regs->dsisr to store MMCRA so we only need to read it once
249 * on each interrupt.
8f61aa32 250 * Overload regs->dar to store SIER if we have it.
75382aa7
AB
251 * Overload regs->result to specify whether we should use the MSR (result
252 * is zero) or the SIAR (result is non zero).
98fb1807
PM
253 */
254static inline void perf_read_regs(struct pt_regs *regs)
255{
75382aa7
AB
256 unsigned long mmcra = mfspr(SPRN_MMCRA);
257 int marked = mmcra & MMCRA_SAMPLE_ENABLE;
258 int use_siar;
259
5682c460 260 regs->dsisr = mmcra;
8f61aa32 261
cbda6aa1
ME
262 if (ppmu->flags & PPMU_HAS_SIER)
263 regs->dar = mfspr(SPRN_SIER);
8f61aa32 264
5c093efa
AB
265 /*
266 * If this isn't a PMU exception (eg a software event) the SIAR is
267 * not valid. Use pt_regs.
268 *
269 * If it is a marked event use the SIAR.
270 *
271 * If the PMU doesn't update the SIAR for non marked events use
272 * pt_regs.
273 *
274 * If the PMU has HV/PR flags then check to see if they
275 * place the exception in userspace. If so, use pt_regs. In
276 * continuous sampling mode the SIAR and the PMU exception are
277 * not synchronised, so they may be many instructions apart.
278 * This can result in confusing backtraces. We still want
279 * hypervisor samples as well as samples in the kernel with
280 * interrupts off hence the userspace check.
281 */
75382aa7
AB
282 if (TRAP(regs) != 0xf00)
283 use_siar = 0;
5c093efa
AB
284 else if (marked)
285 use_siar = 1;
286 else if ((ppmu->flags & PPMU_NO_CONT_SAMPLING))
287 use_siar = 0;
cbda6aa1 288 else if (!(ppmu->flags & PPMU_NO_SIPR) && regs_sipr(regs))
75382aa7
AB
289 use_siar = 0;
290 else
291 use_siar = 1;
292
cbda6aa1 293 regs->result = use_siar;
98fb1807
PM
294}
295
296/*
297 * If interrupts were soft-disabled when a PMU interrupt occurs, treat
298 * it as an NMI.
299 */
300static inline int perf_intr_is_nmi(struct pt_regs *regs)
301{
302 return !regs->softe;
303}
304
e6878835 305/*
306 * On processors like P7+ that have the SIAR-Valid bit, marked instructions
307 * must be sampled only if the SIAR-valid bit is set.
308 *
309 * For unmarked instructions and for processors that don't have the SIAR-Valid
310 * bit, assume that SIAR is valid.
311 */
312static inline int siar_valid(struct pt_regs *regs)
313{
314 unsigned long mmcra = regs->dsisr;
315 int marked = mmcra & MMCRA_SAMPLE_ENABLE;
316
58a032c3
ME
317 if (marked) {
318 if (ppmu->flags & PPMU_HAS_SIER)
319 return regs->dar & SIER_SIAR_VALID;
320
321 if (ppmu->flags & PPMU_SIAR_VALID)
322 return mmcra & POWER7P_MMCRA_SIAR_VALID;
323 }
e6878835 324
325 return 1;
326}
327
d52f2dc4
MN
328
329/* Reset all possible BHRB entries */
330static void power_pmu_bhrb_reset(void)
331{
332 asm volatile(PPC_CLRBHRB);
333}
334
335static void power_pmu_bhrb_enable(struct perf_event *event)
336{
337 struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);
338
339 if (!ppmu->bhrb_nr)
340 return;
341
342 /* Clear BHRB if we changed task context to avoid data leaks */
343 if (event->ctx->task && cpuhw->bhrb_context != event->ctx) {
344 power_pmu_bhrb_reset();
345 cpuhw->bhrb_context = event->ctx;
346 }
347 cpuhw->bhrb_users++;
348}
349
350static void power_pmu_bhrb_disable(struct perf_event *event)
351{
352 struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);
353
354 if (!ppmu->bhrb_nr)
355 return;
356
357 cpuhw->bhrb_users--;
358 WARN_ON_ONCE(cpuhw->bhrb_users < 0);
359
360 if (!cpuhw->disabled && !cpuhw->bhrb_users) {
361 /* BHRB cannot be turned off when other
362 * events are active on the PMU.
363 */
364
365 /* avoid stale pointer */
366 cpuhw->bhrb_context = NULL;
367 }
368}
369
370/* Called from ctxsw to prevent one process's branch entries to
371 * mingle with the other process's entries during context switch.
372 */
373void power_pmu_flush_branch_stack(void)
374{
375 if (ppmu->bhrb_nr)
376 power_pmu_bhrb_reset();
377}
69123184
MN
378/* Calculate the to address for a branch */
379static __u64 power_pmu_bhrb_to(u64 addr)
380{
381 unsigned int instr;
382 int ret;
383 __u64 target;
384
385 if (is_kernel_addr(addr))
386 return branch_target((unsigned int *)addr);
387
388 /* Userspace: need copy instruction here then translate it */
389 pagefault_disable();
390 ret = __get_user_inatomic(instr, (unsigned int __user *)addr);
391 if (ret) {
392 pagefault_enable();
393 return 0;
394 }
395 pagefault_enable();
396
397 target = branch_target(&instr);
398 if ((!target) || (instr & BRANCH_ABSOLUTE))
399 return target;
400
401 /* Translate relative branch target from kernel to user address */
402 return target - (unsigned long)&instr + addr;
403}
d52f2dc4 404
d52f2dc4 405/* Processing BHRB entries */
506e70d1 406void power_pmu_bhrb_read(struct cpu_hw_events *cpuhw)
d52f2dc4
MN
407{
408 u64 val;
409 u64 addr;
506e70d1 410 int r_index, u_index, pred;
d52f2dc4
MN
411
412 r_index = 0;
413 u_index = 0;
414 while (r_index < ppmu->bhrb_nr) {
415 /* Assembly read function */
506e70d1
MN
416 val = read_bhrb(r_index++);
417 if (!val)
418 /* Terminal marker: End of valid BHRB entries */
d52f2dc4 419 break;
506e70d1 420 else {
d52f2dc4
MN
421 addr = val & BHRB_EA;
422 pred = val & BHRB_PREDICTION;
d52f2dc4 423
506e70d1
MN
424 if (!addr)
425 /* invalid entry */
d52f2dc4 426 continue;
d52f2dc4 427
506e70d1
MN
428 /* Branches are read most recent first (ie. mfbhrb 0 is
429 * the most recent branch).
430 * There are two types of valid entries:
431 * 1) a target entry which is the to address of a
432 * computed goto like a blr,bctr,btar. The next
433 * entry read from the bhrb will be branch
434 * corresponding to this target (ie. the actual
435 * blr/bctr/btar instruction).
436 * 2) a from address which is an actual branch. If a
437 * target entry proceeds this, then this is the
438 * matching branch for that target. If this is not
439 * following a target entry, then this is a branch
440 * where the target is given as an immediate field
441 * in the instruction (ie. an i or b form branch).
442 * In this case we need to read the instruction from
443 * memory to determine the target/to address.
444 */
d52f2dc4 445
d52f2dc4 446 if (val & BHRB_TARGET) {
506e70d1
MN
447 /* Target branches use two entries
448 * (ie. computed gotos/XL form)
449 */
450 cpuhw->bhrb_entries[u_index].to = addr;
451 cpuhw->bhrb_entries[u_index].mispred = pred;
452 cpuhw->bhrb_entries[u_index].predicted = ~pred;
d52f2dc4 453
506e70d1
MN
454 /* Get from address in next entry */
455 val = read_bhrb(r_index++);
456 addr = val & BHRB_EA;
457 if (val & BHRB_TARGET) {
458 /* Shouldn't have two targets in a
459 row.. Reset index and try again */
460 r_index--;
461 addr = 0;
462 }
463 cpuhw->bhrb_entries[u_index].from = addr;
d52f2dc4 464 } else {
506e70d1
MN
465 /* Branches to immediate field
466 (ie I or B form) */
d52f2dc4 467 cpuhw->bhrb_entries[u_index].from = addr;
69123184
MN
468 cpuhw->bhrb_entries[u_index].to =
469 power_pmu_bhrb_to(addr);
d52f2dc4
MN
470 cpuhw->bhrb_entries[u_index].mispred = pred;
471 cpuhw->bhrb_entries[u_index].predicted = ~pred;
d52f2dc4 472 }
506e70d1
MN
473 u_index++;
474
d52f2dc4
MN
475 }
476 }
477 cpuhw->bhrb_stack.nr = u_index;
478 return;
479}
480
330a1eb7
ME
481static bool is_ebb_event(struct perf_event *event)
482{
483 /*
484 * This could be a per-PMU callback, but we'd rather avoid the cost. We
485 * check that the PMU supports EBB, meaning those that don't can still
486 * use bit 63 of the event code for something else if they wish.
487 */
4d9690dd 488 return (ppmu->flags & PPMU_ARCH_207S) &&
8d7c55d0 489 ((event->attr.config >> PERF_EVENT_CONFIG_EBB_SHIFT) & 1);
330a1eb7
ME
490}
491
492static int ebb_event_check(struct perf_event *event)
493{
494 struct perf_event *leader = event->group_leader;
495
496 /* Event and group leader must agree on EBB */
497 if (is_ebb_event(leader) != is_ebb_event(event))
498 return -EINVAL;
499
500 if (is_ebb_event(event)) {
501 if (!(event->attach_state & PERF_ATTACH_TASK))
502 return -EINVAL;
503
504 if (!leader->attr.pinned || !leader->attr.exclusive)
505 return -EINVAL;
506
58b5fb00
ME
507 if (event->attr.freq ||
508 event->attr.inherit ||
509 event->attr.sample_type ||
510 event->attr.sample_period ||
511 event->attr.enable_on_exec)
330a1eb7
ME
512 return -EINVAL;
513 }
514
515 return 0;
516}
517
518static void ebb_event_add(struct perf_event *event)
519{
520 if (!is_ebb_event(event) || current->thread.used_ebb)
521 return;
522
523 /*
524 * IFF this is the first time we've added an EBB event, set
525 * PMXE in the user MMCR0 so we can detect when it's cleared by
526 * userspace. We need this so that we can context switch while
527 * userspace is in the EBB handler (where PMXE is 0).
528 */
529 current->thread.used_ebb = 1;
530 current->thread.mmcr0 |= MMCR0_PMXE;
531}
532
533static void ebb_switch_out(unsigned long mmcr0)
534{
535 if (!(mmcr0 & MMCR0_EBE))
536 return;
537
538 current->thread.siar = mfspr(SPRN_SIAR);
539 current->thread.sier = mfspr(SPRN_SIER);
540 current->thread.sdar = mfspr(SPRN_SDAR);
541 current->thread.mmcr0 = mmcr0 & MMCR0_USER_MASK;
542 current->thread.mmcr2 = mfspr(SPRN_MMCR2) & MMCR2_USER_MASK;
543}
544
545static unsigned long ebb_switch_in(bool ebb, unsigned long mmcr0)
546{
547 if (!ebb)
548 goto out;
549
76cb8a78
ME
550 /* Enable EBB and read/write to all 6 PMCs and BHRB for userspace */
551 mmcr0 |= MMCR0_EBE | MMCR0_BHRBA | MMCR0_PMCC_U6;
330a1eb7 552
c2e37a26
ME
553 /*
554 * Add any bits from the user MMCR0, FC or PMAO. This is compatible
555 * with pmao_restore_workaround() because we may add PMAO but we never
556 * clear it here.
557 */
330a1eb7
ME
558 mmcr0 |= current->thread.mmcr0;
559
c2e37a26
ME
560 /*
561 * Be careful not to set PMXE if userspace had it cleared. This is also
562 * compatible with pmao_restore_workaround() because it has already
563 * cleared PMXE and we leave PMAO alone.
564 */
330a1eb7
ME
565 if (!(current->thread.mmcr0 & MMCR0_PMXE))
566 mmcr0 &= ~MMCR0_PMXE;
567
568 mtspr(SPRN_SIAR, current->thread.siar);
569 mtspr(SPRN_SIER, current->thread.sier);
570 mtspr(SPRN_SDAR, current->thread.sdar);
571 mtspr(SPRN_MMCR2, current->thread.mmcr2);
572out:
573 return mmcr0;
574}
c2e37a26
ME
575
576static void pmao_restore_workaround(bool ebb)
577{
578 unsigned pmcs[6];
579
580 if (!cpu_has_feature(CPU_FTR_PMAO_BUG))
581 return;
582
583 /*
584 * On POWER8E there is a hardware defect which affects the PMU context
585 * switch logic, ie. power_pmu_disable/enable().
586 *
587 * When a counter overflows PMXE is cleared and FC/PMAO is set in MMCR0
588 * by the hardware. Sometime later the actual PMU exception is
589 * delivered.
590 *
591 * If we context switch, or simply disable/enable, the PMU prior to the
592 * exception arriving, the exception will be lost when we clear PMAO.
593 *
594 * When we reenable the PMU, we will write the saved MMCR0 with PMAO
595 * set, and this _should_ generate an exception. However because of the
596 * defect no exception is generated when we write PMAO, and we get
597 * stuck with no counters counting but no exception delivered.
598 *
599 * The workaround is to detect this case and tweak the hardware to
600 * create another pending PMU exception.
601 *
602 * We do that by setting up PMC6 (cycles) for an imminent overflow and
603 * enabling the PMU. That causes a new exception to be generated in the
604 * chip, but we don't take it yet because we have interrupts hard
605 * disabled. We then write back the PMU state as we want it to be seen
606 * by the exception handler. When we reenable interrupts the exception
607 * handler will be called and see the correct state.
608 *
609 * The logic is the same for EBB, except that the exception is gated by
610 * us having interrupts hard disabled as well as the fact that we are
611 * not in userspace. The exception is finally delivered when we return
612 * to userspace.
613 */
614
615 /* Only if PMAO is set and PMAO_SYNC is clear */
616 if ((current->thread.mmcr0 & (MMCR0_PMAO | MMCR0_PMAO_SYNC)) != MMCR0_PMAO)
617 return;
618
619 /* If we're doing EBB, only if BESCR[GE] is set */
620 if (ebb && !(current->thread.bescr & BESCR_GE))
621 return;
622
623 /*
624 * We are already soft-disabled in power_pmu_enable(). We need to hard
625 * enable to actually prevent the PMU exception from firing.
626 */
627 hard_irq_disable();
628
629 /*
630 * This is a bit gross, but we know we're on POWER8E and have 6 PMCs.
631 * Using read/write_pmc() in a for loop adds 12 function calls and
632 * almost doubles our code size.
633 */
634 pmcs[0] = mfspr(SPRN_PMC1);
635 pmcs[1] = mfspr(SPRN_PMC2);
636 pmcs[2] = mfspr(SPRN_PMC3);
637 pmcs[3] = mfspr(SPRN_PMC4);
638 pmcs[4] = mfspr(SPRN_PMC5);
639 pmcs[5] = mfspr(SPRN_PMC6);
640
641 /* Ensure all freeze bits are unset */
642 mtspr(SPRN_MMCR2, 0);
643
644 /* Set up PMC6 to overflow in one cycle */
645 mtspr(SPRN_PMC6, 0x7FFFFFFE);
646
647 /* Enable exceptions and unfreeze PMC6 */
648 mtspr(SPRN_MMCR0, MMCR0_PMXE | MMCR0_PMCjCE | MMCR0_PMAO);
649
650 /* Now we need to refreeze and restore the PMCs */
651 mtspr(SPRN_MMCR0, MMCR0_FC | MMCR0_PMAO);
652
653 mtspr(SPRN_PMC1, pmcs[0]);
654 mtspr(SPRN_PMC2, pmcs[1]);
655 mtspr(SPRN_PMC3, pmcs[2]);
656 mtspr(SPRN_PMC4, pmcs[3]);
657 mtspr(SPRN_PMC5, pmcs[4]);
658 mtspr(SPRN_PMC6, pmcs[5]);
659}
98fb1807
PM
660#endif /* CONFIG_PPC64 */
661
cdd6c482 662static void perf_event_interrupt(struct pt_regs *regs);
7595d63b 663
4574910e 664/*
57c0c15b 665 * Read one performance monitor counter (PMC).
4574910e
PM
666 */
667static unsigned long read_pmc(int idx)
668{
669 unsigned long val;
670
671 switch (idx) {
672 case 1:
673 val = mfspr(SPRN_PMC1);
674 break;
675 case 2:
676 val = mfspr(SPRN_PMC2);
677 break;
678 case 3:
679 val = mfspr(SPRN_PMC3);
680 break;
681 case 4:
682 val = mfspr(SPRN_PMC4);
683 break;
684 case 5:
685 val = mfspr(SPRN_PMC5);
686 break;
687 case 6:
688 val = mfspr(SPRN_PMC6);
689 break;
98fb1807 690#ifdef CONFIG_PPC64
4574910e
PM
691 case 7:
692 val = mfspr(SPRN_PMC7);
693 break;
694 case 8:
695 val = mfspr(SPRN_PMC8);
696 break;
98fb1807 697#endif /* CONFIG_PPC64 */
4574910e
PM
698 default:
699 printk(KERN_ERR "oops trying to read PMC%d\n", idx);
700 val = 0;
701 }
702 return val;
703}
704
705/*
706 * Write one PMC.
707 */
708static void write_pmc(int idx, unsigned long val)
709{
710 switch (idx) {
711 case 1:
712 mtspr(SPRN_PMC1, val);
713 break;
714 case 2:
715 mtspr(SPRN_PMC2, val);
716 break;
717 case 3:
718 mtspr(SPRN_PMC3, val);
719 break;
720 case 4:
721 mtspr(SPRN_PMC4, val);
722 break;
723 case 5:
724 mtspr(SPRN_PMC5, val);
725 break;
726 case 6:
727 mtspr(SPRN_PMC6, val);
728 break;
98fb1807 729#ifdef CONFIG_PPC64
4574910e
PM
730 case 7:
731 mtspr(SPRN_PMC7, val);
732 break;
733 case 8:
734 mtspr(SPRN_PMC8, val);
735 break;
98fb1807 736#endif /* CONFIG_PPC64 */
4574910e
PM
737 default:
738 printk(KERN_ERR "oops trying to write PMC%d\n", idx);
739 }
740}
741
5f6d0380
AK
742/* Called from sysrq_handle_showregs() */
743void perf_event_print_debug(void)
744{
745 unsigned long sdar, sier, flags;
746 u32 pmcs[MAX_HWEVENTS];
747 int i;
748
749 if (!ppmu->n_counter)
750 return;
751
752 local_irq_save(flags);
753
754 pr_info("CPU: %d PMU registers, ppmu = %s n_counters = %d",
755 smp_processor_id(), ppmu->name, ppmu->n_counter);
756
757 for (i = 0; i < ppmu->n_counter; i++)
758 pmcs[i] = read_pmc(i + 1);
759
760 for (; i < MAX_HWEVENTS; i++)
761 pmcs[i] = 0xdeadbeef;
762
763 pr_info("PMC1: %08x PMC2: %08x PMC3: %08x PMC4: %08x\n",
764 pmcs[0], pmcs[1], pmcs[2], pmcs[3]);
765
766 if (ppmu->n_counter > 4)
767 pr_info("PMC5: %08x PMC6: %08x PMC7: %08x PMC8: %08x\n",
768 pmcs[4], pmcs[5], pmcs[6], pmcs[7]);
769
770 pr_info("MMCR0: %016lx MMCR1: %016lx MMCRA: %016lx\n",
771 mfspr(SPRN_MMCR0), mfspr(SPRN_MMCR1), mfspr(SPRN_MMCRA));
772
773 sdar = sier = 0;
774#ifdef CONFIG_PPC64
775 sdar = mfspr(SPRN_SDAR);
776
777 if (ppmu->flags & PPMU_HAS_SIER)
778 sier = mfspr(SPRN_SIER);
779
4d9690dd 780 if (ppmu->flags & PPMU_ARCH_207S) {
5f6d0380
AK
781 pr_info("MMCR2: %016lx EBBHR: %016lx\n",
782 mfspr(SPRN_MMCR2), mfspr(SPRN_EBBHR));
783 pr_info("EBBRR: %016lx BESCR: %016lx\n",
784 mfspr(SPRN_EBBRR), mfspr(SPRN_BESCR));
785 }
786#endif
787 pr_info("SIAR: %016lx SDAR: %016lx SIER: %016lx\n",
788 mfspr(SPRN_SIAR), sdar, sier);
789
790 local_irq_restore(flags);
791}
792
4574910e
PM
793/*
794 * Check if a set of events can all go on the PMU at once.
795 * If they can't, this will look at alternative codes for the events
796 * and see if any combination of alternative codes is feasible.
cdd6c482 797 * The feasible set is returned in event_id[].
4574910e 798 */
cdd6c482
IM
799static int power_check_constraints(struct cpu_hw_events *cpuhw,
800 u64 event_id[], unsigned int cflags[],
ab7ef2e5 801 int n_ev)
4574910e 802{
448d64f8 803 unsigned long mask, value, nv;
cdd6c482
IM
804 unsigned long smasks[MAX_HWEVENTS], svalues[MAX_HWEVENTS];
805 int n_alt[MAX_HWEVENTS], choice[MAX_HWEVENTS];
4574910e 806 int i, j;
448d64f8
PM
807 unsigned long addf = ppmu->add_fields;
808 unsigned long tadd = ppmu->test_adder;
4574910e 809
a8f90e90 810 if (n_ev > ppmu->n_counter)
4574910e
PM
811 return -1;
812
813 /* First see if the events will go on as-is */
814 for (i = 0; i < n_ev; ++i) {
ab7ef2e5 815 if ((cflags[i] & PPMU_LIMITED_PMC_REQD)
cdd6c482
IM
816 && !ppmu->limited_pmc_event(event_id[i])) {
817 ppmu->get_alternatives(event_id[i], cflags[i],
e51ee31e 818 cpuhw->alternatives[i]);
cdd6c482 819 event_id[i] = cpuhw->alternatives[i][0];
ab7ef2e5 820 }
cdd6c482 821 if (ppmu->get_constraint(event_id[i], &cpuhw->amasks[i][0],
e51ee31e 822 &cpuhw->avalues[i][0]))
4574910e 823 return -1;
4574910e
PM
824 }
825 value = mask = 0;
826 for (i = 0; i < n_ev; ++i) {
e51ee31e
PM
827 nv = (value | cpuhw->avalues[i][0]) +
828 (value & cpuhw->avalues[i][0] & addf);
4574910e 829 if ((((nv + tadd) ^ value) & mask) != 0 ||
e51ee31e
PM
830 (((nv + tadd) ^ cpuhw->avalues[i][0]) &
831 cpuhw->amasks[i][0]) != 0)
4574910e
PM
832 break;
833 value = nv;
e51ee31e 834 mask |= cpuhw->amasks[i][0];
4574910e
PM
835 }
836 if (i == n_ev)
837 return 0; /* all OK */
838
839 /* doesn't work, gather alternatives... */
840 if (!ppmu->get_alternatives)
841 return -1;
842 for (i = 0; i < n_ev; ++i) {
ab7ef2e5 843 choice[i] = 0;
cdd6c482 844 n_alt[i] = ppmu->get_alternatives(event_id[i], cflags[i],
e51ee31e 845 cpuhw->alternatives[i]);
4574910e 846 for (j = 1; j < n_alt[i]; ++j)
e51ee31e
PM
847 ppmu->get_constraint(cpuhw->alternatives[i][j],
848 &cpuhw->amasks[i][j],
849 &cpuhw->avalues[i][j]);
4574910e
PM
850 }
851
852 /* enumerate all possibilities and see if any will work */
853 i = 0;
854 j = -1;
855 value = mask = nv = 0;
856 while (i < n_ev) {
857 if (j >= 0) {
858 /* we're backtracking, restore context */
859 value = svalues[i];
860 mask = smasks[i];
861 j = choice[i];
862 }
863 /*
cdd6c482 864 * See if any alternative k for event_id i,
4574910e
PM
865 * where k > j, will satisfy the constraints.
866 */
867 while (++j < n_alt[i]) {
e51ee31e
PM
868 nv = (value | cpuhw->avalues[i][j]) +
869 (value & cpuhw->avalues[i][j] & addf);
4574910e 870 if ((((nv + tadd) ^ value) & mask) == 0 &&
e51ee31e
PM
871 (((nv + tadd) ^ cpuhw->avalues[i][j])
872 & cpuhw->amasks[i][j]) == 0)
4574910e
PM
873 break;
874 }
875 if (j >= n_alt[i]) {
876 /*
877 * No feasible alternative, backtrack
cdd6c482 878 * to event_id i-1 and continue enumerating its
4574910e
PM
879 * alternatives from where we got up to.
880 */
881 if (--i < 0)
882 return -1;
883 } else {
884 /*
cdd6c482
IM
885 * Found a feasible alternative for event_id i,
886 * remember where we got up to with this event_id,
887 * go on to the next event_id, and start with
4574910e
PM
888 * the first alternative for it.
889 */
890 choice[i] = j;
891 svalues[i] = value;
892 smasks[i] = mask;
893 value = nv;
e51ee31e 894 mask |= cpuhw->amasks[i][j];
4574910e
PM
895 ++i;
896 j = -1;
897 }
898 }
899
900 /* OK, we have a feasible combination, tell the caller the solution */
901 for (i = 0; i < n_ev; ++i)
cdd6c482 902 event_id[i] = cpuhw->alternatives[i][choice[i]];
4574910e
PM
903 return 0;
904}
905
0475f9ea 906/*
cdd6c482 907 * Check if newly-added events have consistent settings for
0475f9ea 908 * exclude_{user,kernel,hv} with each other and any previously
cdd6c482 909 * added events.
0475f9ea 910 */
cdd6c482 911static int check_excludes(struct perf_event **ctrs, unsigned int cflags[],
ab7ef2e5 912 int n_prev, int n_new)
0475f9ea 913{
ab7ef2e5
PM
914 int eu = 0, ek = 0, eh = 0;
915 int i, n, first;
cdd6c482 916 struct perf_event *event;
0475f9ea
PM
917
918 n = n_prev + n_new;
919 if (n <= 1)
920 return 0;
921
ab7ef2e5
PM
922 first = 1;
923 for (i = 0; i < n; ++i) {
924 if (cflags[i] & PPMU_LIMITED_PMC_OK) {
925 cflags[i] &= ~PPMU_LIMITED_PMC_REQD;
926 continue;
927 }
cdd6c482 928 event = ctrs[i];
ab7ef2e5 929 if (first) {
cdd6c482
IM
930 eu = event->attr.exclude_user;
931 ek = event->attr.exclude_kernel;
932 eh = event->attr.exclude_hv;
ab7ef2e5 933 first = 0;
cdd6c482
IM
934 } else if (event->attr.exclude_user != eu ||
935 event->attr.exclude_kernel != ek ||
936 event->attr.exclude_hv != eh) {
0475f9ea 937 return -EAGAIN;
ab7ef2e5 938 }
0475f9ea 939 }
ab7ef2e5
PM
940
941 if (eu || ek || eh)
942 for (i = 0; i < n; ++i)
943 if (cflags[i] & PPMU_LIMITED_PMC_OK)
944 cflags[i] |= PPMU_LIMITED_PMC_REQD;
945
0475f9ea
PM
946 return 0;
947}
948
86c74ab3
EM
949static u64 check_and_compute_delta(u64 prev, u64 val)
950{
951 u64 delta = (val - prev) & 0xfffffffful;
952
953 /*
954 * POWER7 can roll back counter values, if the new value is smaller
955 * than the previous value it will cause the delta and the counter to
956 * have bogus values unless we rolled a counter over. If a coutner is
957 * rolled back, it will be smaller, but within 256, which is the maximum
958 * number of events to rollback at once. If we dectect a rollback
959 * return 0. This can lead to a small lack of precision in the
960 * counters.
961 */
962 if (prev > val && (prev - val) < 256)
963 delta = 0;
964
965 return delta;
966}
967
cdd6c482 968static void power_pmu_read(struct perf_event *event)
4574910e 969{
98fb1807 970 s64 val, delta, prev;
4574910e 971
a4eaf7f1
PZ
972 if (event->hw.state & PERF_HES_STOPPED)
973 return;
974
cdd6c482 975 if (!event->hw.idx)
4574910e 976 return;
330a1eb7
ME
977
978 if (is_ebb_event(event)) {
979 val = read_pmc(event->hw.idx);
980 local64_set(&event->hw.prev_count, val);
981 return;
982 }
983
4574910e
PM
984 /*
985 * Performance monitor interrupts come even when interrupts
986 * are soft-disabled, as long as interrupts are hard-enabled.
987 * Therefore we treat them like NMIs.
988 */
989 do {
e7850595 990 prev = local64_read(&event->hw.prev_count);
4574910e 991 barrier();
cdd6c482 992 val = read_pmc(event->hw.idx);
86c74ab3
EM
993 delta = check_and_compute_delta(prev, val);
994 if (!delta)
995 return;
e7850595 996 } while (local64_cmpxchg(&event->hw.prev_count, prev, val) != prev);
4574910e 997
e7850595
PZ
998 local64_add(delta, &event->count);
999 local64_sub(delta, &event->hw.period_left);
4574910e
PM
1000}
1001
ab7ef2e5
PM
1002/*
1003 * On some machines, PMC5 and PMC6 can't be written, don't respect
1004 * the freeze conditions, and don't generate interrupts. This tells
cdd6c482 1005 * us if `event' is using such a PMC.
ab7ef2e5
PM
1006 */
1007static int is_limited_pmc(int pmcnum)
1008{
0bbd0d4b
PM
1009 return (ppmu->flags & PPMU_LIMITED_PMC5_6)
1010 && (pmcnum == 5 || pmcnum == 6);
ab7ef2e5
PM
1011}
1012
a8f90e90 1013static void freeze_limited_counters(struct cpu_hw_events *cpuhw,
ab7ef2e5
PM
1014 unsigned long pmc5, unsigned long pmc6)
1015{
cdd6c482 1016 struct perf_event *event;
ab7ef2e5
PM
1017 u64 val, prev, delta;
1018 int i;
1019
1020 for (i = 0; i < cpuhw->n_limited; ++i) {
a8f90e90 1021 event = cpuhw->limited_counter[i];
cdd6c482 1022 if (!event->hw.idx)
ab7ef2e5 1023 continue;
cdd6c482 1024 val = (event->hw.idx == 5) ? pmc5 : pmc6;
e7850595 1025 prev = local64_read(&event->hw.prev_count);
cdd6c482 1026 event->hw.idx = 0;
86c74ab3
EM
1027 delta = check_and_compute_delta(prev, val);
1028 if (delta)
1029 local64_add(delta, &event->count);
ab7ef2e5
PM
1030 }
1031}
1032
a8f90e90 1033static void thaw_limited_counters(struct cpu_hw_events *cpuhw,
ab7ef2e5
PM
1034 unsigned long pmc5, unsigned long pmc6)
1035{
cdd6c482 1036 struct perf_event *event;
86c74ab3 1037 u64 val, prev;
ab7ef2e5
PM
1038 int i;
1039
1040 for (i = 0; i < cpuhw->n_limited; ++i) {
a8f90e90 1041 event = cpuhw->limited_counter[i];
cdd6c482
IM
1042 event->hw.idx = cpuhw->limited_hwidx[i];
1043 val = (event->hw.idx == 5) ? pmc5 : pmc6;
86c74ab3
EM
1044 prev = local64_read(&event->hw.prev_count);
1045 if (check_and_compute_delta(prev, val))
1046 local64_set(&event->hw.prev_count, val);
cdd6c482 1047 perf_event_update_userpage(event);
ab7ef2e5
PM
1048 }
1049}
1050
1051/*
cdd6c482 1052 * Since limited events don't respect the freeze conditions, we
ab7ef2e5 1053 * have to read them immediately after freezing or unfreezing the
cdd6c482
IM
1054 * other events. We try to keep the values from the limited
1055 * events as consistent as possible by keeping the delay (in
ab7ef2e5 1056 * cycles and instructions) between freezing/unfreezing and reading
cdd6c482
IM
1057 * the limited events as small and consistent as possible.
1058 * Therefore, if any limited events are in use, we read them
ab7ef2e5
PM
1059 * both, and always in the same order, to minimize variability,
1060 * and do it inside the same asm that writes MMCR0.
1061 */
cdd6c482 1062static void write_mmcr0(struct cpu_hw_events *cpuhw, unsigned long mmcr0)
ab7ef2e5
PM
1063{
1064 unsigned long pmc5, pmc6;
1065
1066 if (!cpuhw->n_limited) {
1067 mtspr(SPRN_MMCR0, mmcr0);
1068 return;
1069 }
1070
1071 /*
1072 * Write MMCR0, then read PMC5 and PMC6 immediately.
dcd945e0
PM
1073 * To ensure we don't get a performance monitor interrupt
1074 * between writing MMCR0 and freezing/thawing the limited
cdd6c482 1075 * events, we first write MMCR0 with the event overflow
dcd945e0 1076 * interrupt enable bits turned off.
ab7ef2e5
PM
1077 */
1078 asm volatile("mtspr %3,%2; mfspr %0,%4; mfspr %1,%5"
1079 : "=&r" (pmc5), "=&r" (pmc6)
dcd945e0
PM
1080 : "r" (mmcr0 & ~(MMCR0_PMC1CE | MMCR0_PMCjCE)),
1081 "i" (SPRN_MMCR0),
ab7ef2e5
PM
1082 "i" (SPRN_PMC5), "i" (SPRN_PMC6));
1083
1084 if (mmcr0 & MMCR0_FC)
a8f90e90 1085 freeze_limited_counters(cpuhw, pmc5, pmc6);
ab7ef2e5 1086 else
a8f90e90 1087 thaw_limited_counters(cpuhw, pmc5, pmc6);
dcd945e0
PM
1088
1089 /*
cdd6c482 1090 * Write the full MMCR0 including the event overflow interrupt
dcd945e0
PM
1091 * enable bits, if necessary.
1092 */
1093 if (mmcr0 & (MMCR0_PMC1CE | MMCR0_PMCjCE))
1094 mtspr(SPRN_MMCR0, mmcr0);
ab7ef2e5
PM
1095}
1096
4574910e 1097/*
cdd6c482
IM
1098 * Disable all events to prevent PMU interrupts and to allow
1099 * events to be added or removed.
4574910e 1100 */
a4eaf7f1 1101static void power_pmu_disable(struct pmu *pmu)
4574910e 1102{
cdd6c482 1103 struct cpu_hw_events *cpuhw;
330a1eb7 1104 unsigned long flags, mmcr0, val;
4574910e 1105
f36a1a13
PM
1106 if (!ppmu)
1107 return;
4574910e 1108 local_irq_save(flags);
cdd6c482 1109 cpuhw = &__get_cpu_var(cpu_hw_events);
4574910e 1110
448d64f8 1111 if (!cpuhw->disabled) {
01d0287f
PM
1112 /*
1113 * Check if we ever enabled the PMU on this cpu.
1114 */
1115 if (!cpuhw->pmcs_enabled) {
a6dbf93a 1116 ppc_enable_pmcs();
01d0287f
PM
1117 cpuhw->pmcs_enabled = 1;
1118 }
1119
378a6ee9 1120 /*
76cb8a78 1121 * Set the 'freeze counters' bit, clear EBE/BHRBA/PMCC/PMAO/FC56
378a6ee9 1122 */
330a1eb7 1123 val = mmcr0 = mfspr(SPRN_MMCR0);
378a6ee9 1124 val |= MMCR0_FC;
76cb8a78
ME
1125 val &= ~(MMCR0_EBE | MMCR0_BHRBA | MMCR0_PMCC | MMCR0_PMAO |
1126 MMCR0_FC56);
378a6ee9
ME
1127
1128 /*
1129 * The barrier is to make sure the mtspr has been
1130 * executed and the PMU has frozen the events etc.
1131 * before we return.
1132 */
1133 write_mmcr0(cpuhw, val);
1134 mb();
1135
f708223d
PM
1136 /*
1137 * Disable instruction sampling if it was enabled
1138 */
1139 if (cpuhw->mmcr[2] & MMCRA_SAMPLE_ENABLE) {
1140 mtspr(SPRN_MMCRA,
1141 cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
1142 mb();
1143 }
1144
378a6ee9
ME
1145 cpuhw->disabled = 1;
1146 cpuhw->n_added = 0;
330a1eb7
ME
1147
1148 ebb_switch_out(mmcr0);
4574910e 1149 }
330a1eb7 1150
4574910e 1151 local_irq_restore(flags);
4574910e
PM
1152}
1153
1154/*
cdd6c482
IM
1155 * Re-enable all events if disable == 0.
1156 * If we were previously disabled and events were added, then
4574910e
PM
1157 * put the new config on the PMU.
1158 */
a4eaf7f1 1159static void power_pmu_enable(struct pmu *pmu)
4574910e 1160{
cdd6c482
IM
1161 struct perf_event *event;
1162 struct cpu_hw_events *cpuhw;
4574910e
PM
1163 unsigned long flags;
1164 long i;
330a1eb7 1165 unsigned long val, mmcr0;
4574910e 1166 s64 left;
cdd6c482 1167 unsigned int hwc_index[MAX_HWEVENTS];
ab7ef2e5
PM
1168 int n_lim;
1169 int idx;
330a1eb7 1170 bool ebb;
4574910e 1171
f36a1a13
PM
1172 if (!ppmu)
1173 return;
4574910e 1174 local_irq_save(flags);
0a48843d 1175
cdd6c482 1176 cpuhw = &__get_cpu_var(cpu_hw_events);
0a48843d
ME
1177 if (!cpuhw->disabled)
1178 goto out;
1179
4ea355b5
ME
1180 if (cpuhw->n_events == 0) {
1181 ppc_set_pmu_inuse(0);
1182 goto out;
1183 }
1184
4574910e
PM
1185 cpuhw->disabled = 0;
1186
330a1eb7
ME
1187 /*
1188 * EBB requires an exclusive group and all events must have the EBB
1189 * flag set, or not set, so we can just check a single event. Also we
1190 * know we have at least one event.
1191 */
1192 ebb = is_ebb_event(cpuhw->event[0]);
1193
4574910e 1194 /*
cdd6c482 1195 * If we didn't change anything, or only removed events,
4574910e
PM
1196 * no need to recalculate MMCR* settings and reset the PMCs.
1197 * Just reenable the PMU with the current MMCR* settings
cdd6c482 1198 * (possibly updated for removal of events).
4574910e
PM
1199 */
1200 if (!cpuhw->n_added) {
f708223d 1201 mtspr(SPRN_MMCRA, cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
4574910e 1202 mtspr(SPRN_MMCR1, cpuhw->mmcr[1]);
f708223d 1203 goto out_enable;
4574910e
PM
1204 }
1205
1206 /*
cdd6c482 1207 * Compute MMCR* values for the new set of events
4574910e 1208 */
cdd6c482 1209 if (ppmu->compute_mmcr(cpuhw->events, cpuhw->n_events, hwc_index,
4574910e
PM
1210 cpuhw->mmcr)) {
1211 /* shouldn't ever get here */
1212 printk(KERN_ERR "oops compute_mmcr failed\n");
1213 goto out;
1214 }
1215
0475f9ea
PM
1216 /*
1217 * Add in MMCR0 freeze bits corresponding to the
cdd6c482
IM
1218 * attr.exclude_* bits for the first event.
1219 * We have already checked that all events have the
1220 * same values for these bits as the first event.
0475f9ea 1221 */
cdd6c482
IM
1222 event = cpuhw->event[0];
1223 if (event->attr.exclude_user)
0475f9ea 1224 cpuhw->mmcr[0] |= MMCR0_FCP;
cdd6c482
IM
1225 if (event->attr.exclude_kernel)
1226 cpuhw->mmcr[0] |= freeze_events_kernel;
1227 if (event->attr.exclude_hv)
0475f9ea
PM
1228 cpuhw->mmcr[0] |= MMCR0_FCHV;
1229
4574910e
PM
1230 /*
1231 * Write the new configuration to MMCR* with the freeze
cdd6c482
IM
1232 * bit set and set the hardware events to their initial values.
1233 * Then unfreeze the events.
4574910e 1234 */
a6dbf93a 1235 ppc_set_pmu_inuse(1);
f708223d 1236 mtspr(SPRN_MMCRA, cpuhw->mmcr[2] & ~MMCRA_SAMPLE_ENABLE);
4574910e
PM
1237 mtspr(SPRN_MMCR1, cpuhw->mmcr[1]);
1238 mtspr(SPRN_MMCR0, (cpuhw->mmcr[0] & ~(MMCR0_PMC1CE | MMCR0_PMCjCE))
1239 | MMCR0_FC);
1240
1241 /*
cdd6c482 1242 * Read off any pre-existing events that need to move
4574910e
PM
1243 * to another PMC.
1244 */
cdd6c482
IM
1245 for (i = 0; i < cpuhw->n_events; ++i) {
1246 event = cpuhw->event[i];
1247 if (event->hw.idx && event->hw.idx != hwc_index[i] + 1) {
1248 power_pmu_read(event);
1249 write_pmc(event->hw.idx, 0);
1250 event->hw.idx = 0;
4574910e
PM
1251 }
1252 }
1253
1254 /*
cdd6c482 1255 * Initialize the PMCs for all the new and moved events.
4574910e 1256 */
ab7ef2e5 1257 cpuhw->n_limited = n_lim = 0;
cdd6c482
IM
1258 for (i = 0; i < cpuhw->n_events; ++i) {
1259 event = cpuhw->event[i];
1260 if (event->hw.idx)
4574910e 1261 continue;
ab7ef2e5
PM
1262 idx = hwc_index[i] + 1;
1263 if (is_limited_pmc(idx)) {
a8f90e90 1264 cpuhw->limited_counter[n_lim] = event;
ab7ef2e5
PM
1265 cpuhw->limited_hwidx[n_lim] = idx;
1266 ++n_lim;
1267 continue;
1268 }
330a1eb7
ME
1269
1270 if (ebb)
1271 val = local64_read(&event->hw.prev_count);
1272 else {
1273 val = 0;
1274 if (event->hw.sample_period) {
1275 left = local64_read(&event->hw.period_left);
1276 if (left < 0x80000000L)
1277 val = 0x80000000L - left;
1278 }
1279 local64_set(&event->hw.prev_count, val);
4574910e 1280 }
330a1eb7 1281
cdd6c482 1282 event->hw.idx = idx;
a4eaf7f1
PZ
1283 if (event->hw.state & PERF_HES_STOPPED)
1284 val = 0;
ab7ef2e5 1285 write_pmc(idx, val);
330a1eb7 1286
cdd6c482 1287 perf_event_update_userpage(event);
4574910e 1288 }
ab7ef2e5 1289 cpuhw->n_limited = n_lim;
4574910e 1290 cpuhw->mmcr[0] |= MMCR0_PMXE | MMCR0_FCECE;
f708223d
PM
1291
1292 out_enable:
c2e37a26
ME
1293 pmao_restore_workaround(ebb);
1294
330a1eb7
ME
1295 mmcr0 = ebb_switch_in(ebb, cpuhw->mmcr[0]);
1296
f708223d 1297 mb();
b4d6c06c
AK
1298 if (cpuhw->bhrb_users)
1299 ppmu->config_bhrb(cpuhw->bhrb_filter);
1300
330a1eb7 1301 write_mmcr0(cpuhw, mmcr0);
4574910e 1302
b50a6c58
JS
1303 if (ppmu->flags & PPMU_ARCH_207S)
1304 mtspr(SPRN_MMCR2, 0);
1305
f708223d
PM
1306 /*
1307 * Enable instruction sampling if necessary
1308 */
1309 if (cpuhw->mmcr[2] & MMCRA_SAMPLE_ENABLE) {
1310 mb();
1311 mtspr(SPRN_MMCRA, cpuhw->mmcr[2]);
1312 }
1313
4574910e 1314 out:
3925f46b 1315
4574910e
PM
1316 local_irq_restore(flags);
1317}
1318
cdd6c482
IM
1319static int collect_events(struct perf_event *group, int max_count,
1320 struct perf_event *ctrs[], u64 *events,
ab7ef2e5 1321 unsigned int *flags)
4574910e
PM
1322{
1323 int n = 0;
cdd6c482 1324 struct perf_event *event;
4574910e 1325
cdd6c482 1326 if (!is_software_event(group)) {
4574910e
PM
1327 if (n >= max_count)
1328 return -1;
1329 ctrs[n] = group;
cdd6c482 1330 flags[n] = group->hw.event_base;
4574910e
PM
1331 events[n++] = group->hw.config;
1332 }
a8f90e90 1333 list_for_each_entry(event, &group->sibling_list, group_entry) {
cdd6c482
IM
1334 if (!is_software_event(event) &&
1335 event->state != PERF_EVENT_STATE_OFF) {
4574910e
PM
1336 if (n >= max_count)
1337 return -1;
cdd6c482
IM
1338 ctrs[n] = event;
1339 flags[n] = event->hw.event_base;
1340 events[n++] = event->hw.config;
4574910e
PM
1341 }
1342 }
1343 return n;
1344}
1345
4574910e 1346/*
cdd6c482
IM
1347 * Add a event to the PMU.
1348 * If all events are not already frozen, then we disable and
9e35ad38 1349 * re-enable the PMU in order to get hw_perf_enable to do the
4574910e
PM
1350 * actual work of reconfiguring the PMU.
1351 */
a4eaf7f1 1352static int power_pmu_add(struct perf_event *event, int ef_flags)
4574910e 1353{
cdd6c482 1354 struct cpu_hw_events *cpuhw;
4574910e 1355 unsigned long flags;
4574910e
PM
1356 int n0;
1357 int ret = -EAGAIN;
1358
1359 local_irq_save(flags);
33696fc0 1360 perf_pmu_disable(event->pmu);
4574910e
PM
1361
1362 /*
cdd6c482 1363 * Add the event to the list (if there is room)
4574910e
PM
1364 * and check whether the total set is still feasible.
1365 */
cdd6c482
IM
1366 cpuhw = &__get_cpu_var(cpu_hw_events);
1367 n0 = cpuhw->n_events;
a8f90e90 1368 if (n0 >= ppmu->n_counter)
4574910e 1369 goto out;
cdd6c482
IM
1370 cpuhw->event[n0] = event;
1371 cpuhw->events[n0] = event->hw.config;
1372 cpuhw->flags[n0] = event->hw.event_base;
8e6d5573 1373
f53d168c 1374 /*
1375 * This event may have been disabled/stopped in record_and_restart()
1376 * because we exceeded the ->event_limit. If re-starting the event,
1377 * clear the ->hw.state (STOPPED and UPTODATE flags), so the user
1378 * notification is re-enabled.
1379 */
a4eaf7f1
PZ
1380 if (!(ef_flags & PERF_EF_START))
1381 event->hw.state = PERF_HES_STOPPED | PERF_HES_UPTODATE;
f53d168c 1382 else
1383 event->hw.state = 0;
a4eaf7f1 1384
8e6d5573
LM
1385 /*
1386 * If group events scheduling transaction was started,
25985edc 1387 * skip the schedulability test here, it will be performed
8e6d5573
LM
1388 * at commit time(->commit_txn) as a whole
1389 */
8d2cacbb 1390 if (cpuhw->group_flag & PERF_EVENT_TXN)
8e6d5573
LM
1391 goto nocheck;
1392
cdd6c482 1393 if (check_excludes(cpuhw->event, cpuhw->flags, n0, 1))
0475f9ea 1394 goto out;
e51ee31e 1395 if (power_check_constraints(cpuhw, cpuhw->events, cpuhw->flags, n0 + 1))
4574910e 1396 goto out;
cdd6c482 1397 event->hw.config = cpuhw->events[n0];
8e6d5573
LM
1398
1399nocheck:
330a1eb7
ME
1400 ebb_event_add(event);
1401
cdd6c482 1402 ++cpuhw->n_events;
4574910e
PM
1403 ++cpuhw->n_added;
1404
1405 ret = 0;
1406 out:
ff3d79dc 1407 if (has_branch_stack(event)) {
3925f46b 1408 power_pmu_bhrb_enable(event);
ff3d79dc
AK
1409 cpuhw->bhrb_filter = ppmu->bhrb_filter_map(
1410 event->attr.branch_sample_type);
1411 }
3925f46b 1412
33696fc0 1413 perf_pmu_enable(event->pmu);
4574910e
PM
1414 local_irq_restore(flags);
1415 return ret;
1416}
1417
1418/*
cdd6c482 1419 * Remove a event from the PMU.
4574910e 1420 */
a4eaf7f1 1421static void power_pmu_del(struct perf_event *event, int ef_flags)
4574910e 1422{
cdd6c482 1423 struct cpu_hw_events *cpuhw;
4574910e 1424 long i;
4574910e
PM
1425 unsigned long flags;
1426
1427 local_irq_save(flags);
33696fc0 1428 perf_pmu_disable(event->pmu);
4574910e 1429
cdd6c482
IM
1430 power_pmu_read(event);
1431
1432 cpuhw = &__get_cpu_var(cpu_hw_events);
1433 for (i = 0; i < cpuhw->n_events; ++i) {
1434 if (event == cpuhw->event[i]) {
219a92a4 1435 while (++i < cpuhw->n_events) {
cdd6c482 1436 cpuhw->event[i-1] = cpuhw->event[i];
219a92a4
ME
1437 cpuhw->events[i-1] = cpuhw->events[i];
1438 cpuhw->flags[i-1] = cpuhw->flags[i];
1439 }
cdd6c482
IM
1440 --cpuhw->n_events;
1441 ppmu->disable_pmc(event->hw.idx - 1, cpuhw->mmcr);
1442 if (event->hw.idx) {
1443 write_pmc(event->hw.idx, 0);
1444 event->hw.idx = 0;
ab7ef2e5 1445 }
cdd6c482 1446 perf_event_update_userpage(event);
4574910e
PM
1447 break;
1448 }
1449 }
ab7ef2e5 1450 for (i = 0; i < cpuhw->n_limited; ++i)
a8f90e90 1451 if (event == cpuhw->limited_counter[i])
ab7ef2e5
PM
1452 break;
1453 if (i < cpuhw->n_limited) {
1454 while (++i < cpuhw->n_limited) {
a8f90e90 1455 cpuhw->limited_counter[i-1] = cpuhw->limited_counter[i];
ab7ef2e5
PM
1456 cpuhw->limited_hwidx[i-1] = cpuhw->limited_hwidx[i];
1457 }
1458 --cpuhw->n_limited;
1459 }
cdd6c482
IM
1460 if (cpuhw->n_events == 0) {
1461 /* disable exceptions if no events are running */
4574910e
PM
1462 cpuhw->mmcr[0] &= ~(MMCR0_PMXE | MMCR0_FCECE);
1463 }
1464
3925f46b
AK
1465 if (has_branch_stack(event))
1466 power_pmu_bhrb_disable(event);
1467
33696fc0 1468 perf_pmu_enable(event->pmu);
4574910e
PM
1469 local_irq_restore(flags);
1470}
1471
8a7b8cb9 1472/*
a4eaf7f1
PZ
1473 * POWER-PMU does not support disabling individual counters, hence
1474 * program their cycle counter to their max value and ignore the interrupts.
8a7b8cb9 1475 */
a4eaf7f1
PZ
1476
1477static void power_pmu_start(struct perf_event *event, int ef_flags)
8a7b8cb9 1478{
8a7b8cb9 1479 unsigned long flags;
a4eaf7f1 1480 s64 left;
9a45a940 1481 unsigned long val;
8a7b8cb9 1482
cdd6c482 1483 if (!event->hw.idx || !event->hw.sample_period)
8a7b8cb9 1484 return;
a4eaf7f1
PZ
1485
1486 if (!(event->hw.state & PERF_HES_STOPPED))
1487 return;
1488
1489 if (ef_flags & PERF_EF_RELOAD)
1490 WARN_ON_ONCE(!(event->hw.state & PERF_HES_UPTODATE));
1491
1492 local_irq_save(flags);
1493 perf_pmu_disable(event->pmu);
1494
1495 event->hw.state = 0;
1496 left = local64_read(&event->hw.period_left);
9a45a940
AB
1497
1498 val = 0;
1499 if (left < 0x80000000L)
1500 val = 0x80000000L - left;
1501
1502 write_pmc(event->hw.idx, val);
a4eaf7f1
PZ
1503
1504 perf_event_update_userpage(event);
1505 perf_pmu_enable(event->pmu);
1506 local_irq_restore(flags);
1507}
1508
1509static void power_pmu_stop(struct perf_event *event, int ef_flags)
1510{
1511 unsigned long flags;
1512
1513 if (!event->hw.idx || !event->hw.sample_period)
1514 return;
1515
1516 if (event->hw.state & PERF_HES_STOPPED)
1517 return;
1518
8a7b8cb9 1519 local_irq_save(flags);
33696fc0 1520 perf_pmu_disable(event->pmu);
a4eaf7f1 1521
cdd6c482 1522 power_pmu_read(event);
a4eaf7f1
PZ
1523 event->hw.state |= PERF_HES_STOPPED | PERF_HES_UPTODATE;
1524 write_pmc(event->hw.idx, 0);
1525
cdd6c482 1526 perf_event_update_userpage(event);
33696fc0 1527 perf_pmu_enable(event->pmu);
8a7b8cb9
PM
1528 local_irq_restore(flags);
1529}
1530
8e6d5573
LM
1531/*
1532 * Start group events scheduling transaction
1533 * Set the flag to make pmu::enable() not perform the
1534 * schedulability test, it will be performed at commit time
1535 */
51b0fe39 1536void power_pmu_start_txn(struct pmu *pmu)
8e6d5573
LM
1537{
1538 struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);
1539
33696fc0 1540 perf_pmu_disable(pmu);
8d2cacbb 1541 cpuhw->group_flag |= PERF_EVENT_TXN;
8e6d5573
LM
1542 cpuhw->n_txn_start = cpuhw->n_events;
1543}
1544
1545/*
1546 * Stop group events scheduling transaction
1547 * Clear the flag and pmu::enable() will perform the
1548 * schedulability test.
1549 */
51b0fe39 1550void power_pmu_cancel_txn(struct pmu *pmu)
8e6d5573
LM
1551{
1552 struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);
1553
8d2cacbb 1554 cpuhw->group_flag &= ~PERF_EVENT_TXN;
33696fc0 1555 perf_pmu_enable(pmu);
8e6d5573
LM
1556}
1557
1558/*
1559 * Commit group events scheduling transaction
1560 * Perform the group schedulability test as a whole
1561 * Return 0 if success
1562 */
51b0fe39 1563int power_pmu_commit_txn(struct pmu *pmu)
8e6d5573
LM
1564{
1565 struct cpu_hw_events *cpuhw;
1566 long i, n;
1567
1568 if (!ppmu)
1569 return -EAGAIN;
1570 cpuhw = &__get_cpu_var(cpu_hw_events);
1571 n = cpuhw->n_events;
1572 if (check_excludes(cpuhw->event, cpuhw->flags, 0, n))
1573 return -EAGAIN;
1574 i = power_check_constraints(cpuhw, cpuhw->events, cpuhw->flags, n);
1575 if (i < 0)
1576 return -EAGAIN;
1577
1578 for (i = cpuhw->n_txn_start; i < n; ++i)
1579 cpuhw->event[i]->hw.config = cpuhw->events[i];
1580
8d2cacbb 1581 cpuhw->group_flag &= ~PERF_EVENT_TXN;
33696fc0 1582 perf_pmu_enable(pmu);
8e6d5573
LM
1583 return 0;
1584}
1585
ab7ef2e5 1586/*
cdd6c482 1587 * Return 1 if we might be able to put event on a limited PMC,
ab7ef2e5 1588 * or 0 if not.
cdd6c482 1589 * A event can only go on a limited PMC if it counts something
ab7ef2e5
PM
1590 * that a limited PMC can count, doesn't require interrupts, and
1591 * doesn't exclude any processor mode.
1592 */
cdd6c482 1593static int can_go_on_limited_pmc(struct perf_event *event, u64 ev,
ab7ef2e5
PM
1594 unsigned int flags)
1595{
1596 int n;
ef923214 1597 u64 alt[MAX_EVENT_ALTERNATIVES];
ab7ef2e5 1598
cdd6c482
IM
1599 if (event->attr.exclude_user
1600 || event->attr.exclude_kernel
1601 || event->attr.exclude_hv
1602 || event->attr.sample_period)
ab7ef2e5
PM
1603 return 0;
1604
1605 if (ppmu->limited_pmc_event(ev))
1606 return 1;
1607
1608 /*
cdd6c482 1609 * The requested event_id isn't on a limited PMC already;
ab7ef2e5
PM
1610 * see if any alternative code goes on a limited PMC.
1611 */
1612 if (!ppmu->get_alternatives)
1613 return 0;
1614
1615 flags |= PPMU_LIMITED_PMC_OK | PPMU_LIMITED_PMC_REQD;
1616 n = ppmu->get_alternatives(ev, flags, alt);
ab7ef2e5 1617
ef923214 1618 return n > 0;
ab7ef2e5
PM
1619}
1620
1621/*
cdd6c482
IM
1622 * Find an alternative event_id that goes on a normal PMC, if possible,
1623 * and return the event_id code, or 0 if there is no such alternative.
1624 * (Note: event_id code 0 is "don't count" on all machines.)
ab7ef2e5 1625 */
ef923214 1626static u64 normal_pmc_alternative(u64 ev, unsigned long flags)
ab7ef2e5 1627{
ef923214 1628 u64 alt[MAX_EVENT_ALTERNATIVES];
ab7ef2e5
PM
1629 int n;
1630
1631 flags &= ~(PPMU_LIMITED_PMC_OK | PPMU_LIMITED_PMC_REQD);
1632 n = ppmu->get_alternatives(ev, flags, alt);
1633 if (!n)
1634 return 0;
1635 return alt[0];
1636}
1637
cdd6c482
IM
1638/* Number of perf_events counting hardware events */
1639static atomic_t num_events;
7595d63b
PM
1640/* Used to avoid races in calling reserve/release_pmc_hardware */
1641static DEFINE_MUTEX(pmc_reserve_mutex);
1642
1643/*
cdd6c482 1644 * Release the PMU if this is the last perf_event.
7595d63b 1645 */
cdd6c482 1646static void hw_perf_event_destroy(struct perf_event *event)
7595d63b 1647{
cdd6c482 1648 if (!atomic_add_unless(&num_events, -1, 1)) {
7595d63b 1649 mutex_lock(&pmc_reserve_mutex);
cdd6c482 1650 if (atomic_dec_return(&num_events) == 0)
7595d63b
PM
1651 release_pmc_hardware();
1652 mutex_unlock(&pmc_reserve_mutex);
1653 }
1654}
1655
106b506c 1656/*
cdd6c482 1657 * Translate a generic cache event_id config to a raw event_id code.
106b506c
PM
1658 */
1659static int hw_perf_cache_event(u64 config, u64 *eventp)
1660{
1661 unsigned long type, op, result;
1662 int ev;
1663
1664 if (!ppmu->cache_events)
1665 return -EINVAL;
1666
1667 /* unpack config */
1668 type = config & 0xff;
1669 op = (config >> 8) & 0xff;
1670 result = (config >> 16) & 0xff;
1671
1672 if (type >= PERF_COUNT_HW_CACHE_MAX ||
1673 op >= PERF_COUNT_HW_CACHE_OP_MAX ||
1674 result >= PERF_COUNT_HW_CACHE_RESULT_MAX)
1675 return -EINVAL;
1676
1677 ev = (*ppmu->cache_events)[type][op][result];
1678 if (ev == 0)
1679 return -EOPNOTSUPP;
1680 if (ev == -1)
1681 return -EINVAL;
1682 *eventp = ev;
1683 return 0;
1684}
1685
b0a873eb 1686static int power_pmu_event_init(struct perf_event *event)
4574910e 1687{
ef923214
PM
1688 u64 ev;
1689 unsigned long flags;
cdd6c482
IM
1690 struct perf_event *ctrs[MAX_HWEVENTS];
1691 u64 events[MAX_HWEVENTS];
1692 unsigned int cflags[MAX_HWEVENTS];
4574910e 1693 int n;
7595d63b 1694 int err;
cdd6c482 1695 struct cpu_hw_events *cpuhw;
4574910e
PM
1696
1697 if (!ppmu)
b0a873eb
PZ
1698 return -ENOENT;
1699
3925f46b
AK
1700 if (has_branch_stack(event)) {
1701 /* PMU has BHRB enabled */
4d9690dd 1702 if (!(ppmu->flags & PPMU_ARCH_207S))
3925f46b
AK
1703 return -EOPNOTSUPP;
1704 }
2481c5fa 1705
cdd6c482 1706 switch (event->attr.type) {
106b506c 1707 case PERF_TYPE_HARDWARE:
cdd6c482 1708 ev = event->attr.config;
9aaa131a 1709 if (ev >= ppmu->n_generic || ppmu->generic_events[ev] == 0)
b0a873eb 1710 return -EOPNOTSUPP;
4574910e 1711 ev = ppmu->generic_events[ev];
106b506c
PM
1712 break;
1713 case PERF_TYPE_HW_CACHE:
cdd6c482 1714 err = hw_perf_cache_event(event->attr.config, &ev);
106b506c 1715 if (err)
b0a873eb 1716 return err;
106b506c
PM
1717 break;
1718 case PERF_TYPE_RAW:
cdd6c482 1719 ev = event->attr.config;
106b506c 1720 break;
90c8f954 1721 default:
b0a873eb 1722 return -ENOENT;
4574910e 1723 }
b0a873eb 1724
cdd6c482
IM
1725 event->hw.config_base = ev;
1726 event->hw.idx = 0;
4574910e 1727
0475f9ea
PM
1728 /*
1729 * If we are not running on a hypervisor, force the
1730 * exclude_hv bit to 0 so that we don't care what
d095cd46 1731 * the user set it to.
0475f9ea
PM
1732 */
1733 if (!firmware_has_feature(FW_FEATURE_LPAR))
cdd6c482 1734 event->attr.exclude_hv = 0;
ab7ef2e5
PM
1735
1736 /*
cdd6c482 1737 * If this is a per-task event, then we can use
ab7ef2e5
PM
1738 * PM_RUN_* events interchangeably with their non RUN_*
1739 * equivalents, e.g. PM_RUN_CYC instead of PM_CYC.
1740 * XXX we should check if the task is an idle task.
1741 */
1742 flags = 0;
57fa7214 1743 if (event->attach_state & PERF_ATTACH_TASK)
ab7ef2e5
PM
1744 flags |= PPMU_ONLY_COUNT_RUN;
1745
1746 /*
cdd6c482
IM
1747 * If this machine has limited events, check whether this
1748 * event_id could go on a limited event.
ab7ef2e5 1749 */
0bbd0d4b 1750 if (ppmu->flags & PPMU_LIMITED_PMC5_6) {
cdd6c482 1751 if (can_go_on_limited_pmc(event, ev, flags)) {
ab7ef2e5
PM
1752 flags |= PPMU_LIMITED_PMC_OK;
1753 } else if (ppmu->limited_pmc_event(ev)) {
1754 /*
cdd6c482 1755 * The requested event_id is on a limited PMC,
ab7ef2e5
PM
1756 * but we can't use a limited PMC; see if any
1757 * alternative goes on a normal PMC.
1758 */
1759 ev = normal_pmc_alternative(ev, flags);
1760 if (!ev)
b0a873eb 1761 return -EINVAL;
ab7ef2e5
PM
1762 }
1763 }
1764
330a1eb7
ME
1765 /* Extra checks for EBB */
1766 err = ebb_event_check(event);
1767 if (err)
1768 return err;
1769
4574910e
PM
1770 /*
1771 * If this is in a group, check if it can go on with all the
cdd6c482 1772 * other hardware events in the group. We assume the event
4574910e
PM
1773 * hasn't been linked into its leader's sibling list at this point.
1774 */
1775 n = 0;
cdd6c482 1776 if (event->group_leader != event) {
a8f90e90 1777 n = collect_events(event->group_leader, ppmu->n_counter - 1,
ab7ef2e5 1778 ctrs, events, cflags);
4574910e 1779 if (n < 0)
b0a873eb 1780 return -EINVAL;
4574910e 1781 }
0475f9ea 1782 events[n] = ev;
cdd6c482 1783 ctrs[n] = event;
ab7ef2e5
PM
1784 cflags[n] = flags;
1785 if (check_excludes(ctrs, cflags, n, 1))
b0a873eb 1786 return -EINVAL;
e51ee31e 1787
cdd6c482 1788 cpuhw = &get_cpu_var(cpu_hw_events);
e51ee31e 1789 err = power_check_constraints(cpuhw, events, cflags, n + 1);
3925f46b
AK
1790
1791 if (has_branch_stack(event)) {
1792 cpuhw->bhrb_filter = ppmu->bhrb_filter_map(
1793 event->attr.branch_sample_type);
1794
1795 if(cpuhw->bhrb_filter == -1)
1796 return -EOPNOTSUPP;
1797 }
1798
cdd6c482 1799 put_cpu_var(cpu_hw_events);
e51ee31e 1800 if (err)
b0a873eb 1801 return -EINVAL;
4574910e 1802
cdd6c482
IM
1803 event->hw.config = events[n];
1804 event->hw.event_base = cflags[n];
1805 event->hw.last_period = event->hw.sample_period;
e7850595 1806 local64_set(&event->hw.period_left, event->hw.last_period);
7595d63b 1807
330a1eb7
ME
1808 /*
1809 * For EBB events we just context switch the PMC value, we don't do any
1810 * of the sample_period logic. We use hw.prev_count for this.
1811 */
1812 if (is_ebb_event(event))
1813 local64_set(&event->hw.prev_count, 0);
1814
7595d63b
PM
1815 /*
1816 * See if we need to reserve the PMU.
cdd6c482 1817 * If no events are currently in use, then we have to take a
7595d63b
PM
1818 * mutex to ensure that we don't race with another task doing
1819 * reserve_pmc_hardware or release_pmc_hardware.
1820 */
1821 err = 0;
cdd6c482 1822 if (!atomic_inc_not_zero(&num_events)) {
7595d63b 1823 mutex_lock(&pmc_reserve_mutex);
cdd6c482
IM
1824 if (atomic_read(&num_events) == 0 &&
1825 reserve_pmc_hardware(perf_event_interrupt))
7595d63b
PM
1826 err = -EBUSY;
1827 else
cdd6c482 1828 atomic_inc(&num_events);
7595d63b
PM
1829 mutex_unlock(&pmc_reserve_mutex);
1830 }
cdd6c482 1831 event->destroy = hw_perf_event_destroy;
7595d63b 1832
b0a873eb 1833 return err;
4574910e
PM
1834}
1835
35edc2a5
PZ
1836static int power_pmu_event_idx(struct perf_event *event)
1837{
1838 return event->hw.idx;
1839}
1840
1c53a270
SB
1841ssize_t power_events_sysfs_show(struct device *dev,
1842 struct device_attribute *attr, char *page)
1843{
1844 struct perf_pmu_events_attr *pmu_attr;
1845
1846 pmu_attr = container_of(attr, struct perf_pmu_events_attr, attr);
1847
1848 return sprintf(page, "event=0x%02llx\n", pmu_attr->id);
1849}
1850
b0a873eb 1851struct pmu power_pmu = {
a4eaf7f1
PZ
1852 .pmu_enable = power_pmu_enable,
1853 .pmu_disable = power_pmu_disable,
b0a873eb 1854 .event_init = power_pmu_event_init,
a4eaf7f1
PZ
1855 .add = power_pmu_add,
1856 .del = power_pmu_del,
1857 .start = power_pmu_start,
1858 .stop = power_pmu_stop,
b0a873eb 1859 .read = power_pmu_read,
b0a873eb
PZ
1860 .start_txn = power_pmu_start_txn,
1861 .cancel_txn = power_pmu_cancel_txn,
1862 .commit_txn = power_pmu_commit_txn,
35edc2a5 1863 .event_idx = power_pmu_event_idx,
3925f46b 1864 .flush_branch_stack = power_pmu_flush_branch_stack,
b0a873eb
PZ
1865};
1866
4574910e 1867/*
57c0c15b 1868 * A counter has overflowed; update its count and record
4574910e
PM
1869 * things if requested. Note that interrupts are hard-disabled
1870 * here so there is no possibility of being interrupted.
1871 */
cdd6c482 1872static void record_and_restart(struct perf_event *event, unsigned long val,
a8b0ca17 1873 struct pt_regs *regs)
4574910e 1874{
cdd6c482 1875 u64 period = event->hw.sample_period;
4574910e
PM
1876 s64 prev, delta, left;
1877 int record = 0;
1878
a4eaf7f1
PZ
1879 if (event->hw.state & PERF_HES_STOPPED) {
1880 write_pmc(event->hw.idx, 0);
1881 return;
1882 }
1883
4574910e 1884 /* we don't have to worry about interrupts here */
e7850595 1885 prev = local64_read(&event->hw.prev_count);
86c74ab3 1886 delta = check_and_compute_delta(prev, val);
e7850595 1887 local64_add(delta, &event->count);
4574910e
PM
1888
1889 /*
cdd6c482 1890 * See if the total period for this event has expired,
4574910e
PM
1891 * and update for the next period.
1892 */
1893 val = 0;
e7850595 1894 left = local64_read(&event->hw.period_left) - delta;
e13e895f
MN
1895 if (delta == 0)
1896 left++;
60db5e09 1897 if (period) {
4574910e 1898 if (left <= 0) {
60db5e09 1899 left += period;
4574910e 1900 if (left <= 0)
60db5e09 1901 left = period;
e6878835 1902 record = siar_valid(regs);
4bca770e 1903 event->hw.last_period = event->hw.sample_period;
4574910e 1904 }
98fb1807
PM
1905 if (left < 0x80000000LL)
1906 val = 0x80000000LL - left;
4574910e 1907 }
4574910e 1908
a4eaf7f1
PZ
1909 write_pmc(event->hw.idx, val);
1910 local64_set(&event->hw.prev_count, val);
1911 local64_set(&event->hw.period_left, left);
1912 perf_event_update_userpage(event);
1913
4574910e
PM
1914 /*
1915 * Finally record data if requested.
1916 */
0bbd0d4b 1917 if (record) {
dc1d628a
PZ
1918 struct perf_sample_data data;
1919
fd0d000b 1920 perf_sample_data_init(&data, ~0ULL, event->hw.last_period);
df1a132b 1921
cdd6c482 1922 if (event->attr.sample_type & PERF_SAMPLE_ADDR)
98fb1807
PM
1923 perf_get_data_addr(regs, &data.addr);
1924
3925f46b
AK
1925 if (event->attr.sample_type & PERF_SAMPLE_BRANCH_STACK) {
1926 struct cpu_hw_events *cpuhw;
1927 cpuhw = &__get_cpu_var(cpu_hw_events);
1928 power_pmu_bhrb_read(cpuhw);
1929 data.br_stack = &cpuhw->bhrb_stack;
1930 }
1931
a8b0ca17 1932 if (perf_event_overflow(event, &data, regs))
a4eaf7f1 1933 power_pmu_stop(event, 0);
0bbd0d4b
PM
1934 }
1935}
1936
1937/*
1938 * Called from generic code to get the misc flags (i.e. processor mode)
cdd6c482 1939 * for an event_id.
0bbd0d4b
PM
1940 */
1941unsigned long perf_misc_flags(struct pt_regs *regs)
1942{
98fb1807 1943 u32 flags = perf_get_misc_flags(regs);
0bbd0d4b 1944
98fb1807
PM
1945 if (flags)
1946 return flags;
cdd6c482
IM
1947 return user_mode(regs) ? PERF_RECORD_MISC_USER :
1948 PERF_RECORD_MISC_KERNEL;
0bbd0d4b
PM
1949}
1950
1951/*
1952 * Called from generic code to get the instruction pointer
cdd6c482 1953 * for an event_id.
0bbd0d4b
PM
1954 */
1955unsigned long perf_instruction_pointer(struct pt_regs *regs)
1956{
33904054 1957 bool use_siar = regs_use_siar(regs);
0bbd0d4b 1958
e6878835 1959 if (use_siar && siar_valid(regs))
75382aa7 1960 return mfspr(SPRN_SIAR) + perf_ip_adjust(regs);
e6878835 1961 else if (use_siar)
1962 return 0; // no valid instruction pointer
75382aa7 1963 else
1ce447b9 1964 return regs->nip;
4574910e
PM
1965}
1966
bc09c219 1967static bool pmc_overflow_power7(unsigned long val)
0837e324 1968{
0837e324
AB
1969 /*
1970 * Events on POWER7 can roll back if a speculative event doesn't
1971 * eventually complete. Unfortunately in some rare cases they will
1972 * raise a performance monitor exception. We need to catch this to
1973 * ensure we reset the PMC. In all cases the PMC will be 256 or less
1974 * cycles from overflow.
1975 *
1976 * We only do this if the first pass fails to find any overflowing
1977 * PMCs because a user might set a period of less than 256 and we
1978 * don't want to mistakenly reset them.
1979 */
bc09c219
MN
1980 if ((0x80000000 - val) <= 256)
1981 return true;
1982
1983 return false;
1984}
1985
1986static bool pmc_overflow(unsigned long val)
1987{
1988 if ((int)val < 0)
0837e324
AB
1989 return true;
1990
1991 return false;
1992}
1993
4574910e
PM
1994/*
1995 * Performance monitor interrupt stuff
1996 */
cdd6c482 1997static void perf_event_interrupt(struct pt_regs *regs)
4574910e 1998{
bc09c219 1999 int i, j;
cdd6c482
IM
2000 struct cpu_hw_events *cpuhw = &__get_cpu_var(cpu_hw_events);
2001 struct perf_event *event;
bc09c219
MN
2002 unsigned long val[8];
2003 int found, active;
ca8f2d7f
PM
2004 int nmi;
2005
ab7ef2e5 2006 if (cpuhw->n_limited)
a8f90e90 2007 freeze_limited_counters(cpuhw, mfspr(SPRN_PMC5),
ab7ef2e5
PM
2008 mfspr(SPRN_PMC6));
2009
98fb1807 2010 perf_read_regs(regs);
0bbd0d4b 2011
98fb1807 2012 nmi = perf_intr_is_nmi(regs);
ca8f2d7f
PM
2013 if (nmi)
2014 nmi_enter();
2015 else
2016 irq_enter();
4574910e 2017
bc09c219
MN
2018 /* Read all the PMCs since we'll need them a bunch of times */
2019 for (i = 0; i < ppmu->n_counter; ++i)
2020 val[i] = read_pmc(i + 1);
2021
2022 /* Try to find what caused the IRQ */
2023 found = 0;
2024 for (i = 0; i < ppmu->n_counter; ++i) {
2025 if (!pmc_overflow(val[i]))
ab7ef2e5 2026 continue;
bc09c219
MN
2027 if (is_limited_pmc(i + 1))
2028 continue; /* these won't generate IRQs */
2029 /*
2030 * We've found one that's overflowed. For active
2031 * counters we need to log this. For inactive
2032 * counters, we need to reset it anyway
2033 */
2034 found = 1;
2035 active = 0;
2036 for (j = 0; j < cpuhw->n_events; ++j) {
2037 event = cpuhw->event[j];
2038 if (event->hw.idx == (i + 1)) {
2039 active = 1;
2040 record_and_restart(event, val[i], regs);
2041 break;
2042 }
4574910e 2043 }
bc09c219
MN
2044 if (!active)
2045 /* reset non active counters that have overflowed */
2046 write_pmc(i + 1, 0);
4574910e 2047 }
bc09c219
MN
2048 if (!found && pvr_version_is(PVR_POWER7)) {
2049 /* check active counters for special buggy p7 overflow */
2050 for (i = 0; i < cpuhw->n_events; ++i) {
2051 event = cpuhw->event[i];
2052 if (!event->hw.idx || is_limited_pmc(event->hw.idx))
ab7ef2e5 2053 continue;
bc09c219
MN
2054 if (pmc_overflow_power7(val[event->hw.idx - 1])) {
2055 /* event has overflowed in a buggy way*/
2056 found = 1;
2057 record_and_restart(event,
2058 val[event->hw.idx - 1],
2059 regs);
2060 }
4574910e
PM
2061 }
2062 }
6772faa1 2063 if (!found && !nmi && printk_ratelimit())
bc09c219 2064 printk(KERN_WARNING "Can't find PMC that caused IRQ\n");
4574910e
PM
2065
2066 /*
2067 * Reset MMCR0 to its normal value. This will set PMXE and
57c0c15b 2068 * clear FC (freeze counters) and PMAO (perf mon alert occurred)
4574910e 2069 * and thus allow interrupts to occur again.
cdd6c482 2070 * XXX might want to use MSR.PM to keep the events frozen until
4574910e
PM
2071 * we get back out of this interrupt.
2072 */
ab7ef2e5 2073 write_mmcr0(cpuhw, cpuhw->mmcr[0]);
4574910e 2074
ca8f2d7f
PM
2075 if (nmi)
2076 nmi_exit();
2077 else
db4fb5ac 2078 irq_exit();
4574910e
PM
2079}
2080
3f6da390 2081static void power_pmu_setup(int cpu)
01d0287f 2082{
cdd6c482 2083 struct cpu_hw_events *cpuhw = &per_cpu(cpu_hw_events, cpu);
01d0287f 2084
f36a1a13
PM
2085 if (!ppmu)
2086 return;
01d0287f
PM
2087 memset(cpuhw, 0, sizeof(*cpuhw));
2088 cpuhw->mmcr[0] = MMCR0_FC;
2089}
2090
061d19f2 2091static int
85cfabbc 2092power_pmu_notifier(struct notifier_block *self, unsigned long action, void *hcpu)
3f6da390
PZ
2093{
2094 unsigned int cpu = (long)hcpu;
2095
2096 switch (action & ~CPU_TASKS_FROZEN) {
2097 case CPU_UP_PREPARE:
2098 power_pmu_setup(cpu);
2099 break;
2100
2101 default:
2102 break;
2103 }
2104
2105 return NOTIFY_OK;
2106}
2107
061d19f2 2108int register_power_pmu(struct power_pmu *pmu)
4574910e 2109{
079b3c56
PM
2110 if (ppmu)
2111 return -EBUSY; /* something's already registered */
2112
2113 ppmu = pmu;
2114 pr_info("%s performance monitor hardware support registered\n",
2115 pmu->name);
d095cd46 2116
1c53a270
SB
2117 power_pmu.attr_groups = ppmu->attr_groups;
2118
98fb1807 2119#ifdef MSR_HV
d095cd46
PM
2120 /*
2121 * Use FCHV to ignore kernel events if MSR.HV is set.
2122 */
2123 if (mfmsr() & MSR_HV)
cdd6c482 2124 freeze_events_kernel = MMCR0_FCHV;
98fb1807 2125#endif /* CONFIG_PPC64 */
d095cd46 2126
2e80a82a 2127 perf_pmu_register(&power_pmu, "cpu", PERF_TYPE_RAW);
3f6da390
PZ
2128 perf_cpu_notifier(power_pmu_notifier);
2129
4574910e
PM
2130 return 0;
2131}
This page took 0.463932 seconds and 5 git commands to generate.