PPC: select EPAPR_PARAVIRT for all users of epapr hcalls
[deliverable/linux.git] / arch / powerpc / sysdev / fsl_msi.c
CommitLineData
34e36c15 1/*
6820fead 2 * Copyright (C) 2007-2011 Freescale Semiconductor, Inc.
34e36c15
JJ
3 *
4 * Author: Tony Li <tony.li@freescale.com>
5 * Jason Jin <Jason.jin@freescale.com>
6 *
7 * The hwirq alloc and free code reuse from sysdev/mpic_msi.c
8 *
9 * This program is free software; you can redistribute it and/or
10 * modify it under the terms of the GNU General Public License
11 * as published by the Free Software Foundation; version 2 of the
12 * License.
13 *
14 */
15#include <linux/irq.h>
16#include <linux/bootmem.h>
34e36c15
JJ
17#include <linux/msi.h>
18#include <linux/pci.h>
5a0e3ad6 19#include <linux/slab.h>
34e36c15
JJ
20#include <linux/of_platform.h>
21#include <sysdev/fsl_soc.h>
22#include <asm/prom.h>
23#include <asm/hw_irq.h>
24#include <asm/ppc-pci.h>
02adac60 25#include <asm/mpic.h>
446bc1ff
TT
26#include <asm/fsl_hcalls.h>
27
34e36c15 28#include "fsl_msi.h"
b8f44ec2 29#include "fsl_pci.h"
34e36c15 30
694a7a36
LY
31LIST_HEAD(msi_head);
32
34e36c15
JJ
33struct fsl_msi_feature {
34 u32 fsl_pic_ip;
2bcd1c0c 35 u32 msiir_offset; /* Offset of MSIIR, relative to start of MSIR bank */
34e36c15
JJ
36};
37
02adac60
LY
38struct fsl_msi_cascade_data {
39 struct fsl_msi *msi_data;
40 int index;
41};
34e36c15
JJ
42
43static inline u32 fsl_msi_read(u32 __iomem *base, unsigned int reg)
44{
45 return in_be32(base + (reg >> 2));
46}
47
34e36c15
JJ
48/*
49 * We do not need this actually. The MSIR register has been read once
50 * in the cascade interrupt. So, this MSI interrupt has been acked
51*/
37e16615 52static void fsl_msi_end_irq(struct irq_data *d)
34e36c15
JJ
53{
54}
55
56static struct irq_chip fsl_msi_chip = {
1c9db525
TG
57 .irq_mask = mask_msi_irq,
58 .irq_unmask = unmask_msi_irq,
37e16615 59 .irq_ack = fsl_msi_end_irq,
fc380c0c 60 .name = "FSL-MSI",
34e36c15
JJ
61};
62
bae1d8f1 63static int fsl_msi_host_map(struct irq_domain *h, unsigned int virq,
34e36c15
JJ
64 irq_hw_number_t hw)
65{
80818813 66 struct fsl_msi *msi_data = h->host_data;
34e36c15
JJ
67 struct irq_chip *chip = &fsl_msi_chip;
68
98488db9 69 irq_set_status_flags(virq, IRQ_TYPE_EDGE_FALLING);
34e36c15 70
ec775d0e
TG
71 irq_set_chip_data(virq, msi_data);
72 irq_set_chip_and_handler(virq, chip, handle_edge_irq);
34e36c15
JJ
73
74 return 0;
75}
76
9f70b8eb 77static const struct irq_domain_ops fsl_msi_host_ops = {
34e36c15
JJ
78 .map = fsl_msi_host_map,
79};
80
34e36c15
JJ
81static int fsl_msi_init_allocator(struct fsl_msi *msi_data)
82{
692d1037 83 int rc;
34e36c15 84
7e7ab367
ME
85 rc = msi_bitmap_alloc(&msi_data->bitmap, NR_MSI_IRQS,
86 msi_data->irqhost->of_node);
87 if (rc)
88 return rc;
34e36c15 89
7e7ab367
ME
90 rc = msi_bitmap_reserve_dt_hwirqs(&msi_data->bitmap);
91 if (rc < 0) {
92 msi_bitmap_free(&msi_data->bitmap);
93 return rc;
34e36c15
JJ
94 }
95
34e36c15 96 return 0;
34e36c15
JJ
97}
98
99static int fsl_msi_check_device(struct pci_dev *pdev, int nvec, int type)
100{
101 if (type == PCI_CAP_ID_MSIX)
102 pr_debug("fslmsi: MSI-X untested, trying anyway.\n");
103
104 return 0;
105}
106
107static void fsl_teardown_msi_irqs(struct pci_dev *pdev)
108{
109 struct msi_desc *entry;
80818813 110 struct fsl_msi *msi_data;
34e36c15
JJ
111
112 list_for_each_entry(entry, &pdev->msi_list, list) {
113 if (entry->irq == NO_IRQ)
114 continue;
d1921bcd 115 msi_data = irq_get_chip_data(entry->irq);
ec775d0e 116 irq_set_msi_desc(entry->irq, NULL);
7e7ab367
ME
117 msi_bitmap_free_hwirqs(&msi_data->bitmap,
118 virq_to_hw(entry->irq), 1);
34e36c15
JJ
119 irq_dispose_mapping(entry->irq);
120 }
121
122 return;
123}
124
125static void fsl_compose_msi_msg(struct pci_dev *pdev, int hwirq,
80818813
LCB
126 struct msi_msg *msg,
127 struct fsl_msi *fsl_msi_data)
34e36c15 128{
80818813 129 struct fsl_msi *msi_data = fsl_msi_data;
3da34aae 130 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
2bcd1c0c
TT
131 u64 address; /* Physical address of the MSIIR */
132 int len;
133 const u64 *reg;
134
135 /* If the msi-address-64 property exists, then use it */
136 reg = of_get_property(hose->dn, "msi-address-64", &len);
137 if (reg && (len == sizeof(u64)))
138 address = be64_to_cpup(reg);
139 else
140 address = fsl_pci_immrbar_base(hose) + msi_data->msiir_offset;
34e36c15 141
2bcd1c0c
TT
142 msg->address_lo = lower_32_bits(address);
143 msg->address_hi = upper_32_bits(address);
3da34aae 144
34e36c15
JJ
145 msg->data = hwirq;
146
147 pr_debug("%s: allocated srs: %d, ibs: %d\n",
148 __func__, hwirq / IRQS_PER_MSI_REG, hwirq % IRQS_PER_MSI_REG);
149}
150
151static int fsl_setup_msi_irqs(struct pci_dev *pdev, int nvec, int type)
152{
895d603f
TT
153 struct pci_controller *hose = pci_bus_to_host(pdev->bus);
154 struct device_node *np;
155 phandle phandle = 0;
694a7a36 156 int rc, hwirq = -ENOMEM;
34e36c15
JJ
157 unsigned int virq;
158 struct msi_desc *entry;
159 struct msi_msg msg;
80818813 160 struct fsl_msi *msi_data;
34e36c15 161
895d603f
TT
162 /*
163 * If the PCI node has an fsl,msi property, then we need to use it
164 * to find the specific MSI.
165 */
166 np = of_parse_phandle(hose->dn, "fsl,msi", 0);
167 if (np) {
446bc1ff
TT
168 if (of_device_is_compatible(np, "fsl,mpic-msi") ||
169 of_device_is_compatible(np, "fsl,vmpic-msi"))
895d603f
TT
170 phandle = np->phandle;
171 else {
446bc1ff
TT
172 dev_err(&pdev->dev,
173 "node %s has an invalid fsl,msi phandle %u\n",
174 hose->dn->full_name, np->phandle);
895d603f
TT
175 return -EINVAL;
176 }
177 }
178
34e36c15 179 list_for_each_entry(entry, &pdev->msi_list, list) {
895d603f
TT
180 /*
181 * Loop over all the MSI devices until we find one that has an
182 * available interrupt.
183 */
694a7a36 184 list_for_each_entry(msi_data, &msi_head, list) {
895d603f
TT
185 /*
186 * If the PCI node has an fsl,msi property, then we
187 * restrict our search to the corresponding MSI node.
188 * The simplest way is to skip over MSI nodes with the
189 * wrong phandle. Under the Freescale hypervisor, this
190 * has the additional benefit of skipping over MSI
191 * nodes that are not mapped in the PAMU.
192 */
193 if (phandle && (phandle != msi_data->phandle))
194 continue;
195
694a7a36
LY
196 hwirq = msi_bitmap_alloc_hwirqs(&msi_data->bitmap, 1);
197 if (hwirq >= 0)
198 break;
199 }
80818813 200
34e36c15
JJ
201 if (hwirq < 0) {
202 rc = hwirq;
446bc1ff 203 dev_err(&pdev->dev, "could not allocate MSI interrupt\n");
34e36c15
JJ
204 goto out_free;
205 }
206
207 virq = irq_create_mapping(msi_data->irqhost, hwirq);
208
209 if (virq == NO_IRQ) {
446bc1ff 210 dev_err(&pdev->dev, "fail mapping hwirq %i\n", hwirq);
7e7ab367 211 msi_bitmap_free_hwirqs(&msi_data->bitmap, hwirq, 1);
34e36c15
JJ
212 rc = -ENOSPC;
213 goto out_free;
214 }
d1921bcd 215 /* chip_data is msi_data via host->hostdata in host->map() */
ec775d0e 216 irq_set_msi_desc(virq, entry);
34e36c15 217
80818813 218 fsl_compose_msi_msg(pdev, hwirq, &msg, msi_data);
34e36c15
JJ
219 write_msi_msg(virq, &msg);
220 }
221 return 0;
222
223out_free:
694a7a36 224 /* free by the caller of this function */
34e36c15
JJ
225 return rc;
226}
227
692d1037 228static void fsl_msi_cascade(unsigned int irq, struct irq_desc *desc)
34e36c15 229{
ddaedd1c
TG
230 struct irq_chip *chip = irq_desc_get_chip(desc);
231 struct irq_data *idata = irq_desc_get_irq_data(desc);
34e36c15 232 unsigned int cascade_irq;
02adac60 233 struct fsl_msi *msi_data;
34e36c15
JJ
234 int msir_index = -1;
235 u32 msir_value = 0;
236 u32 intr_index;
237 u32 have_shift = 0;
02adac60 238 struct fsl_msi_cascade_data *cascade_data;
446bc1ff 239 unsigned int ret;
02adac60 240
d1921bcd 241 cascade_data = irq_get_handler_data(irq);
02adac60 242 msi_data = cascade_data->msi_data;
34e36c15 243
239007b8 244 raw_spin_lock(&desc->lock);
34e36c15 245 if ((msi_data->feature & FSL_PIC_IP_MASK) == FSL_PIC_IP_IPIC) {
37e16615 246 if (chip->irq_mask_ack)
ddaedd1c 247 chip->irq_mask_ack(idata);
34e36c15 248 else {
ddaedd1c
TG
249 chip->irq_mask(idata);
250 chip->irq_ack(idata);
34e36c15
JJ
251 }
252 }
253
ddaedd1c 254 if (unlikely(irqd_irq_inprogress(idata)))
34e36c15
JJ
255 goto unlock;
256
02adac60 257 msir_index = cascade_data->index;
34e36c15
JJ
258
259 if (msir_index >= NR_MSI_REG)
260 cascade_irq = NO_IRQ;
261
ddaedd1c 262 irqd_set_chained_irq_inprogress(idata);
80818813 263 switch (msi_data->feature & FSL_PIC_IP_MASK) {
34e36c15
JJ
264 case FSL_PIC_IP_MPIC:
265 msir_value = fsl_msi_read(msi_data->msi_regs,
266 msir_index * 0x10);
267 break;
268 case FSL_PIC_IP_IPIC:
269 msir_value = fsl_msi_read(msi_data->msi_regs, msir_index * 0x4);
270 break;
446bc1ff
TT
271 case FSL_PIC_IP_VMPIC:
272 ret = fh_vmpic_get_msir(virq_to_hw(irq), &msir_value);
273 if (ret) {
274 pr_err("fsl-msi: fh_vmpic_get_msir() failed for "
275 "irq %u (ret=%u)\n", irq, ret);
276 msir_value = 0;
277 }
278 break;
34e36c15
JJ
279 }
280
281 while (msir_value) {
282 intr_index = ffs(msir_value) - 1;
283
284 cascade_irq = irq_linear_revmap(msi_data->irqhost,
692d1037
AV
285 msir_index * IRQS_PER_MSI_REG +
286 intr_index + have_shift);
34e36c15
JJ
287 if (cascade_irq != NO_IRQ)
288 generic_handle_irq(cascade_irq);
692d1037
AV
289 have_shift += intr_index + 1;
290 msir_value = msir_value >> (intr_index + 1);
34e36c15 291 }
ddaedd1c 292 irqd_clr_chained_irq_inprogress(idata);
34e36c15
JJ
293
294 switch (msi_data->feature & FSL_PIC_IP_MASK) {
295 case FSL_PIC_IP_MPIC:
446bc1ff 296 case FSL_PIC_IP_VMPIC:
ddaedd1c 297 chip->irq_eoi(idata);
34e36c15
JJ
298 break;
299 case FSL_PIC_IP_IPIC:
ddaedd1c
TG
300 if (!irqd_irq_disabled(idata) && chip->irq_unmask)
301 chip->irq_unmask(idata);
34e36c15
JJ
302 break;
303 }
304unlock:
239007b8 305 raw_spin_unlock(&desc->lock);
34e36c15
JJ
306}
307
a454dc50 308static int fsl_of_msi_remove(struct platform_device *ofdev)
48059993 309{
6c4c82e2 310 struct fsl_msi *msi = platform_get_drvdata(ofdev);
48059993
LY
311 int virq, i;
312 struct fsl_msi_cascade_data *cascade_data;
313
314 if (msi->list.prev != NULL)
315 list_del(&msi->list);
316 for (i = 0; i < NR_MSI_REG; i++) {
317 virq = msi->msi_virqs[i];
318 if (virq != NO_IRQ) {
ec775d0e 319 cascade_data = irq_get_handler_data(virq);
48059993
LY
320 kfree(cascade_data);
321 irq_dispose_mapping(virq);
322 }
323 }
324 if (msi->bitmap.bitmap)
325 msi_bitmap_free(&msi->bitmap);
446bc1ff
TT
326 if ((msi->feature & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC)
327 iounmap(msi->msi_regs);
48059993
LY
328 kfree(msi);
329
330 return 0;
331}
332
6820fead
SW
333static int __devinit fsl_msi_setup_hwirq(struct fsl_msi *msi,
334 struct platform_device *dev,
335 int offset, int irq_index)
336{
337 struct fsl_msi_cascade_data *cascade_data = NULL;
338 int virt_msir;
339
340 virt_msir = irq_of_parse_and_map(dev->dev.of_node, irq_index);
341 if (virt_msir == NO_IRQ) {
342 dev_err(&dev->dev, "%s: Cannot translate IRQ index %d\n",
343 __func__, irq_index);
344 return 0;
345 }
346
347 cascade_data = kzalloc(sizeof(struct fsl_msi_cascade_data), GFP_KERNEL);
348 if (!cascade_data) {
349 dev_err(&dev->dev, "No memory for MSI cascade data\n");
350 return -ENOMEM;
351 }
352
353 msi->msi_virqs[irq_index] = virt_msir;
22285118 354 cascade_data->index = offset;
6820fead 355 cascade_data->msi_data = msi;
ec775d0e
TG
356 irq_set_handler_data(virt_msir, cascade_data);
357 irq_set_chained_handler(virt_msir, fsl_msi_cascade);
6820fead
SW
358
359 return 0;
360}
361
b1608d69 362static const struct of_device_id fsl_of_msi_ids[];
00006124 363static int __devinit fsl_of_msi_probe(struct platform_device *dev)
34e36c15 364{
b1608d69 365 const struct of_device_id *match;
34e36c15
JJ
366 struct fsl_msi *msi;
367 struct resource res;
6820fead 368 int err, i, j, irq_index, count;
34e36c15 369 int rc;
34e36c15 370 const u32 *p;
00006124 371 struct fsl_msi_feature *features;
061ca4ad
LY
372 int len;
373 u32 offset;
6820fead 374 static const u32 all_avail[] = { 0, NR_MSI_IRQS };
34e36c15 375
b1608d69
GL
376 match = of_match_device(fsl_of_msi_ids, &dev->dev);
377 if (!match)
00006124 378 return -EINVAL;
b1608d69 379 features = match->data;
00006124 380
34e36c15
JJ
381 printk(KERN_DEBUG "Setting up Freescale MSI support\n");
382
383 msi = kzalloc(sizeof(struct fsl_msi), GFP_KERNEL);
384 if (!msi) {
385 dev_err(&dev->dev, "No memory for MSI structure\n");
48059993 386 return -ENOMEM;
34e36c15 387 }
6c4c82e2 388 platform_set_drvdata(dev, msi);
34e36c15 389
a8db8cf0
GL
390 msi->irqhost = irq_domain_add_linear(dev->dev.of_node,
391 NR_MSI_IRQS, &fsl_msi_host_ops, msi);
34e36c15 392
34e36c15
JJ
393 if (msi->irqhost == NULL) {
394 dev_err(&dev->dev, "No memory for MSI irqhost\n");
34e36c15
JJ
395 err = -ENOMEM;
396 goto error_out;
397 }
398
446bc1ff
TT
399 /*
400 * Under the Freescale hypervisor, the msi nodes don't have a 'reg'
401 * property. Instead, we use hypercalls to access the MSI.
402 */
403 if ((features->fsl_pic_ip & FSL_PIC_IP_MASK) != FSL_PIC_IP_VMPIC) {
404 err = of_address_to_resource(dev->dev.of_node, 0, &res);
405 if (err) {
406 dev_err(&dev->dev, "invalid resource for node %s\n",
61c7a080 407 dev->dev.of_node->full_name);
446bc1ff
TT
408 goto error_out;
409 }
34e36c15 410
446bc1ff
TT
411 msi->msi_regs = ioremap(res.start, resource_size(&res));
412 if (!msi->msi_regs) {
b53804c7 413 err = -ENOMEM;
446bc1ff
TT
414 dev_err(&dev->dev, "could not map node %s\n",
415 dev->dev.of_node->full_name);
416 goto error_out;
417 }
418 msi->msiir_offset =
419 features->msiir_offset + (res.start & 0xfffff);
34e36c15
JJ
420 }
421
692d1037 422 msi->feature = features->fsl_pic_ip;
34e36c15 423
895d603f
TT
424 /*
425 * Remember the phandle, so that we can match with any PCI nodes
426 * that have an "fsl,msi" property.
427 */
428 msi->phandle = dev->dev.of_node->phandle;
429
34e36c15
JJ
430 rc = fsl_msi_init_allocator(msi);
431 if (rc) {
432 dev_err(&dev->dev, "Error allocating MSI bitmap\n");
433 goto error_out;
434 }
435
6820fead
SW
436 p = of_get_property(dev->dev.of_node, "msi-available-ranges", &len);
437 if (p && len % (2 * sizeof(u32)) != 0) {
438 dev_err(&dev->dev, "%s: Malformed msi-available-ranges property\n",
439 __func__);
34e36c15
JJ
440 err = -EINVAL;
441 goto error_out;
442 }
6820fead 443
22285118 444 if (!p) {
6820fead 445 p = all_avail;
22285118
TT
446 len = sizeof(all_avail);
447 }
6820fead
SW
448
449 for (irq_index = 0, i = 0; i < len / (2 * sizeof(u32)); i++) {
450 if (p[i * 2] % IRQS_PER_MSI_REG ||
451 p[i * 2 + 1] % IRQS_PER_MSI_REG) {
452 printk(KERN_WARNING "%s: %s: msi available range of %u at %u is not IRQ-aligned\n",
453 __func__, dev->dev.of_node->full_name,
454 p[i * 2 + 1], p[i * 2]);
455 err = -EINVAL;
456 goto error_out;
457 }
458
459 offset = p[i * 2] / IRQS_PER_MSI_REG;
460 count = p[i * 2 + 1] / IRQS_PER_MSI_REG;
461
462 for (j = 0; j < count; j++, irq_index++) {
22285118 463 err = fsl_msi_setup_hwirq(msi, dev, offset + j, irq_index);
6820fead 464 if (err)
02adac60 465 goto error_out;
34e36c15
JJ
466 }
467 }
468
694a7a36 469 list_add_tail(&msi->list, &msi_head);
34e36c15 470
80818813
LCB
471 /* The multiple setting ppc_md.setup_msi_irqs will not harm things */
472 if (!ppc_md.setup_msi_irqs) {
473 ppc_md.setup_msi_irqs = fsl_setup_msi_irqs;
474 ppc_md.teardown_msi_irqs = fsl_teardown_msi_irqs;
475 ppc_md.msi_check_device = fsl_msi_check_device;
476 } else if (ppc_md.setup_msi_irqs != fsl_setup_msi_irqs) {
477 dev_err(&dev->dev, "Different MSI driver already installed!\n");
478 err = -ENODEV;
479 goto error_out;
480 }
34e36c15
JJ
481 return 0;
482error_out:
48059993 483 fsl_of_msi_remove(dev);
34e36c15
JJ
484 return err;
485}
486
487static const struct fsl_msi_feature mpic_msi_feature = {
488 .fsl_pic_ip = FSL_PIC_IP_MPIC,
489 .msiir_offset = 0x140,
490};
491
492static const struct fsl_msi_feature ipic_msi_feature = {
493 .fsl_pic_ip = FSL_PIC_IP_IPIC,
494 .msiir_offset = 0x38,
495};
496
446bc1ff
TT
497static const struct fsl_msi_feature vmpic_msi_feature = {
498 .fsl_pic_ip = FSL_PIC_IP_VMPIC,
499 .msiir_offset = 0,
500};
501
34e36c15
JJ
502static const struct of_device_id fsl_of_msi_ids[] = {
503 {
504 .compatible = "fsl,mpic-msi",
505 .data = (void *)&mpic_msi_feature,
506 },
507 {
508 .compatible = "fsl,ipic-msi",
509 .data = (void *)&ipic_msi_feature,
510 },
446bc1ff
TT
511 {
512 .compatible = "fsl,vmpic-msi",
513 .data = (void *)&vmpic_msi_feature,
514 },
34e36c15
JJ
515 {}
516};
517
00006124 518static struct platform_driver fsl_of_msi_driver = {
4018294b
GL
519 .driver = {
520 .name = "fsl-msi",
521 .owner = THIS_MODULE,
522 .of_match_table = fsl_of_msi_ids,
523 },
34e36c15 524 .probe = fsl_of_msi_probe,
48059993 525 .remove = fsl_of_msi_remove,
34e36c15
JJ
526};
527
528static __init int fsl_of_msi_init(void)
529{
00006124 530 return platform_driver_register(&fsl_of_msi_driver);
34e36c15
JJ
531}
532
533subsys_initcall(fsl_of_msi_init);
This page took 0.251277 seconds and 5 git commands to generate.