s390/zcrypt: Add support for new crypto express (CEX5S) adapter.
[deliverable/linux.git] / arch / s390 / include / asm / processor.h
CommitLineData
1da177e4 1/*
1da177e4 2 * S390 version
a53c8fab 3 * Copyright IBM Corp. 1999
1da177e4
LT
4 * Author(s): Hartmut Penner (hp@de.ibm.com),
5 * Martin Schwidefsky (schwidefsky@de.ibm.com)
6 *
7 * Derived from "include/asm-i386/processor.h"
8 * Copyright (C) 1994, Linus Torvalds
9 */
10
11#ifndef __ASM_S390_PROCESSOR_H
12#define __ASM_S390_PROCESSOR_H
13
d3a73acb
MS
14#define CIF_MCCK_PENDING 0 /* machine check handling is pending */
15#define CIF_ASCE 1 /* user asce needs fixup / uaccess */
fe0f4976 16#define CIF_NOHZ_DELAY 2 /* delay HZ disable for a tick */
d3a73acb
MS
17
18#define _CIF_MCCK_PENDING (1<<CIF_MCCK_PENDING)
19#define _CIF_ASCE (1<<CIF_ASCE)
fe0f4976 20#define _CIF_NOHZ_DELAY (1<<CIF_NOHZ_DELAY)
d3a73acb
MS
21
22
eb608fb3
HC
23#ifndef __ASSEMBLY__
24
edd53787 25#include <linux/linkage.h>
a0616cde 26#include <linux/irqflags.h>
e86a6ed6 27#include <asm/cpu.h>
25097bf1 28#include <asm/page.h>
1da177e4 29#include <asm/ptrace.h>
25097bf1 30#include <asm/setup.h>
e4b8b3f3 31#include <asm/runtime_instr.h>
1da177e4 32
d3a73acb
MS
33static inline void set_cpu_flag(int flag)
34{
35 S390_lowcore.cpu_flags |= (1U << flag);
36}
37
38static inline void clear_cpu_flag(int flag)
39{
40 S390_lowcore.cpu_flags &= ~(1U << flag);
41}
42
43static inline int test_cpu_flag(int flag)
44{
45 return !!(S390_lowcore.cpu_flags & (1U << flag));
46}
47
fe0f4976
MS
48#define arch_needs_cpu() test_cpu_flag(CIF_NOHZ_DELAY)
49
1da177e4
LT
50/*
51 * Default implementation of macro that returns current
52 * instruction pointer ("program counter").
53 */
94c12cc7 54#define current_text_addr() ({ void *pc; asm("basr %0,0" : "=a" (pc)); pc; })
1da177e4 55
e86a6ed6 56static inline void get_cpu_id(struct cpuid *ptr)
72960a02 57{
987bcdac 58 asm volatile("stidp %0" : "=Q" (*ptr));
72960a02
MH
59}
60
31ee4b2f 61extern void s390_adjust_jiffies(void);
638ad34a
MS
62extern const struct seq_operations cpuinfo_op;
63extern int sysctl_ieee_emulation_warnings;
65f22a90 64extern void execve_tail(void);
1da177e4 65
1da177e4 66/*
f481bfaf 67 * User space process size: 2GB for 31 bit, 4TB or 8PT for 64 bit.
1da177e4 68 */
f4815ac6 69#ifndef CONFIG_64BIT
1da177e4 70
5a216a20 71#define TASK_SIZE (1UL << 31)
ee6ee55b 72#define TASK_MAX_SIZE (1UL << 31)
5a216a20 73#define TASK_UNMAPPED_BASE (1UL << 30)
1da177e4 74
f4815ac6 75#else /* CONFIG_64BIT */
1da177e4 76
f481bfaf 77#define TASK_SIZE_OF(tsk) ((tsk)->mm->context.asce_limit)
5a216a20
MS
78#define TASK_UNMAPPED_BASE (test_thread_flag(TIF_31BIT) ? \
79 (1UL << 30) : (1UL << 41))
80#define TASK_SIZE TASK_SIZE_OF(current)
ee6ee55b 81#define TASK_MAX_SIZE (1UL << 53)
1da177e4 82
f4815ac6 83#endif /* CONFIG_64BIT */
1da177e4 84
f4815ac6 85#ifndef CONFIG_64BIT
5a216a20 86#define STACK_TOP (1UL << 31)
6252d702 87#define STACK_TOP_MAX (1UL << 31)
f4815ac6 88#else /* CONFIG_64BIT */
6252d702
MS
89#define STACK_TOP (1UL << (test_thread_flag(TIF_31BIT) ? 31:42))
90#define STACK_TOP_MAX (1UL << 42)
f4815ac6 91#endif /* CONFIG_64BIT */
922a70d3 92
1da177e4
LT
93#define HAVE_ARCH_PICK_MMAP_LAYOUT
94
95typedef struct {
96 __u32 ar4;
97} mm_segment_t;
98
99/*
100 * Thread structure
101 */
102struct thread_struct {
103 s390_fp_regs fp_regs;
104 unsigned int acrs[NUM_ACRS];
105 unsigned long ksp; /* kernel stack pointer */
1da177e4 106 mm_segment_t mm_segment;
e5992f2e 107 unsigned long gmap_addr; /* address of last gmap fault. */
24eb3a82 108 unsigned int gmap_pfault; /* signal of a pending guest pfault */
5e9a2692
MS
109 struct per_regs per_user; /* User specified PER registers */
110 struct per_event per_event; /* Cause of the last PER trap */
d35339a4 111 unsigned long per_flags; /* Flags to control debug behavior */
1da177e4
LT
112 /* pfault_wait is used to block the process on a pfault event */
113 unsigned long pfault_wait;
f2db2e6c 114 struct list_head list;
e4b8b3f3
JG
115 /* cpu runtime instrumentation */
116 struct runtime_instr_cb *ri_cb;
117 int ri_signum;
d35339a4
MS
118#ifdef CONFIG_64BIT
119 unsigned char trap_tdb[256]; /* Transaction abort diagnose block */
80703617 120 __vector128 *vxrs; /* Vector register save area */
d35339a4 121#endif
1da177e4
LT
122};
123
64597f9d
MM
124/* Flag to disable transactions. */
125#define PER_FLAG_NO_TE 1UL
126/* Flag to enable random transaction aborts. */
127#define PER_FLAG_TE_ABORT_RAND 2UL
128/* Flag to specify random transaction abort mode:
129 * - abort each transaction at a random instruction before TEND if set.
130 * - abort random transactions at a random instruction if cleared.
131 */
132#define PER_FLAG_TE_ABORT_RAND_TEND 4UL
d35339a4 133
1da177e4
LT
134typedef struct thread_struct thread_struct;
135
136/*
137 * Stack layout of a C stack frame.
138 */
139#ifndef __PACK_STACK
140struct stack_frame {
141 unsigned long back_chain;
142 unsigned long empty1[5];
143 unsigned long gprs[10];
144 unsigned int empty2[8];
145};
146#else
147struct stack_frame {
148 unsigned long empty1[5];
149 unsigned int empty2[8];
150 unsigned long gprs[10];
151 unsigned long back_chain;
152};
153#endif
154
155#define ARCH_MIN_TASKALIGN 8
156
6f3fa3f0
MS
157#define INIT_THREAD { \
158 .ksp = sizeof(init_stack) + (unsigned long) &init_stack, \
159}
1da177e4
LT
160
161/*
162 * Do necessary setup to start up a new thread.
163 */
b50511e4 164#define start_thread(regs, new_psw, new_stackp) do { \
e258d719 165 regs->psw.mask = PSW_USER_BITS | PSW_MASK_EA | PSW_MASK_BA; \
b50511e4
MS
166 regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
167 regs->gprs[15] = new_stackp; \
65f22a90 168 execve_tail(); \
63506c41
MS
169} while (0)
170
b50511e4 171#define start_thread31(regs, new_psw, new_stackp) do { \
e258d719 172 regs->psw.mask = PSW_USER_BITS | PSW_MASK_BA; \
b50511e4
MS
173 regs->psw.addr = new_psw | PSW_ADDR_AMODE; \
174 regs->gprs[15] = new_stackp; \
175 crst_table_downgrade(current->mm, 1UL << 31); \
65f22a90 176 execve_tail(); \
1da177e4
LT
177} while (0)
178
1da177e4
LT
179/* Forward declaration, a strange C thing */
180struct task_struct;
181struct mm_struct;
df5f8314 182struct seq_file;
1da177e4 183
6668022c
HC
184#ifdef CONFIG_64BIT
185extern void show_cacheinfo(struct seq_file *m);
186#else
187static inline void show_cacheinfo(struct seq_file *m) { }
188#endif
189
1da177e4
LT
190/* Free all resources held by a thread. */
191extern void release_thread(struct task_struct *);
1da177e4 192
1da177e4
LT
193/*
194 * Return saved PC of a blocked thread.
195 */
196extern unsigned long thread_saved_pc(struct task_struct *t);
197
1da177e4 198unsigned long get_wchan(struct task_struct *p);
c7584fb6 199#define task_pt_regs(tsk) ((struct pt_regs *) \
30af7120 200 (task_stack_page(tsk) + THREAD_SIZE) - 1)
c7584fb6
AV
201#define KSTK_EIP(tsk) (task_pt_regs(tsk)->psw.addr)
202#define KSTK_ESP(tsk) (task_pt_regs(tsk)->gprs[15])
1da177e4 203
5ebf250d
HC
204/* Has task runtime instrumentation enabled ? */
205#define is_ri_task(tsk) (!!(tsk)->thread.ri_cb)
206
a0616cde
DH
207static inline unsigned short stap(void)
208{
209 unsigned short cpu_address;
210
211 asm volatile("stap %0" : "=m" (cpu_address));
212 return cpu_address;
213}
214
1da177e4
LT
215/*
216 * Give up the time slice of the virtual PU.
217 */
abdba61a
HC
218static inline void cpu_relax(void)
219{
c48e0913 220 barrier();
abdba61a 221}
1da177e4 222
3a6bfbc9 223#define cpu_relax_lowlatency() barrier()
083986e8 224
dc74d7f9
HC
225static inline void psw_set_key(unsigned int key)
226{
227 asm volatile("spka 0(%0)" : : "d" (key));
228}
229
77fa2245
HC
230/*
231 * Set PSW to specified value.
232 */
233static inline void __load_psw(psw_t psw)
234{
f4815ac6 235#ifndef CONFIG_64BIT
987bcdac 236 asm volatile("lpsw %0" : : "Q" (psw) : "cc");
77fa2245 237#else
987bcdac 238 asm volatile("lpswe %0" : : "Q" (psw) : "cc");
77fa2245
HC
239#endif
240}
241
1da177e4
LT
242/*
243 * Set PSW mask to specified value, while leaving the
244 * PSW addr pointing to the next instruction.
245 */
1da177e4
LT
246static inline void __load_psw_mask (unsigned long mask)
247{
248 unsigned long addr;
1da177e4 249 psw_t psw;
77fa2245 250
1da177e4
LT
251 psw.mask = mask;
252
f4815ac6 253#ifndef CONFIG_64BIT
94c12cc7
MS
254 asm volatile(
255 " basr %0,0\n"
256 "0: ahi %0,1f-0b\n"
987bcdac
MS
257 " st %0,%O1+4(%R1)\n"
258 " lpsw %1\n"
1da177e4 259 "1:"
987bcdac 260 : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
f4815ac6 261#else /* CONFIG_64BIT */
94c12cc7
MS
262 asm volatile(
263 " larl %0,1f\n"
987bcdac
MS
264 " stg %0,%O1+8(%R1)\n"
265 " lpswe %1\n"
1da177e4 266 "1:"
987bcdac 267 : "=&d" (addr), "=Q" (psw) : "Q" (psw) : "memory", "cc");
f4815ac6 268#endif /* CONFIG_64BIT */
1da177e4 269}
ccf45caf
MS
270
271/*
272 * Rewind PSW instruction address by specified number of bytes.
273 */
274static inline unsigned long __rewind_psw(psw_t psw, unsigned long ilc)
275{
f4815ac6 276#ifndef CONFIG_64BIT
ccf45caf
MS
277 if (psw.addr & PSW_ADDR_AMODE)
278 /* 31 bit mode */
279 return (psw.addr - ilc) | PSW_ADDR_AMODE;
280 /* 24 bit mode */
281 return (psw.addr - ilc) & ((1UL << 24) - 1);
282#else
283 unsigned long mask;
284
285 mask = (psw.mask & PSW_MASK_EA) ? -1UL :
286 (psw.mask & PSW_MASK_BA) ? (1UL << 31) - 1 :
287 (1UL << 24) - 1;
288 return (psw.addr - ilc) & mask;
289#endif
290}
b5f87f15
MS
291
292/*
293 * Function to stop a processor until the next interrupt occurs
294 */
295void enabled_wait(void);
296
1da177e4
LT
297/*
298 * Function to drop a processor into disabled wait state
299 */
ff2d8b19 300static inline void __noreturn disabled_wait(unsigned long code)
1da177e4 301{
1da177e4 302 unsigned long ctl_buf;
77fa2245 303 psw_t dw_psw;
1da177e4 304
b50511e4 305 dw_psw.mask = PSW_MASK_BASE | PSW_MASK_WAIT | PSW_MASK_BA | PSW_MASK_EA;
77fa2245 306 dw_psw.addr = code;
1da177e4
LT
307 /*
308 * Store status and then load disabled wait psw,
309 * the processor is dead afterwards
310 */
f4815ac6 311#ifndef CONFIG_64BIT
94c12cc7
MS
312 asm volatile(
313 " stctl 0,0,0(%2)\n"
314 " ni 0(%2),0xef\n" /* switch off protection */
315 " lctl 0,0,0(%2)\n"
316 " stpt 0xd8\n" /* store timer */
317 " stckc 0xe0\n" /* store clock comparator */
318 " stpx 0x108\n" /* store prefix register */
319 " stam 0,15,0x120\n" /* store access registers */
320 " std 0,0x160\n" /* store f0 */
321 " std 2,0x168\n" /* store f2 */
322 " std 4,0x170\n" /* store f4 */
323 " std 6,0x178\n" /* store f6 */
324 " stm 0,15,0x180\n" /* store general registers */
325 " stctl 0,15,0x1c0\n" /* store control registers */
326 " oi 0x1c0,0x10\n" /* fake protection bit */
327 " lpsw 0(%1)"
328 : "=m" (ctl_buf)
329 : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc");
f4815ac6 330#else /* CONFIG_64BIT */
94c12cc7
MS
331 asm volatile(
332 " stctg 0,0,0(%2)\n"
333 " ni 4(%2),0xef\n" /* switch off protection */
334 " lctlg 0,0,0(%2)\n"
335 " lghi 1,0x1000\n"
336 " stpt 0x328(1)\n" /* store timer */
337 " stckc 0x330(1)\n" /* store clock comparator */
338 " stpx 0x318(1)\n" /* store prefix register */
339 " stam 0,15,0x340(1)\n"/* store access registers */
340 " stfpc 0x31c(1)\n" /* store fpu control */
341 " std 0,0x200(1)\n" /* store f0 */
342 " std 1,0x208(1)\n" /* store f1 */
343 " std 2,0x210(1)\n" /* store f2 */
344 " std 3,0x218(1)\n" /* store f3 */
345 " std 4,0x220(1)\n" /* store f4 */
346 " std 5,0x228(1)\n" /* store f5 */
347 " std 6,0x230(1)\n" /* store f6 */
348 " std 7,0x238(1)\n" /* store f7 */
349 " std 8,0x240(1)\n" /* store f8 */
350 " std 9,0x248(1)\n" /* store f9 */
351 " std 10,0x250(1)\n" /* store f10 */
352 " std 11,0x258(1)\n" /* store f11 */
353 " std 12,0x260(1)\n" /* store f12 */
354 " std 13,0x268(1)\n" /* store f13 */
355 " std 14,0x270(1)\n" /* store f14 */
356 " std 15,0x278(1)\n" /* store f15 */
357 " stmg 0,15,0x280(1)\n"/* store general registers */
358 " stctg 0,15,0x380(1)\n"/* store control registers */
359 " oi 0x384(1),0x10\n"/* fake protection bit */
360 " lpswe 0(%1)"
361 : "=m" (ctl_buf)
bdd42b28 362 : "a" (&dw_psw), "a" (&ctl_buf), "m" (dw_psw) : "cc", "0", "1");
f4815ac6 363#endif /* CONFIG_64BIT */
edd53787 364 while (1);
1da177e4
LT
365}
366
a0616cde
DH
367/*
368 * Use to set psw mask except for the first byte which
369 * won't be changed by this function.
370 */
371static inline void
372__set_psw_mask(unsigned long mask)
373{
374 __load_psw_mask(mask | (arch_local_save_flags() & ~(-1UL >> 8)));
375}
376
377#define local_mcck_enable() \
e258d719 378 __set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT | PSW_MASK_MCHECK)
a0616cde 379#define local_mcck_disable() \
e258d719 380 __set_psw_mask(PSW_KERNEL_BITS | PSW_MASK_DAT)
a0616cde 381
ab14de6c
HC
382/*
383 * Basic Machine Check/Program Check Handler.
384 */
385
386extern void s390_base_mcck_handler(void);
387extern void s390_base_pgm_handler(void);
388extern void s390_base_ext_handler(void);
389
390extern void (*s390_base_mcck_handler_fn)(void);
391extern void (*s390_base_pgm_handler_fn)(void);
392extern void (*s390_base_ext_handler_fn)(void);
393
dfd54cbc
HC
394#define ARCH_LOW_ADDRESS_LIMIT 0x7fffffffUL
395
fbe76568
HC
396extern int memcpy_real(void *, void *, size_t);
397extern void memcpy_absolute(void *, void *, size_t);
398
399#define mem_assign_absolute(dest, val) { \
400 __typeof__(dest) __tmp = (val); \
401 \
402 BUILD_BUG_ON(sizeof(__tmp) != sizeof(val)); \
403 memcpy_absolute(&(dest), &__tmp, sizeof(__tmp)); \
404}
405
eb608fb3
HC
406/*
407 * Helper macro for exception table entries
408 */
409#define EX_TABLE(_fault, _target) \
410 ".section __ex_table,\"a\"\n" \
411 ".align 4\n" \
412 ".long (" #_fault ") - .\n" \
413 ".long (" #_target ") - .\n" \
414 ".previous\n"
415
416#else /* __ASSEMBLY__ */
417
418#define EX_TABLE(_fault, _target) \
419 .section __ex_table,"a" ; \
420 .align 4 ; \
421 .long (_fault) - . ; \
422 .long (_target) - . ; \
423 .previous
424
425#endif /* __ASSEMBLY__ */
426
427#endif /* __ASM_S390_PROCESSOR_H */
This page took 0.747862 seconds and 5 git commands to generate.