Commit | Line | Data |
---|---|---|
1da177e4 LT |
1 | /* |
2 | * arch/s390/kernel/smp.c | |
3 | * | |
39ce010d | 4 | * Copyright IBM Corp. 1999,2007 |
1da177e4 | 5 | * Author(s): Denis Joseph Barrow (djbarrow@de.ibm.com,barrow_dj@yahoo.com), |
39ce010d HC |
6 | * Martin Schwidefsky (schwidefsky@de.ibm.com) |
7 | * Heiko Carstens (heiko.carstens@de.ibm.com) | |
1da177e4 | 8 | * |
39ce010d | 9 | * based on other smp stuff by |
1da177e4 LT |
10 | * (c) 1995 Alan Cox, CymruNET Ltd <alan@cymru.net> |
11 | * (c) 1998 Ingo Molnar | |
12 | * | |
13 | * We work with logical cpu numbering everywhere we can. The only | |
14 | * functions using the real cpu address (got from STAP) are the sigp | |
15 | * functions. For all other functions we use the identity mapping. | |
16 | * That means that cpu_number_map[i] == i for every cpu. cpu_number_map is | |
17 | * used e.g. to find the idle task belonging to a logical cpu. Every array | |
18 | * in the kernel is sorted by the logical cpu number and not by the physical | |
19 | * one which is causing all the confusion with __cpu_logical_map and | |
20 | * cpu_number_map in other architectures. | |
21 | */ | |
22 | ||
23 | #include <linux/module.h> | |
24 | #include <linux/init.h> | |
1da177e4 | 25 | #include <linux/mm.h> |
4e950f6f | 26 | #include <linux/err.h> |
1da177e4 LT |
27 | #include <linux/spinlock.h> |
28 | #include <linux/kernel_stat.h> | |
1da177e4 LT |
29 | #include <linux/delay.h> |
30 | #include <linux/cache.h> | |
31 | #include <linux/interrupt.h> | |
32 | #include <linux/cpu.h> | |
2b67fc46 | 33 | #include <linux/timex.h> |
411ed322 | 34 | #include <linux/bootmem.h> |
46b05d26 | 35 | #include <asm/ipl.h> |
2b67fc46 | 36 | #include <asm/setup.h> |
1da177e4 LT |
37 | #include <asm/sigp.h> |
38 | #include <asm/pgalloc.h> | |
39 | #include <asm/irq.h> | |
40 | #include <asm/s390_ext.h> | |
41 | #include <asm/cpcmd.h> | |
42 | #include <asm/tlbflush.h> | |
2b67fc46 | 43 | #include <asm/timer.h> |
411ed322 | 44 | #include <asm/lowcore.h> |
08d07968 | 45 | #include <asm/sclp.h> |
fae8b22d | 46 | #include <asm/cpu.h> |
a806170e | 47 | #include "entry.h" |
1da177e4 | 48 | |
1da177e4 LT |
49 | /* |
50 | * An array with a pointer the lowcore of every CPU. | |
51 | */ | |
1da177e4 | 52 | struct _lowcore *lowcore_ptr[NR_CPUS]; |
39ce010d | 53 | EXPORT_SYMBOL(lowcore_ptr); |
1da177e4 | 54 | |
255acee7 | 55 | cpumask_t cpu_online_map = CPU_MASK_NONE; |
39ce010d HC |
56 | EXPORT_SYMBOL(cpu_online_map); |
57 | ||
48483b32 | 58 | cpumask_t cpu_possible_map = CPU_MASK_ALL; |
39ce010d | 59 | EXPORT_SYMBOL(cpu_possible_map); |
1da177e4 LT |
60 | |
61 | static struct task_struct *current_set[NR_CPUS]; | |
62 | ||
08d07968 HC |
63 | static u8 smp_cpu_type; |
64 | static int smp_use_sigp_detection; | |
65 | ||
66 | enum s390_cpu_state { | |
67 | CPU_STATE_STANDBY, | |
68 | CPU_STATE_CONFIGURED, | |
69 | }; | |
70 | ||
dbd70fb4 | 71 | DEFINE_MUTEX(smp_cpu_state_mutex); |
c10fde0d | 72 | int smp_cpu_polarization[NR_CPUS]; |
08d07968 | 73 | static int smp_cpu_state[NR_CPUS]; |
c10fde0d | 74 | static int cpu_management; |
08d07968 HC |
75 | |
76 | static DEFINE_PER_CPU(struct cpu, cpu_devices); | |
08d07968 | 77 | |
1da177e4 | 78 | static void smp_ext_bitcall(int, ec_bit_sig); |
1da177e4 LT |
79 | |
80 | /* | |
63db6e8d JG |
81 | * Structure and data for __smp_call_function_map(). This is designed to |
82 | * minimise static memory requirements. It also looks cleaner. | |
1da177e4 LT |
83 | */ |
84 | static DEFINE_SPINLOCK(call_lock); | |
85 | ||
86 | struct call_data_struct { | |
87 | void (*func) (void *info); | |
88 | void *info; | |
63db6e8d JG |
89 | cpumask_t started; |
90 | cpumask_t finished; | |
1da177e4 LT |
91 | int wait; |
92 | }; | |
93 | ||
39ce010d | 94 | static struct call_data_struct *call_data; |
1da177e4 LT |
95 | |
96 | /* | |
97 | * 'Call function' interrupt callback | |
98 | */ | |
99 | static void do_call_function(void) | |
100 | { | |
101 | void (*func) (void *info) = call_data->func; | |
102 | void *info = call_data->info; | |
103 | int wait = call_data->wait; | |
104 | ||
63db6e8d | 105 | cpu_set(smp_processor_id(), call_data->started); |
1da177e4 LT |
106 | (*func)(info); |
107 | if (wait) | |
63db6e8d | 108 | cpu_set(smp_processor_id(), call_data->finished);; |
1da177e4 LT |
109 | } |
110 | ||
63db6e8d JG |
111 | static void __smp_call_function_map(void (*func) (void *info), void *info, |
112 | int nonatomic, int wait, cpumask_t map) | |
1da177e4 LT |
113 | { |
114 | struct call_data_struct data; | |
63db6e8d | 115 | int cpu, local = 0; |
1da177e4 | 116 | |
63db6e8d | 117 | /* |
25864162 | 118 | * Can deadlock when interrupts are disabled or if in wrong context. |
63db6e8d | 119 | */ |
25864162 | 120 | WARN_ON(irqs_disabled() || in_irq()); |
1da177e4 | 121 | |
63db6e8d JG |
122 | /* |
123 | * Check for local function call. We have to have the same call order | |
124 | * as in on_each_cpu() because of machine_restart_smp(). | |
125 | */ | |
126 | if (cpu_isset(smp_processor_id(), map)) { | |
127 | local = 1; | |
128 | cpu_clear(smp_processor_id(), map); | |
129 | } | |
130 | ||
131 | cpus_and(map, map, cpu_online_map); | |
132 | if (cpus_empty(map)) | |
133 | goto out; | |
1da177e4 LT |
134 | |
135 | data.func = func; | |
136 | data.info = info; | |
63db6e8d | 137 | data.started = CPU_MASK_NONE; |
1da177e4 LT |
138 | data.wait = wait; |
139 | if (wait) | |
63db6e8d | 140 | data.finished = CPU_MASK_NONE; |
1da177e4 | 141 | |
1da177e4 | 142 | call_data = &data; |
63db6e8d JG |
143 | |
144 | for_each_cpu_mask(cpu, map) | |
145 | smp_ext_bitcall(cpu, ec_call_function); | |
1da177e4 LT |
146 | |
147 | /* Wait for response */ | |
63db6e8d | 148 | while (!cpus_equal(map, data.started)) |
1da177e4 | 149 | cpu_relax(); |
1da177e4 | 150 | if (wait) |
63db6e8d | 151 | while (!cpus_equal(map, data.finished)) |
1da177e4 | 152 | cpu_relax(); |
63db6e8d | 153 | out: |
8da1aecd HC |
154 | if (local) { |
155 | local_irq_disable(); | |
63db6e8d | 156 | func(info); |
8da1aecd HC |
157 | local_irq_enable(); |
158 | } | |
1da177e4 LT |
159 | } |
160 | ||
161 | /* | |
63db6e8d JG |
162 | * smp_call_function: |
163 | * @func: the function to run; this must be fast and non-blocking | |
164 | * @info: an arbitrary pointer to pass to the function | |
165 | * @nonatomic: unused | |
166 | * @wait: if true, wait (atomically) until function has completed on other CPUs | |
1da177e4 | 167 | * |
63db6e8d | 168 | * Run a function on all other CPUs. |
1da177e4 | 169 | * |
39ce010d HC |
170 | * You must not call this function with disabled interrupts, from a |
171 | * hardware interrupt handler or from a bottom half. | |
1da177e4 | 172 | */ |
63db6e8d JG |
173 | int smp_call_function(void (*func) (void *info), void *info, int nonatomic, |
174 | int wait) | |
1da177e4 | 175 | { |
63db6e8d | 176 | cpumask_t map; |
1da177e4 | 177 | |
85cb185d | 178 | spin_lock(&call_lock); |
63db6e8d JG |
179 | map = cpu_online_map; |
180 | cpu_clear(smp_processor_id(), map); | |
181 | __smp_call_function_map(func, info, nonatomic, wait, map); | |
85cb185d | 182 | spin_unlock(&call_lock); |
63db6e8d JG |
183 | return 0; |
184 | } | |
185 | EXPORT_SYMBOL(smp_call_function); | |
1da177e4 | 186 | |
63db6e8d | 187 | /* |
3bb447fc HC |
188 | * smp_call_function_single: |
189 | * @cpu: the CPU where func should run | |
63db6e8d JG |
190 | * @func: the function to run; this must be fast and non-blocking |
191 | * @info: an arbitrary pointer to pass to the function | |
192 | * @nonatomic: unused | |
193 | * @wait: if true, wait (atomically) until function has completed on other CPUs | |
63db6e8d JG |
194 | * |
195 | * Run a function on one processor. | |
196 | * | |
39ce010d HC |
197 | * You must not call this function with disabled interrupts, from a |
198 | * hardware interrupt handler or from a bottom half. | |
63db6e8d | 199 | */ |
3bb447fc HC |
200 | int smp_call_function_single(int cpu, void (*func) (void *info), void *info, |
201 | int nonatomic, int wait) | |
63db6e8d | 202 | { |
85cb185d | 203 | spin_lock(&call_lock); |
3bb447fc HC |
204 | __smp_call_function_map(func, info, nonatomic, wait, |
205 | cpumask_of_cpu(cpu)); | |
85cb185d | 206 | spin_unlock(&call_lock); |
1da177e4 LT |
207 | return 0; |
208 | } | |
3bb447fc | 209 | EXPORT_SYMBOL(smp_call_function_single); |
1da177e4 | 210 | |
dab5209c CO |
211 | /** |
212 | * smp_call_function_mask(): Run a function on a set of other CPUs. | |
213 | * @mask: The set of cpus to run on. Must not include the current cpu. | |
214 | * @func: The function to run. This must be fast and non-blocking. | |
215 | * @info: An arbitrary pointer to pass to the function. | |
216 | * @wait: If true, wait (atomically) until function has completed on other CPUs. | |
217 | * | |
218 | * Returns 0 on success, else a negative status code. | |
219 | * | |
220 | * If @wait is true, then returns once @func has returned; otherwise | |
221 | * it returns just before the target cpu calls @func. | |
222 | * | |
223 | * You must not call this function with disabled interrupts or from a | |
224 | * hardware interrupt handler or from a bottom half handler. | |
225 | */ | |
37c5f719 HC |
226 | int smp_call_function_mask(cpumask_t mask, void (*func)(void *), void *info, |
227 | int wait) | |
dab5209c | 228 | { |
85cb185d | 229 | spin_lock(&call_lock); |
37c5f719 | 230 | cpu_clear(smp_processor_id(), mask); |
dab5209c | 231 | __smp_call_function_map(func, info, 0, wait, mask); |
85cb185d | 232 | spin_unlock(&call_lock); |
dab5209c CO |
233 | return 0; |
234 | } | |
235 | EXPORT_SYMBOL(smp_call_function_mask); | |
236 | ||
677d7623 | 237 | void smp_send_stop(void) |
1da177e4 | 238 | { |
39ce010d | 239 | int cpu, rc; |
1da177e4 | 240 | |
677d7623 HC |
241 | /* Disable all interrupts/machine checks */ |
242 | __load_psw_mask(psw_kernel_bits & ~PSW_MASK_MCHECK); | |
1da177e4 | 243 | |
677d7623 HC |
244 | /* write magic number to zero page (absolute 0) */ |
245 | lowcore_ptr[smp_processor_id()]->panic_magic = __PANIC_MAGIC; | |
1da177e4 | 246 | |
677d7623 | 247 | /* stop all processors */ |
1da177e4 LT |
248 | for_each_online_cpu(cpu) { |
249 | if (cpu == smp_processor_id()) | |
250 | continue; | |
251 | do { | |
677d7623 | 252 | rc = signal_processor(cpu, sigp_stop); |
39ce010d | 253 | } while (rc == sigp_busy); |
1da177e4 | 254 | |
39ce010d | 255 | while (!smp_cpu_not_running(cpu)) |
c6b5b847 HC |
256 | cpu_relax(); |
257 | } | |
258 | } | |
259 | ||
1da177e4 LT |
260 | /* |
261 | * This is the main routine where commands issued by other | |
262 | * cpus are handled. | |
263 | */ | |
264 | ||
2b67fc46 | 265 | static void do_ext_call_interrupt(__u16 code) |
1da177e4 | 266 | { |
39ce010d | 267 | unsigned long bits; |
1da177e4 | 268 | |
39ce010d HC |
269 | /* |
270 | * handle bit signal external calls | |
271 | * | |
272 | * For the ec_schedule signal we have to do nothing. All the work | |
273 | * is done automatically when we return from the interrupt. | |
274 | */ | |
1da177e4 LT |
275 | bits = xchg(&S390_lowcore.ext_call_fast, 0); |
276 | ||
39ce010d | 277 | if (test_bit(ec_call_function, &bits)) |
1da177e4 LT |
278 | do_call_function(); |
279 | } | |
280 | ||
281 | /* | |
282 | * Send an external call sigp to another cpu and return without waiting | |
283 | * for its completion. | |
284 | */ | |
285 | static void smp_ext_bitcall(int cpu, ec_bit_sig sig) | |
286 | { | |
39ce010d HC |
287 | /* |
288 | * Set signaling bit in lowcore of target cpu and kick it | |
289 | */ | |
1da177e4 | 290 | set_bit(sig, (unsigned long *) &lowcore_ptr[cpu]->ext_call_fast); |
39ce010d | 291 | while (signal_processor(cpu, sigp_emergency_signal) == sigp_busy) |
1da177e4 LT |
292 | udelay(10); |
293 | } | |
294 | ||
347a8dc3 | 295 | #ifndef CONFIG_64BIT |
1da177e4 LT |
296 | /* |
297 | * this function sends a 'purge tlb' signal to another CPU. | |
298 | */ | |
a806170e | 299 | static void smp_ptlb_callback(void *info) |
1da177e4 | 300 | { |
ba8a9229 | 301 | __tlb_flush_local(); |
1da177e4 LT |
302 | } |
303 | ||
304 | void smp_ptlb_all(void) | |
305 | { | |
39ce010d | 306 | on_each_cpu(smp_ptlb_callback, NULL, 0, 1); |
1da177e4 LT |
307 | } |
308 | EXPORT_SYMBOL(smp_ptlb_all); | |
347a8dc3 | 309 | #endif /* ! CONFIG_64BIT */ |
1da177e4 LT |
310 | |
311 | /* | |
312 | * this function sends a 'reschedule' IPI to another CPU. | |
313 | * it goes straight through and wastes no time serializing | |
314 | * anything. Worst case is that we lose a reschedule ... | |
315 | */ | |
316 | void smp_send_reschedule(int cpu) | |
317 | { | |
39ce010d | 318 | smp_ext_bitcall(cpu, ec_schedule); |
1da177e4 LT |
319 | } |
320 | ||
321 | /* | |
322 | * parameter area for the set/clear control bit callbacks | |
323 | */ | |
94c12cc7 | 324 | struct ec_creg_mask_parms { |
1da177e4 LT |
325 | unsigned long orvals[16]; |
326 | unsigned long andvals[16]; | |
94c12cc7 | 327 | }; |
1da177e4 LT |
328 | |
329 | /* | |
330 | * callback for setting/clearing control bits | |
331 | */ | |
39ce010d HC |
332 | static void smp_ctl_bit_callback(void *info) |
333 | { | |
94c12cc7 | 334 | struct ec_creg_mask_parms *pp = info; |
1da177e4 LT |
335 | unsigned long cregs[16]; |
336 | int i; | |
39ce010d | 337 | |
94c12cc7 MS |
338 | __ctl_store(cregs, 0, 15); |
339 | for (i = 0; i <= 15; i++) | |
1da177e4 | 340 | cregs[i] = (cregs[i] & pp->andvals[i]) | pp->orvals[i]; |
94c12cc7 | 341 | __ctl_load(cregs, 0, 15); |
1da177e4 LT |
342 | } |
343 | ||
344 | /* | |
345 | * Set a bit in a control register of all cpus | |
346 | */ | |
94c12cc7 MS |
347 | void smp_ctl_set_bit(int cr, int bit) |
348 | { | |
349 | struct ec_creg_mask_parms parms; | |
1da177e4 | 350 | |
94c12cc7 MS |
351 | memset(&parms.orvals, 0, sizeof(parms.orvals)); |
352 | memset(&parms.andvals, 0xff, sizeof(parms.andvals)); | |
1da177e4 | 353 | parms.orvals[cr] = 1 << bit; |
94c12cc7 | 354 | on_each_cpu(smp_ctl_bit_callback, &parms, 0, 1); |
1da177e4 | 355 | } |
39ce010d | 356 | EXPORT_SYMBOL(smp_ctl_set_bit); |
1da177e4 LT |
357 | |
358 | /* | |
359 | * Clear a bit in a control register of all cpus | |
360 | */ | |
94c12cc7 MS |
361 | void smp_ctl_clear_bit(int cr, int bit) |
362 | { | |
363 | struct ec_creg_mask_parms parms; | |
1da177e4 | 364 | |
94c12cc7 MS |
365 | memset(&parms.orvals, 0, sizeof(parms.orvals)); |
366 | memset(&parms.andvals, 0xff, sizeof(parms.andvals)); | |
1da177e4 | 367 | parms.andvals[cr] = ~(1L << bit); |
94c12cc7 | 368 | on_each_cpu(smp_ctl_bit_callback, &parms, 0, 1); |
1da177e4 | 369 | } |
39ce010d | 370 | EXPORT_SYMBOL(smp_ctl_clear_bit); |
1da177e4 | 371 | |
08d07968 HC |
372 | /* |
373 | * In early ipl state a temp. logically cpu number is needed, so the sigp | |
374 | * functions can be used to sense other cpus. Since NR_CPUS is >= 2 on | |
375 | * CONFIG_SMP and the ipl cpu is logical cpu 0, it must be 1. | |
376 | */ | |
377 | #define CPU_INIT_NO 1 | |
378 | ||
411ed322 MH |
379 | #if defined(CONFIG_ZFCPDUMP) || defined(CONFIG_ZFCPDUMP_MODULE) |
380 | ||
381 | /* | |
382 | * zfcpdump_prefix_array holds prefix registers for the following scenario: | |
383 | * 64 bit zfcpdump kernel and 31 bit kernel which is to be dumped. We have to | |
384 | * save its prefix registers, since they get lost, when switching from 31 bit | |
385 | * to 64 bit. | |
386 | */ | |
387 | unsigned int zfcpdump_prefix_array[NR_CPUS + 1] \ | |
388 | __attribute__((__section__(".data"))); | |
389 | ||
285f6722 | 390 | static void __init smp_get_save_area(unsigned int cpu, unsigned int phy_cpu) |
411ed322 | 391 | { |
411ed322 MH |
392 | if (ipl_info.type != IPL_TYPE_FCP_DUMP) |
393 | return; | |
285f6722 HC |
394 | if (cpu >= NR_CPUS) { |
395 | printk(KERN_WARNING "Registers for cpu %i not saved since dump " | |
396 | "kernel was compiled with NR_CPUS=%i\n", cpu, NR_CPUS); | |
397 | return; | |
411ed322 | 398 | } |
48483b32 | 399 | zfcpdump_save_areas[cpu] = kmalloc(sizeof(union save_area), GFP_KERNEL); |
08d07968 HC |
400 | __cpu_logical_map[CPU_INIT_NO] = (__u16) phy_cpu; |
401 | while (signal_processor(CPU_INIT_NO, sigp_stop_and_store_status) == | |
402 | sigp_busy) | |
285f6722 HC |
403 | cpu_relax(); |
404 | memcpy(zfcpdump_save_areas[cpu], | |
405 | (void *)(unsigned long) store_prefix() + SAVE_AREA_BASE, | |
406 | SAVE_AREA_SIZE); | |
407 | #ifdef CONFIG_64BIT | |
408 | /* copy original prefix register */ | |
409 | zfcpdump_save_areas[cpu]->s390x.pref_reg = zfcpdump_prefix_array[cpu]; | |
410 | #endif | |
411ed322 MH |
411 | } |
412 | ||
413 | union save_area *zfcpdump_save_areas[NR_CPUS + 1]; | |
414 | EXPORT_SYMBOL_GPL(zfcpdump_save_areas); | |
415 | ||
416 | #else | |
285f6722 HC |
417 | |
418 | static inline void smp_get_save_area(unsigned int cpu, unsigned int phy_cpu) { } | |
419 | ||
420 | #endif /* CONFIG_ZFCPDUMP || CONFIG_ZFCPDUMP_MODULE */ | |
411ed322 | 421 | |
08d07968 HC |
422 | static int cpu_stopped(int cpu) |
423 | { | |
424 | __u32 status; | |
425 | ||
426 | /* Check for stopped state */ | |
427 | if (signal_processor_ps(&status, 0, cpu, sigp_sense) == | |
428 | sigp_status_stored) { | |
429 | if (status & 0x40) | |
430 | return 1; | |
431 | } | |
432 | return 0; | |
433 | } | |
434 | ||
08d07968 HC |
435 | static int cpu_known(int cpu_id) |
436 | { | |
437 | int cpu; | |
438 | ||
439 | for_each_present_cpu(cpu) { | |
440 | if (__cpu_logical_map[cpu] == cpu_id) | |
441 | return 1; | |
442 | } | |
443 | return 0; | |
444 | } | |
445 | ||
446 | static int smp_rescan_cpus_sigp(cpumask_t avail) | |
447 | { | |
448 | int cpu_id, logical_cpu; | |
449 | ||
450 | logical_cpu = first_cpu(avail); | |
451 | if (logical_cpu == NR_CPUS) | |
452 | return 0; | |
453 | for (cpu_id = 0; cpu_id <= 65535; cpu_id++) { | |
454 | if (cpu_known(cpu_id)) | |
455 | continue; | |
456 | __cpu_logical_map[logical_cpu] = cpu_id; | |
c10fde0d | 457 | smp_cpu_polarization[logical_cpu] = POLARIZATION_UNKNWN; |
08d07968 HC |
458 | if (!cpu_stopped(logical_cpu)) |
459 | continue; | |
460 | cpu_set(logical_cpu, cpu_present_map); | |
461 | smp_cpu_state[logical_cpu] = CPU_STATE_CONFIGURED; | |
462 | logical_cpu = next_cpu(logical_cpu, avail); | |
463 | if (logical_cpu == NR_CPUS) | |
464 | break; | |
465 | } | |
466 | return 0; | |
467 | } | |
468 | ||
48483b32 | 469 | static int smp_rescan_cpus_sclp(cpumask_t avail) |
08d07968 HC |
470 | { |
471 | struct sclp_cpu_info *info; | |
472 | int cpu_id, logical_cpu, cpu; | |
473 | int rc; | |
474 | ||
475 | logical_cpu = first_cpu(avail); | |
476 | if (logical_cpu == NR_CPUS) | |
477 | return 0; | |
48483b32 | 478 | info = kmalloc(sizeof(*info), GFP_KERNEL); |
08d07968 HC |
479 | if (!info) |
480 | return -ENOMEM; | |
481 | rc = sclp_get_cpu_info(info); | |
482 | if (rc) | |
483 | goto out; | |
484 | for (cpu = 0; cpu < info->combined; cpu++) { | |
485 | if (info->has_cpu_type && info->cpu[cpu].type != smp_cpu_type) | |
486 | continue; | |
487 | cpu_id = info->cpu[cpu].address; | |
488 | if (cpu_known(cpu_id)) | |
489 | continue; | |
490 | __cpu_logical_map[logical_cpu] = cpu_id; | |
c10fde0d | 491 | smp_cpu_polarization[logical_cpu] = POLARIZATION_UNKNWN; |
08d07968 HC |
492 | cpu_set(logical_cpu, cpu_present_map); |
493 | if (cpu >= info->configured) | |
494 | smp_cpu_state[logical_cpu] = CPU_STATE_STANDBY; | |
495 | else | |
496 | smp_cpu_state[logical_cpu] = CPU_STATE_CONFIGURED; | |
497 | logical_cpu = next_cpu(logical_cpu, avail); | |
498 | if (logical_cpu == NR_CPUS) | |
499 | break; | |
500 | } | |
501 | out: | |
48483b32 | 502 | kfree(info); |
08d07968 HC |
503 | return rc; |
504 | } | |
505 | ||
1e489518 | 506 | static int __smp_rescan_cpus(void) |
08d07968 HC |
507 | { |
508 | cpumask_t avail; | |
509 | ||
48483b32 | 510 | cpus_xor(avail, cpu_possible_map, cpu_present_map); |
08d07968 HC |
511 | if (smp_use_sigp_detection) |
512 | return smp_rescan_cpus_sigp(avail); | |
513 | else | |
514 | return smp_rescan_cpus_sclp(avail); | |
1da177e4 LT |
515 | } |
516 | ||
48483b32 HC |
517 | static void __init smp_detect_cpus(void) |
518 | { | |
519 | unsigned int cpu, c_cpus, s_cpus; | |
520 | struct sclp_cpu_info *info; | |
521 | u16 boot_cpu_addr, cpu_addr; | |
522 | ||
523 | c_cpus = 1; | |
524 | s_cpus = 0; | |
525 | boot_cpu_addr = S390_lowcore.cpu_data.cpu_addr; | |
526 | info = kmalloc(sizeof(*info), GFP_KERNEL); | |
527 | if (!info) | |
528 | panic("smp_detect_cpus failed to allocate memory\n"); | |
529 | /* Use sigp detection algorithm if sclp doesn't work. */ | |
530 | if (sclp_get_cpu_info(info)) { | |
531 | smp_use_sigp_detection = 1; | |
532 | for (cpu = 0; cpu <= 65535; cpu++) { | |
533 | if (cpu == boot_cpu_addr) | |
534 | continue; | |
535 | __cpu_logical_map[CPU_INIT_NO] = cpu; | |
536 | if (!cpu_stopped(CPU_INIT_NO)) | |
537 | continue; | |
538 | smp_get_save_area(c_cpus, cpu); | |
539 | c_cpus++; | |
540 | } | |
541 | goto out; | |
542 | } | |
543 | ||
544 | if (info->has_cpu_type) { | |
545 | for (cpu = 0; cpu < info->combined; cpu++) { | |
546 | if (info->cpu[cpu].address == boot_cpu_addr) { | |
547 | smp_cpu_type = info->cpu[cpu].type; | |
548 | break; | |
549 | } | |
550 | } | |
551 | } | |
552 | ||
553 | for (cpu = 0; cpu < info->combined; cpu++) { | |
554 | if (info->has_cpu_type && info->cpu[cpu].type != smp_cpu_type) | |
555 | continue; | |
556 | cpu_addr = info->cpu[cpu].address; | |
557 | if (cpu_addr == boot_cpu_addr) | |
558 | continue; | |
559 | __cpu_logical_map[CPU_INIT_NO] = cpu_addr; | |
560 | if (!cpu_stopped(CPU_INIT_NO)) { | |
561 | s_cpus++; | |
562 | continue; | |
563 | } | |
564 | smp_get_save_area(c_cpus, cpu_addr); | |
565 | c_cpus++; | |
566 | } | |
567 | out: | |
568 | kfree(info); | |
569 | printk(KERN_INFO "CPUs: %d configured, %d standby\n", c_cpus, s_cpus); | |
9d40d2e3 | 570 | get_online_cpus(); |
1e489518 | 571 | __smp_rescan_cpus(); |
9d40d2e3 | 572 | put_online_cpus(); |
48483b32 HC |
573 | } |
574 | ||
1da177e4 | 575 | /* |
39ce010d | 576 | * Activate a secondary processor. |
1da177e4 | 577 | */ |
ea1f4eec | 578 | int __cpuinit start_secondary(void *cpuvoid) |
1da177e4 | 579 | { |
39ce010d HC |
580 | /* Setup the cpu */ |
581 | cpu_init(); | |
5bfb5d69 | 582 | preempt_disable(); |
d54853ef | 583 | /* Enable TOD clock interrupts on the secondary cpu. */ |
39ce010d | 584 | init_cpu_timer(); |
1da177e4 | 585 | #ifdef CONFIG_VIRT_TIMER |
d54853ef | 586 | /* Enable cpu timer interrupts on the secondary cpu. */ |
39ce010d | 587 | init_cpu_vtimer(); |
1da177e4 | 588 | #endif |
1da177e4 | 589 | /* Enable pfault pseudo page faults on this cpu. */ |
29b08d2b HC |
590 | pfault_init(); |
591 | ||
1da177e4 | 592 | /* Mark this cpu as online */ |
85cb185d | 593 | spin_lock(&call_lock); |
1da177e4 | 594 | cpu_set(smp_processor_id(), cpu_online_map); |
85cb185d | 595 | spin_unlock(&call_lock); |
1da177e4 LT |
596 | /* Switch on interrupts */ |
597 | local_irq_enable(); | |
39ce010d HC |
598 | /* Print info about this processor */ |
599 | print_cpu_info(&S390_lowcore.cpu_data); | |
600 | /* cpu_idle will call schedule for us */ | |
601 | cpu_idle(); | |
602 | return 0; | |
1da177e4 LT |
603 | } |
604 | ||
605 | static void __init smp_create_idle(unsigned int cpu) | |
606 | { | |
607 | struct task_struct *p; | |
608 | ||
609 | /* | |
610 | * don't care about the psw and regs settings since we'll never | |
611 | * reschedule the forked task. | |
612 | */ | |
613 | p = fork_idle(cpu); | |
614 | if (IS_ERR(p)) | |
615 | panic("failed fork for CPU %u: %li", cpu, PTR_ERR(p)); | |
616 | current_set[cpu] = p; | |
fae8b22d | 617 | spin_lock_init(&(&per_cpu(s390_idle, cpu))->lock); |
1da177e4 LT |
618 | } |
619 | ||
1cb6bb4b HC |
620 | static int __cpuinit smp_alloc_lowcore(int cpu) |
621 | { | |
622 | unsigned long async_stack, panic_stack; | |
623 | struct _lowcore *lowcore; | |
624 | int lc_order; | |
625 | ||
626 | lc_order = sizeof(long) == 8 ? 1 : 0; | |
627 | lowcore = (void *) __get_free_pages(GFP_KERNEL | GFP_DMA, lc_order); | |
628 | if (!lowcore) | |
629 | return -ENOMEM; | |
630 | async_stack = __get_free_pages(GFP_KERNEL, ASYNC_ORDER); | |
1cb6bb4b | 631 | panic_stack = __get_free_page(GFP_KERNEL); |
591bb4f6 HC |
632 | if (!panic_stack || !async_stack) |
633 | goto out; | |
98c7b388 HC |
634 | memcpy(lowcore, &S390_lowcore, 512); |
635 | memset((char *)lowcore + 512, 0, sizeof(*lowcore) - 512); | |
1cb6bb4b HC |
636 | lowcore->async_stack = async_stack + ASYNC_SIZE; |
637 | lowcore->panic_stack = panic_stack + PAGE_SIZE; | |
638 | ||
639 | #ifndef CONFIG_64BIT | |
640 | if (MACHINE_HAS_IEEE) { | |
641 | unsigned long save_area; | |
642 | ||
643 | save_area = get_zeroed_page(GFP_KERNEL); | |
644 | if (!save_area) | |
645 | goto out_save_area; | |
646 | lowcore->extended_save_area_addr = (u32) save_area; | |
647 | } | |
648 | #endif | |
649 | lowcore_ptr[cpu] = lowcore; | |
650 | return 0; | |
651 | ||
652 | #ifndef CONFIG_64BIT | |
653 | out_save_area: | |
654 | free_page(panic_stack); | |
655 | #endif | |
591bb4f6 | 656 | out: |
1cb6bb4b | 657 | free_pages(async_stack, ASYNC_ORDER); |
1cb6bb4b HC |
658 | free_pages((unsigned long) lowcore, lc_order); |
659 | return -ENOMEM; | |
660 | } | |
661 | ||
662 | #ifdef CONFIG_HOTPLUG_CPU | |
663 | static void smp_free_lowcore(int cpu) | |
664 | { | |
665 | struct _lowcore *lowcore; | |
666 | int lc_order; | |
667 | ||
668 | lc_order = sizeof(long) == 8 ? 1 : 0; | |
669 | lowcore = lowcore_ptr[cpu]; | |
670 | #ifndef CONFIG_64BIT | |
671 | if (MACHINE_HAS_IEEE) | |
672 | free_page((unsigned long) lowcore->extended_save_area_addr); | |
673 | #endif | |
674 | free_page(lowcore->panic_stack - PAGE_SIZE); | |
675 | free_pages(lowcore->async_stack - ASYNC_SIZE, ASYNC_ORDER); | |
676 | free_pages((unsigned long) lowcore, lc_order); | |
677 | lowcore_ptr[cpu] = NULL; | |
678 | } | |
679 | #endif /* CONFIG_HOTPLUG_CPU */ | |
680 | ||
1da177e4 | 681 | /* Upping and downing of CPUs */ |
1cb6bb4b | 682 | int __cpuinit __cpu_up(unsigned int cpu) |
1da177e4 LT |
683 | { |
684 | struct task_struct *idle; | |
39ce010d | 685 | struct _lowcore *cpu_lowcore; |
1da177e4 | 686 | struct stack_frame *sf; |
39ce010d | 687 | sigp_ccode ccode; |
1da177e4 | 688 | |
08d07968 HC |
689 | if (smp_cpu_state[cpu] != CPU_STATE_CONFIGURED) |
690 | return -EIO; | |
1cb6bb4b HC |
691 | if (smp_alloc_lowcore(cpu)) |
692 | return -ENOMEM; | |
1da177e4 LT |
693 | |
694 | ccode = signal_processor_p((__u32)(unsigned long)(lowcore_ptr[cpu]), | |
695 | cpu, sigp_set_prefix); | |
39ce010d | 696 | if (ccode) { |
1da177e4 LT |
697 | printk("sigp_set_prefix failed for cpu %d " |
698 | "with condition code %d\n", | |
699 | (int) cpu, (int) ccode); | |
700 | return -EIO; | |
701 | } | |
702 | ||
703 | idle = current_set[cpu]; | |
39ce010d | 704 | cpu_lowcore = lowcore_ptr[cpu]; |
1da177e4 | 705 | cpu_lowcore->kernel_stack = (unsigned long) |
39ce010d | 706 | task_stack_page(idle) + THREAD_SIZE; |
1cb6bb4b | 707 | cpu_lowcore->thread_info = (unsigned long) task_thread_info(idle); |
1da177e4 LT |
708 | sf = (struct stack_frame *) (cpu_lowcore->kernel_stack |
709 | - sizeof(struct pt_regs) | |
710 | - sizeof(struct stack_frame)); | |
711 | memset(sf, 0, sizeof(struct stack_frame)); | |
712 | sf->gprs[9] = (unsigned long) sf; | |
713 | cpu_lowcore->save_area[15] = (unsigned long) sf; | |
714 | __ctl_store(cpu_lowcore->cregs_save_area[0], 0, 15); | |
94c12cc7 MS |
715 | asm volatile( |
716 | " stam 0,15,0(%0)" | |
717 | : : "a" (&cpu_lowcore->access_regs_save_area) : "memory"); | |
1da177e4 | 718 | cpu_lowcore->percpu_offset = __per_cpu_offset[cpu]; |
39ce010d HC |
719 | cpu_lowcore->current_task = (unsigned long) idle; |
720 | cpu_lowcore->cpu_data.cpu_nr = cpu; | |
591bb4f6 HC |
721 | cpu_lowcore->kernel_asce = S390_lowcore.kernel_asce; |
722 | cpu_lowcore->ipl_device = S390_lowcore.ipl_device; | |
1da177e4 | 723 | eieio(); |
699ff13f | 724 | |
39ce010d | 725 | while (signal_processor(cpu, sigp_restart) == sigp_busy) |
699ff13f | 726 | udelay(10); |
1da177e4 LT |
727 | |
728 | while (!cpu_online(cpu)) | |
729 | cpu_relax(); | |
730 | return 0; | |
731 | } | |
732 | ||
48483b32 | 733 | static int __init setup_possible_cpus(char *s) |
255acee7 | 734 | { |
48483b32 | 735 | int pcpus, cpu; |
255acee7 | 736 | |
48483b32 HC |
737 | pcpus = simple_strtoul(s, NULL, 0); |
738 | cpu_possible_map = cpumask_of_cpu(0); | |
739 | for (cpu = 1; cpu < pcpus && cpu < NR_CPUS; cpu++) | |
255acee7 | 740 | cpu_set(cpu, cpu_possible_map); |
37a33026 HC |
741 | return 0; |
742 | } | |
743 | early_param("possible_cpus", setup_possible_cpus); | |
744 | ||
48483b32 HC |
745 | #ifdef CONFIG_HOTPLUG_CPU |
746 | ||
39ce010d | 747 | int __cpu_disable(void) |
1da177e4 | 748 | { |
94c12cc7 | 749 | struct ec_creg_mask_parms cr_parms; |
f3705136 | 750 | int cpu = smp_processor_id(); |
1da177e4 | 751 | |
f3705136 | 752 | cpu_clear(cpu, cpu_online_map); |
1da177e4 | 753 | |
1da177e4 | 754 | /* Disable pfault pseudo page faults on this cpu. */ |
29b08d2b | 755 | pfault_fini(); |
1da177e4 | 756 | |
94c12cc7 MS |
757 | memset(&cr_parms.orvals, 0, sizeof(cr_parms.orvals)); |
758 | memset(&cr_parms.andvals, 0xff, sizeof(cr_parms.andvals)); | |
1da177e4 | 759 | |
94c12cc7 | 760 | /* disable all external interrupts */ |
1da177e4 | 761 | cr_parms.orvals[0] = 0; |
39ce010d HC |
762 | cr_parms.andvals[0] = ~(1 << 15 | 1 << 14 | 1 << 13 | 1 << 12 | |
763 | 1 << 11 | 1 << 10 | 1 << 6 | 1 << 4); | |
1da177e4 | 764 | /* disable all I/O interrupts */ |
1da177e4 | 765 | cr_parms.orvals[6] = 0; |
39ce010d HC |
766 | cr_parms.andvals[6] = ~(1 << 31 | 1 << 30 | 1 << 29 | 1 << 28 | |
767 | 1 << 27 | 1 << 26 | 1 << 25 | 1 << 24); | |
1da177e4 | 768 | /* disable most machine checks */ |
1da177e4 | 769 | cr_parms.orvals[14] = 0; |
39ce010d HC |
770 | cr_parms.andvals[14] = ~(1 << 28 | 1 << 27 | 1 << 26 | |
771 | 1 << 25 | 1 << 24); | |
94c12cc7 | 772 | |
1da177e4 LT |
773 | smp_ctl_bit_callback(&cr_parms); |
774 | ||
1da177e4 LT |
775 | return 0; |
776 | } | |
777 | ||
39ce010d | 778 | void __cpu_die(unsigned int cpu) |
1da177e4 LT |
779 | { |
780 | /* Wait until target cpu is down */ | |
781 | while (!smp_cpu_not_running(cpu)) | |
782 | cpu_relax(); | |
1cb6bb4b | 783 | smp_free_lowcore(cpu); |
08d07968 | 784 | printk(KERN_INFO "Processor %d spun down\n", cpu); |
1da177e4 LT |
785 | } |
786 | ||
39ce010d | 787 | void cpu_die(void) |
1da177e4 LT |
788 | { |
789 | idle_task_exit(); | |
790 | signal_processor(smp_processor_id(), sigp_stop); | |
791 | BUG(); | |
39ce010d | 792 | for (;;); |
1da177e4 LT |
793 | } |
794 | ||
255acee7 HC |
795 | #endif /* CONFIG_HOTPLUG_CPU */ |
796 | ||
1da177e4 LT |
797 | void __init smp_prepare_cpus(unsigned int max_cpus) |
798 | { | |
591bb4f6 HC |
799 | #ifndef CONFIG_64BIT |
800 | unsigned long save_area = 0; | |
801 | #endif | |
802 | unsigned long async_stack, panic_stack; | |
803 | struct _lowcore *lowcore; | |
1da177e4 | 804 | unsigned int cpu; |
591bb4f6 | 805 | int lc_order; |
39ce010d | 806 | |
48483b32 HC |
807 | smp_detect_cpus(); |
808 | ||
39ce010d HC |
809 | /* request the 0x1201 emergency signal external interrupt */ |
810 | if (register_external_interrupt(0x1201, do_ext_call_interrupt) != 0) | |
811 | panic("Couldn't request external interrupt 0x1201"); | |
1da177e4 LT |
812 | print_cpu_info(&S390_lowcore.cpu_data); |
813 | ||
591bb4f6 HC |
814 | /* Reallocate current lowcore, but keep its contents. */ |
815 | lc_order = sizeof(long) == 8 ? 1 : 0; | |
816 | lowcore = (void *) __get_free_pages(GFP_KERNEL | GFP_DMA, lc_order); | |
817 | panic_stack = __get_free_page(GFP_KERNEL); | |
818 | async_stack = __get_free_pages(GFP_KERNEL, ASYNC_ORDER); | |
347a8dc3 | 819 | #ifndef CONFIG_64BIT |
77fa2245 | 820 | if (MACHINE_HAS_IEEE) |
591bb4f6 | 821 | save_area = get_zeroed_page(GFP_KERNEL); |
77fa2245 | 822 | #endif |
591bb4f6 HC |
823 | local_irq_disable(); |
824 | local_mcck_disable(); | |
825 | lowcore_ptr[smp_processor_id()] = lowcore; | |
826 | *lowcore = S390_lowcore; | |
827 | lowcore->panic_stack = panic_stack + PAGE_SIZE; | |
828 | lowcore->async_stack = async_stack + ASYNC_SIZE; | |
829 | #ifndef CONFIG_64BIT | |
830 | if (MACHINE_HAS_IEEE) | |
831 | lowcore->extended_save_area_addr = (u32) save_area; | |
832 | #endif | |
833 | set_prefix((u32)(unsigned long) lowcore); | |
834 | local_mcck_enable(); | |
835 | local_irq_enable(); | |
97db7fbf | 836 | for_each_possible_cpu(cpu) |
1da177e4 LT |
837 | if (cpu != smp_processor_id()) |
838 | smp_create_idle(cpu); | |
839 | } | |
840 | ||
ea1f4eec | 841 | void __init smp_prepare_boot_cpu(void) |
1da177e4 LT |
842 | { |
843 | BUG_ON(smp_processor_id() != 0); | |
844 | ||
48483b32 HC |
845 | current_thread_info()->cpu = 0; |
846 | cpu_set(0, cpu_present_map); | |
1da177e4 | 847 | cpu_set(0, cpu_online_map); |
1da177e4 LT |
848 | S390_lowcore.percpu_offset = __per_cpu_offset[0]; |
849 | current_set[0] = current; | |
08d07968 | 850 | smp_cpu_state[0] = CPU_STATE_CONFIGURED; |
c10fde0d | 851 | smp_cpu_polarization[0] = POLARIZATION_UNKNWN; |
fae8b22d | 852 | spin_lock_init(&(&__get_cpu_var(s390_idle))->lock); |
1da177e4 LT |
853 | } |
854 | ||
ea1f4eec | 855 | void __init smp_cpus_done(unsigned int max_cpus) |
1da177e4 | 856 | { |
1da177e4 LT |
857 | } |
858 | ||
859 | /* | |
860 | * the frequency of the profiling timer can be changed | |
861 | * by writing a multiplier value into /proc/profile. | |
862 | * | |
863 | * usually you want to run this on all CPUs ;) | |
864 | */ | |
865 | int setup_profiling_timer(unsigned int multiplier) | |
866 | { | |
39ce010d | 867 | return 0; |
1da177e4 LT |
868 | } |
869 | ||
08d07968 HC |
870 | #ifdef CONFIG_HOTPLUG_CPU |
871 | static ssize_t cpu_configure_show(struct sys_device *dev, char *buf) | |
872 | { | |
873 | ssize_t count; | |
874 | ||
875 | mutex_lock(&smp_cpu_state_mutex); | |
876 | count = sprintf(buf, "%d\n", smp_cpu_state[dev->id]); | |
877 | mutex_unlock(&smp_cpu_state_mutex); | |
878 | return count; | |
879 | } | |
880 | ||
881 | static ssize_t cpu_configure_store(struct sys_device *dev, const char *buf, | |
882 | size_t count) | |
883 | { | |
884 | int cpu = dev->id; | |
885 | int val, rc; | |
886 | char delim; | |
887 | ||
888 | if (sscanf(buf, "%d %c", &val, &delim) != 1) | |
889 | return -EINVAL; | |
890 | if (val != 0 && val != 1) | |
891 | return -EINVAL; | |
892 | ||
9d40d2e3 | 893 | get_online_cpus(); |
0b18d318 | 894 | mutex_lock(&smp_cpu_state_mutex); |
08d07968 HC |
895 | rc = -EBUSY; |
896 | if (cpu_online(cpu)) | |
897 | goto out; | |
898 | rc = 0; | |
899 | switch (val) { | |
900 | case 0: | |
901 | if (smp_cpu_state[cpu] == CPU_STATE_CONFIGURED) { | |
902 | rc = sclp_cpu_deconfigure(__cpu_logical_map[cpu]); | |
c10fde0d | 903 | if (!rc) { |
08d07968 | 904 | smp_cpu_state[cpu] = CPU_STATE_STANDBY; |
c10fde0d HC |
905 | smp_cpu_polarization[cpu] = POLARIZATION_UNKNWN; |
906 | } | |
08d07968 HC |
907 | } |
908 | break; | |
909 | case 1: | |
910 | if (smp_cpu_state[cpu] == CPU_STATE_STANDBY) { | |
911 | rc = sclp_cpu_configure(__cpu_logical_map[cpu]); | |
c10fde0d | 912 | if (!rc) { |
08d07968 | 913 | smp_cpu_state[cpu] = CPU_STATE_CONFIGURED; |
c10fde0d HC |
914 | smp_cpu_polarization[cpu] = POLARIZATION_UNKNWN; |
915 | } | |
08d07968 HC |
916 | } |
917 | break; | |
918 | default: | |
919 | break; | |
920 | } | |
921 | out: | |
08d07968 | 922 | mutex_unlock(&smp_cpu_state_mutex); |
0b18d318 | 923 | put_online_cpus(); |
08d07968 HC |
924 | return rc ? rc : count; |
925 | } | |
926 | static SYSDEV_ATTR(configure, 0644, cpu_configure_show, cpu_configure_store); | |
927 | #endif /* CONFIG_HOTPLUG_CPU */ | |
928 | ||
c10fde0d HC |
929 | static ssize_t cpu_polarization_show(struct sys_device *dev, char *buf) |
930 | { | |
931 | int cpu = dev->id; | |
932 | ssize_t count; | |
933 | ||
934 | mutex_lock(&smp_cpu_state_mutex); | |
935 | switch (smp_cpu_polarization[cpu]) { | |
936 | case POLARIZATION_HRZ: | |
937 | count = sprintf(buf, "horizontal\n"); | |
938 | break; | |
939 | case POLARIZATION_VL: | |
940 | count = sprintf(buf, "vertical:low\n"); | |
941 | break; | |
942 | case POLARIZATION_VM: | |
943 | count = sprintf(buf, "vertical:medium\n"); | |
944 | break; | |
945 | case POLARIZATION_VH: | |
946 | count = sprintf(buf, "vertical:high\n"); | |
947 | break; | |
948 | default: | |
949 | count = sprintf(buf, "unknown\n"); | |
950 | break; | |
951 | } | |
952 | mutex_unlock(&smp_cpu_state_mutex); | |
953 | return count; | |
954 | } | |
955 | static SYSDEV_ATTR(polarization, 0444, cpu_polarization_show, NULL); | |
956 | ||
08d07968 HC |
957 | static ssize_t show_cpu_address(struct sys_device *dev, char *buf) |
958 | { | |
959 | return sprintf(buf, "%d\n", __cpu_logical_map[dev->id]); | |
960 | } | |
961 | static SYSDEV_ATTR(address, 0444, show_cpu_address, NULL); | |
962 | ||
963 | ||
964 | static struct attribute *cpu_common_attrs[] = { | |
965 | #ifdef CONFIG_HOTPLUG_CPU | |
966 | &attr_configure.attr, | |
967 | #endif | |
968 | &attr_address.attr, | |
c10fde0d | 969 | &attr_polarization.attr, |
08d07968 HC |
970 | NULL, |
971 | }; | |
972 | ||
973 | static struct attribute_group cpu_common_attr_group = { | |
974 | .attrs = cpu_common_attrs, | |
975 | }; | |
1da177e4 | 976 | |
2fc2d1e9 HC |
977 | static ssize_t show_capability(struct sys_device *dev, char *buf) |
978 | { | |
979 | unsigned int capability; | |
980 | int rc; | |
981 | ||
982 | rc = get_cpu_capability(&capability); | |
983 | if (rc) | |
984 | return rc; | |
985 | return sprintf(buf, "%u\n", capability); | |
986 | } | |
987 | static SYSDEV_ATTR(capability, 0444, show_capability, NULL); | |
988 | ||
fae8b22d HC |
989 | static ssize_t show_idle_count(struct sys_device *dev, char *buf) |
990 | { | |
991 | struct s390_idle_data *idle; | |
992 | unsigned long long idle_count; | |
993 | ||
994 | idle = &per_cpu(s390_idle, dev->id); | |
995 | spin_lock_irq(&idle->lock); | |
996 | idle_count = idle->idle_count; | |
997 | spin_unlock_irq(&idle->lock); | |
998 | return sprintf(buf, "%llu\n", idle_count); | |
999 | } | |
1000 | static SYSDEV_ATTR(idle_count, 0444, show_idle_count, NULL); | |
1001 | ||
1002 | static ssize_t show_idle_time(struct sys_device *dev, char *buf) | |
1003 | { | |
1004 | struct s390_idle_data *idle; | |
1005 | unsigned long long new_time; | |
1006 | ||
1007 | idle = &per_cpu(s390_idle, dev->id); | |
1008 | spin_lock_irq(&idle->lock); | |
1009 | if (idle->in_idle) { | |
1010 | new_time = get_clock(); | |
1011 | idle->idle_time += new_time - idle->idle_enter; | |
1012 | idle->idle_enter = new_time; | |
1013 | } | |
1014 | new_time = idle->idle_time; | |
1015 | spin_unlock_irq(&idle->lock); | |
69d39d66 | 1016 | return sprintf(buf, "%llu\n", new_time >> 12); |
fae8b22d | 1017 | } |
69d39d66 | 1018 | static SYSDEV_ATTR(idle_time_us, 0444, show_idle_time, NULL); |
fae8b22d | 1019 | |
08d07968 | 1020 | static struct attribute *cpu_online_attrs[] = { |
fae8b22d HC |
1021 | &attr_capability.attr, |
1022 | &attr_idle_count.attr, | |
69d39d66 | 1023 | &attr_idle_time_us.attr, |
fae8b22d HC |
1024 | NULL, |
1025 | }; | |
1026 | ||
08d07968 HC |
1027 | static struct attribute_group cpu_online_attr_group = { |
1028 | .attrs = cpu_online_attrs, | |
fae8b22d HC |
1029 | }; |
1030 | ||
2fc2d1e9 HC |
1031 | static int __cpuinit smp_cpu_notify(struct notifier_block *self, |
1032 | unsigned long action, void *hcpu) | |
1033 | { | |
1034 | unsigned int cpu = (unsigned int)(long)hcpu; | |
1035 | struct cpu *c = &per_cpu(cpu_devices, cpu); | |
1036 | struct sys_device *s = &c->sysdev; | |
fae8b22d | 1037 | struct s390_idle_data *idle; |
2fc2d1e9 HC |
1038 | |
1039 | switch (action) { | |
1040 | case CPU_ONLINE: | |
8bb78442 | 1041 | case CPU_ONLINE_FROZEN: |
fae8b22d HC |
1042 | idle = &per_cpu(s390_idle, cpu); |
1043 | spin_lock_irq(&idle->lock); | |
1044 | idle->idle_enter = 0; | |
1045 | idle->idle_time = 0; | |
1046 | idle->idle_count = 0; | |
1047 | spin_unlock_irq(&idle->lock); | |
08d07968 | 1048 | if (sysfs_create_group(&s->kobj, &cpu_online_attr_group)) |
2fc2d1e9 HC |
1049 | return NOTIFY_BAD; |
1050 | break; | |
1051 | case CPU_DEAD: | |
8bb78442 | 1052 | case CPU_DEAD_FROZEN: |
08d07968 | 1053 | sysfs_remove_group(&s->kobj, &cpu_online_attr_group); |
2fc2d1e9 HC |
1054 | break; |
1055 | } | |
1056 | return NOTIFY_OK; | |
1057 | } | |
1058 | ||
1059 | static struct notifier_block __cpuinitdata smp_cpu_nb = { | |
39ce010d | 1060 | .notifier_call = smp_cpu_notify, |
2fc2d1e9 HC |
1061 | }; |
1062 | ||
2bc89b5e | 1063 | static int __devinit smp_add_present_cpu(int cpu) |
08d07968 HC |
1064 | { |
1065 | struct cpu *c = &per_cpu(cpu_devices, cpu); | |
1066 | struct sys_device *s = &c->sysdev; | |
1067 | int rc; | |
1068 | ||
1069 | c->hotpluggable = 1; | |
1070 | rc = register_cpu(c, cpu); | |
1071 | if (rc) | |
1072 | goto out; | |
1073 | rc = sysfs_create_group(&s->kobj, &cpu_common_attr_group); | |
1074 | if (rc) | |
1075 | goto out_cpu; | |
1076 | if (!cpu_online(cpu)) | |
1077 | goto out; | |
1078 | rc = sysfs_create_group(&s->kobj, &cpu_online_attr_group); | |
1079 | if (!rc) | |
1080 | return 0; | |
1081 | sysfs_remove_group(&s->kobj, &cpu_common_attr_group); | |
1082 | out_cpu: | |
1083 | #ifdef CONFIG_HOTPLUG_CPU | |
1084 | unregister_cpu(c); | |
1085 | #endif | |
1086 | out: | |
1087 | return rc; | |
1088 | } | |
1089 | ||
1090 | #ifdef CONFIG_HOTPLUG_CPU | |
1e489518 | 1091 | |
67060d9c | 1092 | int __ref smp_rescan_cpus(void) |
08d07968 HC |
1093 | { |
1094 | cpumask_t newcpus; | |
1095 | int cpu; | |
1096 | int rc; | |
1097 | ||
9d40d2e3 | 1098 | get_online_cpus(); |
0b18d318 | 1099 | mutex_lock(&smp_cpu_state_mutex); |
08d07968 | 1100 | newcpus = cpu_present_map; |
1e489518 | 1101 | rc = __smp_rescan_cpus(); |
08d07968 HC |
1102 | if (rc) |
1103 | goto out; | |
1104 | cpus_andnot(newcpus, cpu_present_map, newcpus); | |
1105 | for_each_cpu_mask(cpu, newcpus) { | |
1106 | rc = smp_add_present_cpu(cpu); | |
1107 | if (rc) | |
1108 | cpu_clear(cpu, cpu_present_map); | |
1109 | } | |
1110 | rc = 0; | |
1111 | out: | |
08d07968 | 1112 | mutex_unlock(&smp_cpu_state_mutex); |
0b18d318 | 1113 | put_online_cpus(); |
c10fde0d HC |
1114 | if (!cpus_empty(newcpus)) |
1115 | topology_schedule_update(); | |
1e489518 HC |
1116 | return rc; |
1117 | } | |
1118 | ||
1119 | static ssize_t __ref rescan_store(struct sys_device *dev, const char *buf, | |
1120 | size_t count) | |
1121 | { | |
1122 | int rc; | |
1123 | ||
1124 | rc = smp_rescan_cpus(); | |
08d07968 HC |
1125 | return rc ? rc : count; |
1126 | } | |
1127 | static SYSDEV_ATTR(rescan, 0200, NULL, rescan_store); | |
1128 | #endif /* CONFIG_HOTPLUG_CPU */ | |
1129 | ||
c10fde0d HC |
1130 | static ssize_t dispatching_show(struct sys_device *dev, char *buf) |
1131 | { | |
1132 | ssize_t count; | |
1133 | ||
1134 | mutex_lock(&smp_cpu_state_mutex); | |
1135 | count = sprintf(buf, "%d\n", cpu_management); | |
1136 | mutex_unlock(&smp_cpu_state_mutex); | |
1137 | return count; | |
1138 | } | |
1139 | ||
1140 | static ssize_t dispatching_store(struct sys_device *dev, const char *buf, | |
1141 | size_t count) | |
1142 | { | |
1143 | int val, rc; | |
1144 | char delim; | |
1145 | ||
1146 | if (sscanf(buf, "%d %c", &val, &delim) != 1) | |
1147 | return -EINVAL; | |
1148 | if (val != 0 && val != 1) | |
1149 | return -EINVAL; | |
1150 | rc = 0; | |
c10fde0d | 1151 | get_online_cpus(); |
0b18d318 | 1152 | mutex_lock(&smp_cpu_state_mutex); |
c10fde0d HC |
1153 | if (cpu_management == val) |
1154 | goto out; | |
1155 | rc = topology_set_cpu_management(val); | |
1156 | if (!rc) | |
1157 | cpu_management = val; | |
1158 | out: | |
c10fde0d | 1159 | mutex_unlock(&smp_cpu_state_mutex); |
0b18d318 | 1160 | put_online_cpus(); |
c10fde0d HC |
1161 | return rc ? rc : count; |
1162 | } | |
1163 | static SYSDEV_ATTR(dispatching, 0644, dispatching_show, dispatching_store); | |
1164 | ||
1da177e4 LT |
1165 | static int __init topology_init(void) |
1166 | { | |
1167 | int cpu; | |
fae8b22d | 1168 | int rc; |
2fc2d1e9 HC |
1169 | |
1170 | register_cpu_notifier(&smp_cpu_nb); | |
1da177e4 | 1171 | |
08d07968 HC |
1172 | #ifdef CONFIG_HOTPLUG_CPU |
1173 | rc = sysfs_create_file(&cpu_sysdev_class.kset.kobj, | |
1174 | &attr_rescan.attr); | |
1175 | if (rc) | |
1176 | return rc; | |
1177 | #endif | |
c10fde0d HC |
1178 | rc = sysfs_create_file(&cpu_sysdev_class.kset.kobj, |
1179 | &attr_dispatching.attr); | |
1180 | if (rc) | |
1181 | return rc; | |
08d07968 HC |
1182 | for_each_present_cpu(cpu) { |
1183 | rc = smp_add_present_cpu(cpu); | |
fae8b22d HC |
1184 | if (rc) |
1185 | return rc; | |
1da177e4 LT |
1186 | } |
1187 | return 0; | |
1188 | } | |
1da177e4 | 1189 | subsys_initcall(topology_init); |