Break up monolithic iommu table/lock into finer graularity pools and lock
[deliverable/linux.git] / arch / sparc / kernel / iommu.c
CommitLineData
ad7ad57c 1/* iommu.c: Generic sparc64 IOMMU support.
1da177e4 2 *
d284142c 3 * Copyright (C) 1999, 2007, 2008 David S. Miller (davem@davemloft.net)
1da177e4
LT
4 * Copyright (C) 1999, 2000 Jakub Jelinek (jakub@redhat.com)
5 */
6
7#include <linux/kernel.h>
066bcaca 8#include <linux/export.h>
5a0e3ad6 9#include <linux/slab.h>
4dbc30fb 10#include <linux/delay.h>
ad7ad57c
DM
11#include <linux/device.h>
12#include <linux/dma-mapping.h>
13#include <linux/errno.h>
d284142c 14#include <linux/iommu-helper.h>
a66022c4 15#include <linux/bitmap.h>
ad7ad57c
DM
16
17#ifdef CONFIG_PCI
c57c2ffb 18#include <linux/pci.h>
ad7ad57c 19#endif
1da177e4 20
ad7ad57c 21#include <asm/iommu.h>
1da177e4
LT
22
23#include "iommu_common.h"
4ac7b826 24#include "kernel.h"
1da177e4 25
ad7ad57c 26#define STC_CTXMATCH_ADDR(STC, CTX) \
1da177e4 27 ((STC)->strbuf_ctxmatch_base + ((CTX) << 3))
ad7ad57c
DM
28#define STC_FLUSHFLAG_INIT(STC) \
29 (*((STC)->strbuf_flushflag) = 0UL)
30#define STC_FLUSHFLAG_SET(STC) \
31 (*((STC)->strbuf_flushflag) != 0UL)
1da177e4 32
ad7ad57c 33#define iommu_read(__reg) \
1da177e4
LT
34({ u64 __ret; \
35 __asm__ __volatile__("ldxa [%1] %2, %0" \
36 : "=r" (__ret) \
37 : "r" (__reg), "i" (ASI_PHYS_BYPASS_EC_E) \
38 : "memory"); \
39 __ret; \
40})
ad7ad57c 41#define iommu_write(__reg, __val) \
1da177e4
LT
42 __asm__ __volatile__("stxa %0, [%1] %2" \
43 : /* no outputs */ \
44 : "r" (__val), "r" (__reg), \
45 "i" (ASI_PHYS_BYPASS_EC_E))
46
47/* Must be invoked under the IOMMU lock. */
c12f048f 48static void iommu_flushall(struct iommu *iommu)
1da177e4 49{
861fe906 50 if (iommu->iommu_flushinv) {
ad7ad57c 51 iommu_write(iommu->iommu_flushinv, ~(u64)0);
861fe906
DM
52 } else {
53 unsigned long tag;
54 int entry;
1da177e4 55
ad7ad57c 56 tag = iommu->iommu_tags;
861fe906 57 for (entry = 0; entry < 16; entry++) {
ad7ad57c 58 iommu_write(tag, 0);
861fe906
DM
59 tag += 8;
60 }
1da177e4 61
861fe906 62 /* Ensure completion of previous PIO writes. */
ad7ad57c 63 (void) iommu_read(iommu->write_complete_reg);
861fe906 64 }
1da177e4
LT
65}
66
67#define IOPTE_CONSISTENT(CTX) \
68 (IOPTE_VALID | IOPTE_CACHE | \
69 (((CTX) << 47) & IOPTE_CONTEXT))
70
71#define IOPTE_STREAMING(CTX) \
72 (IOPTE_CONSISTENT(CTX) | IOPTE_STBUF)
73
74/* Existing mappings are never marked invalid, instead they
75 * are pointed to a dummy page.
76 */
77#define IOPTE_IS_DUMMY(iommu, iopte) \
78 ((iopte_val(*iopte) & IOPTE_PAGE) == (iommu)->dummy_page_pa)
79
16ce82d8 80static inline void iopte_make_dummy(struct iommu *iommu, iopte_t *iopte)
1da177e4
LT
81{
82 unsigned long val = iopte_val(*iopte);
83
84 val &= ~IOPTE_PAGE;
85 val |= iommu->dummy_page_pa;
86
87 iopte_val(*iopte) = val;
88}
89
c12f048f
DM
90/* Based almost entirely upon the ppc64 iommu allocator. If you use the 'handle'
91 * facility it must all be done in one pass while under the iommu lock.
92 *
93 * On sun4u platforms, we only flush the IOMMU once every time we've passed
94 * over the entire page table doing allocations. Therefore we only ever advance
95 * the hint and cannot backtrack it.
96 */
97unsigned long iommu_range_alloc(struct device *dev,
98 struct iommu *iommu,
99 unsigned long npages,
100 unsigned long *handle)
688cb30b 101{
c12f048f
DM
102 unsigned long n, end, start, limit, boundary_size;
103 struct iommu_arena *arena = &iommu->arena;
104 int pass = 0;
d284142c 105
c12f048f
DM
106 /* This allocator was derived from x86_64's bit string search */
107
108 /* Sanity check */
109 if (unlikely(npages == 0)) {
110 if (printk_ratelimit())
111 WARN_ON(1);
112 return DMA_ERROR_CODE;
113 }
114
115 if (handle && *handle)
116 start = *handle;
117 else
118 start = arena->hint;
119
120 limit = arena->limit;
121
122 /* The case below can happen if we have a small segment appended
123 * to a large, or when the previous alloc was at the very end of
124 * the available space. If so, go back to the beginning and flush.
125 */
126 if (start >= limit) {
127 start = 0;
128 if (iommu->flush_all)
129 iommu->flush_all(iommu);
130 }
131
132 again:
133
134 if (dev)
135 boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
136 1 << IO_PAGE_SHIFT);
137 else
138 boundary_size = ALIGN(1UL << 32, 1 << IO_PAGE_SHIFT);
139
140 n = iommu_area_alloc(arena->map, limit, start, npages,
141 iommu->page_table_map_base >> IO_PAGE_SHIFT,
142 boundary_size >> IO_PAGE_SHIFT, 0);
143 if (n == -1) {
144 if (likely(pass < 1)) {
145 /* First failure, rescan from the beginning. */
146 start = 0;
147 if (iommu->flush_all)
148 iommu->flush_all(iommu);
149 pass++;
150 goto again;
151 } else {
152 /* Second failure, give up */
153 return DMA_ERROR_CODE;
154 }
155 }
156
157 end = n + npages;
158
159 arena->hint = end;
160
161 /* Update handle for SG allocations */
162 if (handle)
163 *handle = end;
164
165 return n;
688cb30b
DM
166}
167
c12f048f
DM
168void iommu_range_free(struct iommu *iommu, dma_addr_t dma_addr, unsigned long npages)
169{
170 struct iommu_arena *arena = &iommu->arena;
171 unsigned long entry;
172
173 entry = (dma_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT;
174
175 bitmap_clear(arena->map, entry, npages);
176}
f1600e54 177
ad7ad57c 178int iommu_table_init(struct iommu *iommu, int tsbsize,
c1b1a5f1
DM
179 u32 dma_offset, u32 dma_addr_mask,
180 int numa_node)
1da177e4 181{
c1b1a5f1
DM
182 unsigned long i, order, sz, num_tsb_entries;
183 struct page *page;
688cb30b
DM
184
185 num_tsb_entries = tsbsize / sizeof(iopte_t);
51e85136
DM
186
187 /* Setup initial software IOMMU state. */
188 spin_lock_init(&iommu->lock);
189 iommu->ctx_lowest_free = 1;
c12f048f 190 iommu->page_table_map_base = dma_offset;
51e85136
DM
191 iommu->dma_addr_mask = dma_addr_mask;
192
688cb30b
DM
193 /* Allocate and initialize the free area map. */
194 sz = num_tsb_entries / 8;
195 sz = (sz + 7UL) & ~7UL;
c12f048f
DM
196 iommu->arena.map = kmalloc_node(sz, GFP_KERNEL, numa_node);
197 if (!iommu->arena.map) {
198 printk(KERN_ERR "IOMMU: Error, kmalloc(arena.map) failed.\n");
ad7ad57c 199 return -ENOMEM;
c12f048f
DM
200 }
201 memset(iommu->arena.map, 0, sz);
202 iommu->arena.limit = num_tsb_entries;
f1600e54 203
c12f048f
DM
204 if (tlb_type != hypervisor)
205 iommu->flush_all = iommu_flushall;
d284142c 206
51e85136
DM
207 /* Allocate and initialize the dummy page which we
208 * set inactive IO PTEs to point to.
209 */
c1b1a5f1
DM
210 page = alloc_pages_node(numa_node, GFP_KERNEL, 0);
211 if (!page) {
ad7ad57c
DM
212 printk(KERN_ERR "IOMMU: Error, gfp(dummy_page) failed.\n");
213 goto out_free_map;
51e85136 214 }
c1b1a5f1
DM
215 iommu->dummy_page = (unsigned long) page_address(page);
216 memset((void *)iommu->dummy_page, 0, PAGE_SIZE);
51e85136
DM
217 iommu->dummy_page_pa = (unsigned long) __pa(iommu->dummy_page);
218
219 /* Now allocate and setup the IOMMU page table itself. */
220 order = get_order(tsbsize);
c1b1a5f1
DM
221 page = alloc_pages_node(numa_node, GFP_KERNEL, order);
222 if (!page) {
ad7ad57c
DM
223 printk(KERN_ERR "IOMMU: Error, gfp(tsb) failed.\n");
224 goto out_free_dummy_page;
51e85136 225 }
c1b1a5f1 226 iommu->page_table = (iopte_t *)page_address(page);
1da177e4 227
688cb30b 228 for (i = 0; i < num_tsb_entries; i++)
1da177e4 229 iopte_make_dummy(iommu, &iommu->page_table[i]);
ad7ad57c
DM
230
231 return 0;
232
233out_free_dummy_page:
234 free_page(iommu->dummy_page);
235 iommu->dummy_page = 0UL;
236
237out_free_map:
c12f048f
DM
238 kfree(iommu->arena.map);
239 iommu->arena.map = NULL;
ad7ad57c
DM
240
241 return -ENOMEM;
1da177e4
LT
242}
243
c12f048f 244static inline iopte_t *alloc_npages(struct device *dev, struct iommu *iommu,
d284142c 245 unsigned long npages)
1da177e4 246{
d284142c 247 unsigned long entry;
1da177e4 248
c12f048f 249 entry = iommu_range_alloc(dev, iommu, npages, NULL);
d284142c 250 if (unlikely(entry == DMA_ERROR_CODE))
688cb30b 251 return NULL;
1da177e4 252
688cb30b 253 return iommu->page_table + entry;
1da177e4
LT
254}
255
16ce82d8 256static int iommu_alloc_ctx(struct iommu *iommu)
7c963ad1
DM
257{
258 int lowest = iommu->ctx_lowest_free;
711c71a0 259 int n = find_next_zero_bit(iommu->ctx_bitmap, IOMMU_NUM_CTXS, lowest);
7c963ad1 260
711c71a0 261 if (unlikely(n == IOMMU_NUM_CTXS)) {
7c963ad1
DM
262 n = find_next_zero_bit(iommu->ctx_bitmap, lowest, 1);
263 if (unlikely(n == lowest)) {
264 printk(KERN_WARNING "IOMMU: Ran out of contexts.\n");
265 n = 0;
266 }
267 }
268 if (n)
269 __set_bit(n, iommu->ctx_bitmap);
270
271 return n;
272}
273
16ce82d8 274static inline void iommu_free_ctx(struct iommu *iommu, int ctx)
7c963ad1
DM
275{
276 if (likely(ctx)) {
277 __clear_bit(ctx, iommu->ctx_bitmap);
278 if (ctx < iommu->ctx_lowest_free)
279 iommu->ctx_lowest_free = ctx;
280 }
281}
282
ad7ad57c 283static void *dma_4u_alloc_coherent(struct device *dev, size_t size,
c416258a
AP
284 dma_addr_t *dma_addrp, gfp_t gfp,
285 struct dma_attrs *attrs)
1da177e4 286{
c12f048f 287 unsigned long flags, order, first_page;
16ce82d8 288 struct iommu *iommu;
c1b1a5f1
DM
289 struct page *page;
290 int npages, nid;
1da177e4 291 iopte_t *iopte;
1da177e4 292 void *ret;
1da177e4
LT
293
294 size = IO_PAGE_ALIGN(size);
295 order = get_order(size);
296 if (order >= 10)
297 return NULL;
298
c1b1a5f1
DM
299 nid = dev->archdata.numa_node;
300 page = alloc_pages_node(nid, gfp, order);
301 if (unlikely(!page))
1da177e4 302 return NULL;
c1b1a5f1
DM
303
304 first_page = (unsigned long) page_address(page);
1da177e4
LT
305 memset((char *)first_page, 0, PAGE_SIZE << order);
306
ad7ad57c 307 iommu = dev->archdata.iommu;
1da177e4 308
c12f048f 309 spin_lock_irqsave(&iommu->lock, flags);
d284142c 310 iopte = alloc_npages(dev, iommu, size >> IO_PAGE_SHIFT);
c12f048f 311 spin_unlock_irqrestore(&iommu->lock, flags);
688cb30b
DM
312
313 if (unlikely(iopte == NULL)) {
1da177e4
LT
314 free_pages(first_page, order);
315 return NULL;
316 }
317
c12f048f 318 *dma_addrp = (iommu->page_table_map_base +
1da177e4
LT
319 ((iopte - iommu->page_table) << IO_PAGE_SHIFT));
320 ret = (void *) first_page;
321 npages = size >> IO_PAGE_SHIFT;
1da177e4
LT
322 first_page = __pa(first_page);
323 while (npages--) {
688cb30b 324 iopte_val(*iopte) = (IOPTE_CONSISTENT(0UL) |
1da177e4
LT
325 IOPTE_WRITE |
326 (first_page & IOPTE_PAGE));
327 iopte++;
328 first_page += IO_PAGE_SIZE;
329 }
330
1da177e4
LT
331 return ret;
332}
333
ad7ad57c 334static void dma_4u_free_coherent(struct device *dev, size_t size,
c416258a
AP
335 void *cpu, dma_addr_t dvma,
336 struct dma_attrs *attrs)
1da177e4 337{
16ce82d8 338 struct iommu *iommu;
c12f048f 339 unsigned long flags, order, npages;
1da177e4
LT
340
341 npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT;
ad7ad57c 342 iommu = dev->archdata.iommu;
1da177e4 343
c12f048f
DM
344 spin_lock_irqsave(&iommu->lock, flags);
345
346 iommu_range_free(iommu, dvma, npages);
347
348 spin_unlock_irqrestore(&iommu->lock, flags);
1da177e4
LT
349
350 order = get_order(size);
351 if (order < 10)
352 free_pages((unsigned long)cpu, order);
353}
354
797a7568
FT
355static dma_addr_t dma_4u_map_page(struct device *dev, struct page *page,
356 unsigned long offset, size_t sz,
bc0a14f1
FT
357 enum dma_data_direction direction,
358 struct dma_attrs *attrs)
1da177e4 359{
16ce82d8
DM
360 struct iommu *iommu;
361 struct strbuf *strbuf;
1da177e4
LT
362 iopte_t *base;
363 unsigned long flags, npages, oaddr;
364 unsigned long i, base_paddr, ctx;
365 u32 bus_addr, ret;
366 unsigned long iopte_protection;
367
ad7ad57c
DM
368 iommu = dev->archdata.iommu;
369 strbuf = dev->archdata.stc;
1da177e4 370
ad7ad57c 371 if (unlikely(direction == DMA_NONE))
688cb30b 372 goto bad_no_ctx;
1da177e4 373
797a7568 374 oaddr = (unsigned long)(page_address(page) + offset);
1da177e4
LT
375 npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK);
376 npages >>= IO_PAGE_SHIFT;
377
f1600e54 378 spin_lock_irqsave(&iommu->lock, flags);
c12f048f 379 base = alloc_npages(dev, iommu, npages);
688cb30b
DM
380 ctx = 0;
381 if (iommu->iommu_ctxflush)
382 ctx = iommu_alloc_ctx(iommu);
383 spin_unlock_irqrestore(&iommu->lock, flags);
1da177e4 384
688cb30b 385 if (unlikely(!base))
1da177e4 386 goto bad;
688cb30b 387
c12f048f 388 bus_addr = (iommu->page_table_map_base +
1da177e4
LT
389 ((base - iommu->page_table) << IO_PAGE_SHIFT));
390 ret = bus_addr | (oaddr & ~IO_PAGE_MASK);
391 base_paddr = __pa(oaddr & IO_PAGE_MASK);
1da177e4
LT
392 if (strbuf->strbuf_enabled)
393 iopte_protection = IOPTE_STREAMING(ctx);
394 else
395 iopte_protection = IOPTE_CONSISTENT(ctx);
ad7ad57c 396 if (direction != DMA_TO_DEVICE)
1da177e4
LT
397 iopte_protection |= IOPTE_WRITE;
398
399 for (i = 0; i < npages; i++, base++, base_paddr += IO_PAGE_SIZE)
400 iopte_val(*base) = iopte_protection | base_paddr;
401
1da177e4
LT
402 return ret;
403
404bad:
688cb30b
DM
405 iommu_free_ctx(iommu, ctx);
406bad_no_ctx:
407 if (printk_ratelimit())
408 WARN_ON(1);
ad7ad57c 409 return DMA_ERROR_CODE;
1da177e4
LT
410}
411
ad7ad57c
DM
412static void strbuf_flush(struct strbuf *strbuf, struct iommu *iommu,
413 u32 vaddr, unsigned long ctx, unsigned long npages,
414 enum dma_data_direction direction)
4dbc30fb
DM
415{
416 int limit;
417
4dbc30fb
DM
418 if (strbuf->strbuf_ctxflush &&
419 iommu->iommu_ctxflush) {
420 unsigned long matchreg, flushreg;
7c963ad1 421 u64 val;
4dbc30fb
DM
422
423 flushreg = strbuf->strbuf_ctxflush;
ad7ad57c 424 matchreg = STC_CTXMATCH_ADDR(strbuf, ctx);
4dbc30fb 425
ad7ad57c
DM
426 iommu_write(flushreg, ctx);
427 val = iommu_read(matchreg);
88314ee7
DM
428 val &= 0xffff;
429 if (!val)
7c963ad1
DM
430 goto do_flush_sync;
431
7c963ad1
DM
432 while (val) {
433 if (val & 0x1)
ad7ad57c 434 iommu_write(flushreg, ctx);
7c963ad1 435 val >>= 1;
a228dfd5 436 }
ad7ad57c 437 val = iommu_read(matchreg);
7c963ad1 438 if (unlikely(val)) {
ad7ad57c 439 printk(KERN_WARNING "strbuf_flush: ctx flush "
90181136 440 "timeout matchreg[%llx] ctx[%lx]\n",
7c963ad1
DM
441 val, ctx);
442 goto do_page_flush;
443 }
4dbc30fb
DM
444 } else {
445 unsigned long i;
446
7c963ad1 447 do_page_flush:
4dbc30fb 448 for (i = 0; i < npages; i++, vaddr += IO_PAGE_SIZE)
ad7ad57c 449 iommu_write(strbuf->strbuf_pflush, vaddr);
4dbc30fb
DM
450 }
451
7c963ad1
DM
452do_flush_sync:
453 /* If the device could not have possibly put dirty data into
454 * the streaming cache, no flush-flag synchronization needs
455 * to be performed.
456 */
ad7ad57c 457 if (direction == DMA_TO_DEVICE)
7c963ad1
DM
458 return;
459
ad7ad57c
DM
460 STC_FLUSHFLAG_INIT(strbuf);
461 iommu_write(strbuf->strbuf_fsync, strbuf->strbuf_flushflag_pa);
462 (void) iommu_read(iommu->write_complete_reg);
4dbc30fb 463
a228dfd5 464 limit = 100000;
ad7ad57c 465 while (!STC_FLUSHFLAG_SET(strbuf)) {
4dbc30fb
DM
466 limit--;
467 if (!limit)
468 break;
a228dfd5 469 udelay(1);
4f07118f 470 rmb();
4dbc30fb
DM
471 }
472 if (!limit)
ad7ad57c 473 printk(KERN_WARNING "strbuf_flush: flushflag timeout "
4dbc30fb
DM
474 "vaddr[%08x] ctx[%lx] npages[%ld]\n",
475 vaddr, ctx, npages);
476}
477
797a7568 478static void dma_4u_unmap_page(struct device *dev, dma_addr_t bus_addr,
bc0a14f1
FT
479 size_t sz, enum dma_data_direction direction,
480 struct dma_attrs *attrs)
1da177e4 481{
16ce82d8
DM
482 struct iommu *iommu;
483 struct strbuf *strbuf;
1da177e4 484 iopte_t *base;
688cb30b 485 unsigned long flags, npages, ctx, i;
1da177e4 486
ad7ad57c 487 if (unlikely(direction == DMA_NONE)) {
688cb30b
DM
488 if (printk_ratelimit())
489 WARN_ON(1);
490 return;
491 }
1da177e4 492
ad7ad57c
DM
493 iommu = dev->archdata.iommu;
494 strbuf = dev->archdata.stc;
1da177e4
LT
495
496 npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
497 npages >>= IO_PAGE_SHIFT;
498 base = iommu->page_table +
c12f048f 499 ((bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
1da177e4
LT
500 bus_addr &= IO_PAGE_MASK;
501
502 spin_lock_irqsave(&iommu->lock, flags);
503
504 /* Record the context, if any. */
505 ctx = 0;
506 if (iommu->iommu_ctxflush)
507 ctx = (iopte_val(*base) & IOPTE_CONTEXT) >> 47UL;
508
509 /* Step 1: Kick data out of streaming buffers if necessary. */
4dbc30fb 510 if (strbuf->strbuf_enabled)
ad7ad57c
DM
511 strbuf_flush(strbuf, iommu, bus_addr, ctx,
512 npages, direction);
1da177e4 513
688cb30b
DM
514 /* Step 2: Clear out TSB entries. */
515 for (i = 0; i < npages; i++)
516 iopte_make_dummy(iommu, base + i);
1da177e4 517
c12f048f
DM
518 iommu_range_free(iommu, bus_addr, npages);
519
7c963ad1 520 iommu_free_ctx(iommu, ctx);
f1600e54 521
c12f048f 522 spin_unlock_irqrestore(&iommu->lock, flags);
1da177e4
LT
523}
524
ad7ad57c 525static int dma_4u_map_sg(struct device *dev, struct scatterlist *sglist,
bc0a14f1
FT
526 int nelems, enum dma_data_direction direction,
527 struct dma_attrs *attrs)
1da177e4 528{
13fa14e1
DM
529 struct scatterlist *s, *outs, *segstart;
530 unsigned long flags, handle, prot, ctx;
531 dma_addr_t dma_next = 0, dma_addr;
532 unsigned int max_seg_size;
f0880257 533 unsigned long seg_boundary_size;
13fa14e1 534 int outcount, incount, i;
16ce82d8 535 struct strbuf *strbuf;
38192d52 536 struct iommu *iommu;
f0880257 537 unsigned long base_shift;
13fa14e1
DM
538
539 BUG_ON(direction == DMA_NONE);
1da177e4 540
ad7ad57c
DM
541 iommu = dev->archdata.iommu;
542 strbuf = dev->archdata.stc;
13fa14e1
DM
543 if (nelems == 0 || !iommu)
544 return 0;
1da177e4
LT
545
546 spin_lock_irqsave(&iommu->lock, flags);
547
688cb30b
DM
548 ctx = 0;
549 if (iommu->iommu_ctxflush)
550 ctx = iommu_alloc_ctx(iommu);
551
1da177e4 552 if (strbuf->strbuf_enabled)
13fa14e1 553 prot = IOPTE_STREAMING(ctx);
1da177e4 554 else
13fa14e1 555 prot = IOPTE_CONSISTENT(ctx);
ad7ad57c 556 if (direction != DMA_TO_DEVICE)
13fa14e1
DM
557 prot |= IOPTE_WRITE;
558
559 outs = s = segstart = &sglist[0];
560 outcount = 1;
561 incount = nelems;
562 handle = 0;
563
564 /* Init first segment length for backout at failure */
565 outs->dma_length = 0;
566
567 max_seg_size = dma_get_max_seg_size(dev);
f0880257
FT
568 seg_boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
569 IO_PAGE_SIZE) >> IO_PAGE_SHIFT;
c12f048f 570 base_shift = iommu->page_table_map_base >> IO_PAGE_SHIFT;
13fa14e1 571 for_each_sg(sglist, s, nelems, i) {
f0880257 572 unsigned long paddr, npages, entry, out_entry = 0, slen;
13fa14e1
DM
573 iopte_t *base;
574
575 slen = s->length;
576 /* Sanity check */
577 if (slen == 0) {
578 dma_next = 0;
579 continue;
580 }
581 /* Allocate iommu entries for that segment */
582 paddr = (unsigned long) SG_ENT_PHYS_ADDRESS(s);
0fcff28f 583 npages = iommu_num_pages(paddr, slen, IO_PAGE_SIZE);
c12f048f 584 entry = iommu_range_alloc(dev, iommu, npages, &handle);
13fa14e1
DM
585
586 /* Handle failure */
587 if (unlikely(entry == DMA_ERROR_CODE)) {
588 if (printk_ratelimit())
589 printk(KERN_INFO "iommu_alloc failed, iommu %p paddr %lx"
590 " npages %lx\n", iommu, paddr, npages);
591 goto iommu_map_failed;
592 }
688cb30b 593
13fa14e1 594 base = iommu->page_table + entry;
1da177e4 595
13fa14e1 596 /* Convert entry to a dma_addr_t */
c12f048f 597 dma_addr = iommu->page_table_map_base +
13fa14e1
DM
598 (entry << IO_PAGE_SHIFT);
599 dma_addr |= (s->offset & ~IO_PAGE_MASK);
38192d52 600
13fa14e1 601 /* Insert into HW table */
38192d52 602 paddr &= IO_PAGE_MASK;
13fa14e1
DM
603 while (npages--) {
604 iopte_val(*base) = prot | paddr;
38192d52
DM
605 base++;
606 paddr += IO_PAGE_SIZE;
38192d52 607 }
13fa14e1
DM
608
609 /* If we are in an open segment, try merging */
610 if (segstart != s) {
611 /* We cannot merge if:
612 * - allocated dma_addr isn't contiguous to previous allocation
613 */
614 if ((dma_addr != dma_next) ||
f0880257
FT
615 (outs->dma_length + s->length > max_seg_size) ||
616 (is_span_boundary(out_entry, base_shift,
617 seg_boundary_size, outs, s))) {
13fa14e1
DM
618 /* Can't merge: create a new segment */
619 segstart = s;
620 outcount++;
621 outs = sg_next(outs);
622 } else {
623 outs->dma_length += s->length;
624 }
625 }
626
627 if (segstart == s) {
628 /* This is a new segment, fill entries */
629 outs->dma_address = dma_addr;
630 outs->dma_length = slen;
f0880257 631 out_entry = entry;
13fa14e1
DM
632 }
633
634 /* Calculate next page pointer for contiguous check */
635 dma_next = dma_addr + slen;
38192d52
DM
636 }
637
13fa14e1
DM
638 spin_unlock_irqrestore(&iommu->lock, flags);
639
640 if (outcount < incount) {
641 outs = sg_next(outs);
642 outs->dma_address = DMA_ERROR_CODE;
643 outs->dma_length = 0;
644 }
645
646 return outcount;
647
648iommu_map_failed:
649 for_each_sg(sglist, s, nelems, i) {
650 if (s->dma_length != 0) {
6c830fef 651 unsigned long vaddr, npages, entry, j;
13fa14e1
DM
652 iopte_t *base;
653
654 vaddr = s->dma_address & IO_PAGE_MASK;
0fcff28f
JR
655 npages = iommu_num_pages(s->dma_address, s->dma_length,
656 IO_PAGE_SIZE);
c12f048f 657 iommu_range_free(iommu, vaddr, npages);
13fa14e1 658
c12f048f 659 entry = (vaddr - iommu->page_table_map_base)
13fa14e1
DM
660 >> IO_PAGE_SHIFT;
661 base = iommu->page_table + entry;
662
6c830fef
DM
663 for (j = 0; j < npages; j++)
664 iopte_make_dummy(iommu, base + j);
13fa14e1
DM
665
666 s->dma_address = DMA_ERROR_CODE;
667 s->dma_length = 0;
668 }
669 if (s == outs)
670 break;
671 }
672 spin_unlock_irqrestore(&iommu->lock, flags);
1da177e4 673
688cb30b 674 return 0;
1da177e4
LT
675}
676
13fa14e1
DM
677/* If contexts are being used, they are the same in all of the mappings
678 * we make for a particular SG.
679 */
c12f048f 680static unsigned long fetch_sg_ctx(struct iommu *iommu, struct scatterlist *sg)
13fa14e1
DM
681{
682 unsigned long ctx = 0;
683
684 if (iommu->iommu_ctxflush) {
685 iopte_t *base;
686 u32 bus_addr;
687
688 bus_addr = sg->dma_address & IO_PAGE_MASK;
689 base = iommu->page_table +
c12f048f 690 ((bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
13fa14e1
DM
691
692 ctx = (iopte_val(*base) & IOPTE_CONTEXT) >> 47UL;
693 }
694 return ctx;
695}
696
ad7ad57c 697static void dma_4u_unmap_sg(struct device *dev, struct scatterlist *sglist,
bc0a14f1
FT
698 int nelems, enum dma_data_direction direction,
699 struct dma_attrs *attrs)
1da177e4 700{
13fa14e1
DM
701 unsigned long flags, ctx;
702 struct scatterlist *sg;
16ce82d8 703 struct strbuf *strbuf;
38192d52 704 struct iommu *iommu;
1da177e4 705
13fa14e1 706 BUG_ON(direction == DMA_NONE);
1da177e4 707
ad7ad57c
DM
708 iommu = dev->archdata.iommu;
709 strbuf = dev->archdata.stc;
710
13fa14e1 711 ctx = fetch_sg_ctx(iommu, sglist);
1da177e4 712
13fa14e1 713 spin_lock_irqsave(&iommu->lock, flags);
1da177e4 714
13fa14e1
DM
715 sg = sglist;
716 while (nelems--) {
717 dma_addr_t dma_handle = sg->dma_address;
718 unsigned int len = sg->dma_length;
719 unsigned long npages, entry;
720 iopte_t *base;
721 int i;
1da177e4 722
13fa14e1
DM
723 if (!len)
724 break;
0fcff28f 725 npages = iommu_num_pages(dma_handle, len, IO_PAGE_SIZE);
c12f048f 726 iommu_range_free(iommu, dma_handle, npages);
1da177e4 727
c12f048f 728 entry = ((dma_handle - iommu->page_table_map_base)
13fa14e1
DM
729 >> IO_PAGE_SHIFT);
730 base = iommu->page_table + entry;
1da177e4 731
13fa14e1
DM
732 dma_handle &= IO_PAGE_MASK;
733 if (strbuf->strbuf_enabled)
734 strbuf_flush(strbuf, iommu, dma_handle, ctx,
735 npages, direction);
1da177e4 736
13fa14e1
DM
737 for (i = 0; i < npages; i++)
738 iopte_make_dummy(iommu, base + i);
1da177e4 739
13fa14e1
DM
740 sg = sg_next(sg);
741 }
1da177e4 742
7c963ad1
DM
743 iommu_free_ctx(iommu, ctx);
744
1da177e4
LT
745 spin_unlock_irqrestore(&iommu->lock, flags);
746}
747
ad7ad57c
DM
748static void dma_4u_sync_single_for_cpu(struct device *dev,
749 dma_addr_t bus_addr, size_t sz,
750 enum dma_data_direction direction)
1da177e4 751{
16ce82d8
DM
752 struct iommu *iommu;
753 struct strbuf *strbuf;
1da177e4
LT
754 unsigned long flags, ctx, npages;
755
ad7ad57c
DM
756 iommu = dev->archdata.iommu;
757 strbuf = dev->archdata.stc;
1da177e4
LT
758
759 if (!strbuf->strbuf_enabled)
760 return;
761
762 spin_lock_irqsave(&iommu->lock, flags);
763
764 npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
765 npages >>= IO_PAGE_SHIFT;
766 bus_addr &= IO_PAGE_MASK;
767
768 /* Step 1: Record the context, if any. */
769 ctx = 0;
770 if (iommu->iommu_ctxflush &&
771 strbuf->strbuf_ctxflush) {
772 iopte_t *iopte;
773
774 iopte = iommu->page_table +
c12f048f 775 ((bus_addr - iommu->page_table_map_base)>>IO_PAGE_SHIFT);
1da177e4
LT
776 ctx = (iopte_val(*iopte) & IOPTE_CONTEXT) >> 47UL;
777 }
778
779 /* Step 2: Kick data out of streaming buffers. */
ad7ad57c 780 strbuf_flush(strbuf, iommu, bus_addr, ctx, npages, direction);
1da177e4
LT
781
782 spin_unlock_irqrestore(&iommu->lock, flags);
783}
784
ad7ad57c
DM
785static void dma_4u_sync_sg_for_cpu(struct device *dev,
786 struct scatterlist *sglist, int nelems,
787 enum dma_data_direction direction)
1da177e4 788{
16ce82d8
DM
789 struct iommu *iommu;
790 struct strbuf *strbuf;
4dbc30fb 791 unsigned long flags, ctx, npages, i;
2c941a20 792 struct scatterlist *sg, *sgprv;
4dbc30fb 793 u32 bus_addr;
1da177e4 794
ad7ad57c
DM
795 iommu = dev->archdata.iommu;
796 strbuf = dev->archdata.stc;
1da177e4
LT
797
798 if (!strbuf->strbuf_enabled)
799 return;
800
801 spin_lock_irqsave(&iommu->lock, flags);
802
803 /* Step 1: Record the context, if any. */
804 ctx = 0;
805 if (iommu->iommu_ctxflush &&
806 strbuf->strbuf_ctxflush) {
807 iopte_t *iopte;
808
c12f048f
DM
809 iopte = iommu->page_table +
810 ((sglist[0].dma_address - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
1da177e4
LT
811 ctx = (iopte_val(*iopte) & IOPTE_CONTEXT) >> 47UL;
812 }
813
814 /* Step 2: Kick data out of streaming buffers. */
4dbc30fb 815 bus_addr = sglist[0].dma_address & IO_PAGE_MASK;
2c941a20
JA
816 sgprv = NULL;
817 for_each_sg(sglist, sg, nelems, i) {
818 if (sg->dma_length == 0)
4dbc30fb 819 break;
2c941a20
JA
820 sgprv = sg;
821 }
822
823 npages = (IO_PAGE_ALIGN(sgprv->dma_address + sgprv->dma_length)
4dbc30fb 824 - bus_addr) >> IO_PAGE_SHIFT;
ad7ad57c 825 strbuf_flush(strbuf, iommu, bus_addr, ctx, npages, direction);
1da177e4
LT
826
827 spin_unlock_irqrestore(&iommu->lock, flags);
828}
829
02f7a189 830static struct dma_map_ops sun4u_dma_ops = {
c416258a
AP
831 .alloc = dma_4u_alloc_coherent,
832 .free = dma_4u_free_coherent,
797a7568
FT
833 .map_page = dma_4u_map_page,
834 .unmap_page = dma_4u_unmap_page,
ad7ad57c
DM
835 .map_sg = dma_4u_map_sg,
836 .unmap_sg = dma_4u_unmap_sg,
837 .sync_single_for_cpu = dma_4u_sync_single_for_cpu,
838 .sync_sg_for_cpu = dma_4u_sync_sg_for_cpu,
8f6a93a1
DM
839};
840
02f7a189 841struct dma_map_ops *dma_ops = &sun4u_dma_ops;
ad7ad57c 842EXPORT_SYMBOL(dma_ops);
1da177e4 843
ad7ad57c 844int dma_supported(struct device *dev, u64 device_mask)
1da177e4 845{
ad7ad57c
DM
846 struct iommu *iommu = dev->archdata.iommu;
847 u64 dma_addr_mask = iommu->dma_addr_mask;
1da177e4 848
ad7ad57c
DM
849 if (device_mask >= (1UL << 32UL))
850 return 0;
1da177e4 851
ad7ad57c
DM
852 if ((device_mask & dma_addr_mask) == dma_addr_mask)
853 return 1;
1da177e4 854
ad7ad57c 855#ifdef CONFIG_PCI
bf70053c 856 if (dev_is_pci(dev))
ee664a92 857 return pci64_dma_supported(to_pci_dev(dev), device_mask);
ad7ad57c 858#endif
1da177e4 859
ad7ad57c
DM
860 return 0;
861}
862EXPORT_SYMBOL(dma_supported);
This page took 0.708749 seconds and 5 git commands to generate.