sparc64: prepare module_64.c for unification
[deliverable/linux.git] / arch / sparc / kernel / irq_64.c
CommitLineData
4a907dec 1/* irq.c: UltraSparc IRQ handling/init/registry.
1da177e4 2 *
227c3311 3 * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
1da177e4
LT
4 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 1998 Jakub Jelinek (jj@ultra.linux.cz)
6 */
7
1da177e4
LT
8#include <linux/module.h>
9#include <linux/sched.h>
9843099f 10#include <linux/linkage.h>
1da177e4
LT
11#include <linux/ptrace.h>
12#include <linux/errno.h>
13#include <linux/kernel_stat.h>
14#include <linux/signal.h>
15#include <linux/mm.h>
16#include <linux/interrupt.h>
17#include <linux/slab.h>
18#include <linux/random.h>
19#include <linux/init.h>
20#include <linux/delay.h>
21#include <linux/proc_fs.h>
22#include <linux/seq_file.h>
b5a37e96 23#include <linux/bootmem.h>
e18e2a00 24#include <linux/irq.h>
1da177e4
LT
25
26#include <asm/ptrace.h>
27#include <asm/processor.h>
28#include <asm/atomic.h>
29#include <asm/system.h>
30#include <asm/irq.h>
2e457ef6 31#include <asm/io.h>
1da177e4
LT
32#include <asm/iommu.h>
33#include <asm/upa.h>
34#include <asm/oplib.h>
25c7581b 35#include <asm/prom.h>
1da177e4
LT
36#include <asm/timer.h>
37#include <asm/smp.h>
38#include <asm/starfire.h>
39#include <asm/uaccess.h>
40#include <asm/cache.h>
41#include <asm/cpudata.h>
63b61452 42#include <asm/auxio.h>
92704a1c 43#include <asm/head.h>
4a907dec 44#include <asm/hypervisor.h>
42d5f99b 45#include <asm/cacheflush.h>
1da177e4 46
d91aa123 47#include "entry.h"
e18e2a00
DM
48
49#define NUM_IVECS (IMAP_INR + 1)
d91aa123 50
10397e40 51struct ino_bucket *ivector_table;
eb2d8d60 52unsigned long ivector_table_pa;
1da177e4 53
42d5f99b
DM
54/* On several sun4u processors, it is illegal to mix bypass and
55 * non-bypass accesses. Therefore we access all INO buckets
56 * using bypass accesses only.
57 */
58static unsigned long bucket_get_chain_pa(unsigned long bucket_pa)
59{
60 unsigned long ret;
61
62 __asm__ __volatile__("ldxa [%1] %2, %0"
63 : "=&r" (ret)
64 : "r" (bucket_pa +
65 offsetof(struct ino_bucket,
66 __irq_chain_pa)),
67 "i" (ASI_PHYS_USE_EC));
68
69 return ret;
70}
71
72static void bucket_clear_chain_pa(unsigned long bucket_pa)
73{
74 __asm__ __volatile__("stxa %%g0, [%0] %1"
75 : /* no outputs */
76 : "r" (bucket_pa +
77 offsetof(struct ino_bucket,
78 __irq_chain_pa)),
79 "i" (ASI_PHYS_USE_EC));
80}
81
82static unsigned int bucket_get_virt_irq(unsigned long bucket_pa)
83{
84 unsigned int ret;
85
86 __asm__ __volatile__("lduwa [%1] %2, %0"
87 : "=&r" (ret)
88 : "r" (bucket_pa +
89 offsetof(struct ino_bucket,
90 __virt_irq)),
91 "i" (ASI_PHYS_USE_EC));
92
93 return ret;
94}
95
96static void bucket_set_virt_irq(unsigned long bucket_pa,
97 unsigned int virt_irq)
98{
99 __asm__ __volatile__("stwa %0, [%1] %2"
100 : /* no outputs */
101 : "r" (virt_irq),
102 "r" (bucket_pa +
103 offsetof(struct ino_bucket,
104 __virt_irq)),
105 "i" (ASI_PHYS_USE_EC));
106}
107
eb2d8d60 108#define irq_work_pa(__cpu) &(trap_block[(__cpu)].irq_worklist_pa)
1da177e4 109
93b3238e 110static struct {
93b3238e
DM
111 unsigned int dev_handle;
112 unsigned int dev_ino;
256c1df3 113 unsigned int in_use;
45b3f4cc 114} virt_irq_table[NR_IRQS];
759f89e0 115static DEFINE_SPINLOCK(virt_irq_alloc_lock);
8047e247 116
256c1df3 117unsigned char virt_irq_alloc(unsigned int dev_handle,
bb74b734 118 unsigned int dev_ino)
8047e247 119{
759f89e0 120 unsigned long flags;
8047e247
DM
121 unsigned char ent;
122
123 BUILD_BUG_ON(NR_IRQS >= 256);
124
759f89e0
DM
125 spin_lock_irqsave(&virt_irq_alloc_lock, flags);
126
35a17eb6 127 for (ent = 1; ent < NR_IRQS; ent++) {
45b3f4cc 128 if (!virt_irq_table[ent].in_use)
35a17eb6
DM
129 break;
130 }
8047e247
DM
131 if (ent >= NR_IRQS) {
132 printk(KERN_ERR "IRQ: Out of virtual IRQs.\n");
759f89e0
DM
133 ent = 0;
134 } else {
45b3f4cc
DM
135 virt_irq_table[ent].dev_handle = dev_handle;
136 virt_irq_table[ent].dev_ino = dev_ino;
137 virt_irq_table[ent].in_use = 1;
8047e247
DM
138 }
139
759f89e0 140 spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
8047e247
DM
141
142 return ent;
143}
144
5746c99d 145#ifdef CONFIG_PCI_MSI
759f89e0 146void virt_irq_free(unsigned int virt_irq)
8047e247 147{
759f89e0 148 unsigned long flags;
8047e247 149
35a17eb6
DM
150 if (virt_irq >= NR_IRQS)
151 return;
152
759f89e0
DM
153 spin_lock_irqsave(&virt_irq_alloc_lock, flags);
154
45b3f4cc 155 virt_irq_table[virt_irq].in_use = 0;
35a17eb6 156
759f89e0 157 spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
8047e247 158}
5746c99d 159#endif
8047e247 160
1da177e4 161/*
e18e2a00 162 * /proc/interrupts printing:
1da177e4 163 */
1da177e4
LT
164
165int show_interrupts(struct seq_file *p, void *v)
166{
e18e2a00
DM
167 int i = *(loff_t *) v, j;
168 struct irqaction * action;
1da177e4 169 unsigned long flags;
1da177e4 170
e18e2a00
DM
171 if (i == 0) {
172 seq_printf(p, " ");
173 for_each_online_cpu(j)
174 seq_printf(p, "CPU%d ",j);
175 seq_putc(p, '\n');
176 }
177
178 if (i < NR_IRQS) {
179 spin_lock_irqsave(&irq_desc[i].lock, flags);
180 action = irq_desc[i].action;
181 if (!action)
182 goto skip;
183 seq_printf(p, "%3d: ",i);
1da177e4
LT
184#ifndef CONFIG_SMP
185 seq_printf(p, "%10u ", kstat_irqs(i));
186#else
e18e2a00
DM
187 for_each_online_cpu(j)
188 seq_printf(p, "%10u ", kstat_cpu(j).irqs[i]);
1da177e4 189#endif
d1bef4ed 190 seq_printf(p, " %9s", irq_desc[i].chip->typename);
e18e2a00
DM
191 seq_printf(p, " %s", action->name);
192
193 for (action=action->next; action; action = action->next)
37cdcd9e 194 seq_printf(p, ", %s", action->name);
e18e2a00 195
1da177e4 196 seq_putc(p, '\n');
e18e2a00
DM
197skip:
198 spin_unlock_irqrestore(&irq_desc[i].lock, flags);
1da177e4 199 }
1da177e4
LT
200 return 0;
201}
202
ebd8c56c
DM
203static unsigned int sun4u_compute_tid(unsigned long imap, unsigned long cpuid)
204{
205 unsigned int tid;
206
207 if (this_is_starfire) {
208 tid = starfire_translate(imap, cpuid);
209 tid <<= IMAP_TID_SHIFT;
210 tid &= IMAP_TID_UPA;
211 } else {
212 if (tlb_type == cheetah || tlb_type == cheetah_plus) {
213 unsigned long ver;
214
215 __asm__ ("rdpr %%ver, %0" : "=r" (ver));
216 if ((ver >> 32UL) == __JALAPENO_ID ||
217 (ver >> 32UL) == __SERRANO_ID) {
218 tid = cpuid << IMAP_TID_SHIFT;
219 tid &= IMAP_TID_JBUS;
220 } else {
221 unsigned int a = cpuid & 0x1f;
222 unsigned int n = (cpuid >> 5) & 0x1f;
223
224 tid = ((a << IMAP_AID_SHIFT) |
225 (n << IMAP_NID_SHIFT));
226 tid &= (IMAP_AID_SAFARI |
227 IMAP_NID_SAFARI);;
228 }
229 } else {
230 tid = cpuid << IMAP_TID_SHIFT;
231 tid &= IMAP_TID_UPA;
232 }
233 }
234
235 return tid;
236}
237
e18e2a00
DM
238struct irq_handler_data {
239 unsigned long iclr;
240 unsigned long imap;
8047e247 241
e18e2a00 242 void (*pre_handler)(unsigned int, void *, void *);
8d57d3ad
DM
243 void *arg1;
244 void *arg2;
e18e2a00 245};
1da177e4 246
e18e2a00
DM
247#ifdef CONFIG_SMP
248static int irq_choose_cpu(unsigned int virt_irq)
088dd1f8 249{
a53da52f 250 cpumask_t mask = irq_desc[virt_irq].affinity;
e18e2a00 251 int cpuid;
088dd1f8 252
e18e2a00
DM
253 if (cpus_equal(mask, CPU_MASK_ALL)) {
254 static int irq_rover;
255 static DEFINE_SPINLOCK(irq_rover_lock);
256 unsigned long flags;
1da177e4 257
e18e2a00
DM
258 /* Round-robin distribution... */
259 do_round_robin:
260 spin_lock_irqsave(&irq_rover_lock, flags);
10951ee6 261
e18e2a00
DM
262 while (!cpu_online(irq_rover)) {
263 if (++irq_rover >= NR_CPUS)
264 irq_rover = 0;
265 }
266 cpuid = irq_rover;
267 do {
268 if (++irq_rover >= NR_CPUS)
269 irq_rover = 0;
270 } while (!cpu_online(irq_rover));
1da177e4 271
e18e2a00
DM
272 spin_unlock_irqrestore(&irq_rover_lock, flags);
273 } else {
274 cpumask_t tmp;
088dd1f8 275
e18e2a00 276 cpus_and(tmp, cpu_online_map, mask);
088dd1f8 277
e18e2a00
DM
278 if (cpus_empty(tmp))
279 goto do_round_robin;
088dd1f8 280
e18e2a00 281 cpuid = first_cpu(tmp);
1da177e4 282 }
088dd1f8 283
e18e2a00
DM
284 return cpuid;
285}
286#else
287static int irq_choose_cpu(unsigned int virt_irq)
288{
289 return real_hard_smp_processor_id();
1da177e4 290}
e18e2a00 291#endif
1da177e4 292
e18e2a00 293static void sun4u_irq_enable(unsigned int virt_irq)
e3999574 294{
68c92186 295 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
e3999574 296
e18e2a00 297 if (likely(data)) {
861fe906 298 unsigned long cpuid, imap, val;
e18e2a00 299 unsigned int tid;
e3999574 300
e18e2a00
DM
301 cpuid = irq_choose_cpu(virt_irq);
302 imap = data->imap;
e3999574 303
e18e2a00 304 tid = sun4u_compute_tid(imap, cpuid);
e3999574 305
861fe906
DM
306 val = upa_readq(imap);
307 val &= ~(IMAP_TID_UPA | IMAP_TID_JBUS |
308 IMAP_AID_SAFARI | IMAP_NID_SAFARI);
309 val |= tid | IMAP_VALID;
310 upa_writeq(val, imap);
227c3311 311 upa_writeq(ICLR_IDLE, data->iclr);
e3999574 312 }
e3999574
DM
313}
314
b53bcb67
DM
315static void sun4u_set_affinity(unsigned int virt_irq, cpumask_t mask)
316{
317 sun4u_irq_enable(virt_irq);
318}
319
e18e2a00 320static void sun4u_irq_disable(unsigned int virt_irq)
1da177e4 321{
68c92186 322 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
1da177e4 323
e18e2a00
DM
324 if (likely(data)) {
325 unsigned long imap = data->imap;
6e69d606 326 unsigned long tmp = upa_readq(imap);
1da177e4 327
e18e2a00 328 tmp &= ~IMAP_VALID;
861fe906 329 upa_writeq(tmp, imap);
088dd1f8 330 }
088dd1f8
DM
331}
332
8d57d3ad 333static void sun4u_irq_eoi(unsigned int virt_irq)
088dd1f8 334{
68c92186 335 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
5a606b72
DM
336 struct irq_desc *desc = irq_desc + virt_irq;
337
338 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
339 return;
088dd1f8 340
e18e2a00 341 if (likely(data))
861fe906 342 upa_writeq(ICLR_IDLE, data->iclr);
088dd1f8
DM
343}
344
e18e2a00 345static void sun4v_irq_enable(unsigned int virt_irq)
088dd1f8 346{
45b3f4cc 347 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
348 unsigned long cpuid = irq_choose_cpu(virt_irq);
349 int err;
350
351 err = sun4v_intr_settarget(ino, cpuid);
352 if (err != HV_EOK)
353 printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
354 "err(%d)\n", ino, cpuid, err);
355 err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
356 if (err != HV_EOK)
357 printk(KERN_ERR "sun4v_intr_setstate(%x): "
358 "err(%d)\n", ino, err);
359 err = sun4v_intr_setenabled(ino, HV_INTR_ENABLED);
360 if (err != HV_EOK)
361 printk(KERN_ERR "sun4v_intr_setenabled(%x): err(%d)\n",
362 ino, err);
088dd1f8
DM
363}
364
b53bcb67
DM
365static void sun4v_set_affinity(unsigned int virt_irq, cpumask_t mask)
366{
45b3f4cc 367 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
368 unsigned long cpuid = irq_choose_cpu(virt_irq);
369 int err;
370
371 err = sun4v_intr_settarget(ino, cpuid);
372 if (err != HV_EOK)
373 printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
374 "err(%d)\n", ino, cpuid, err);
b53bcb67
DM
375}
376
e18e2a00 377static void sun4v_irq_disable(unsigned int virt_irq)
1da177e4 378{
45b3f4cc 379 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
77182300 380 int err;
1da177e4 381
77182300
DM
382 err = sun4v_intr_setenabled(ino, HV_INTR_DISABLED);
383 if (err != HV_EOK)
384 printk(KERN_ERR "sun4v_intr_setenabled(%x): "
385 "err(%d)\n", ino, err);
e18e2a00 386}
1da177e4 387
8d57d3ad 388static void sun4v_irq_eoi(unsigned int virt_irq)
e18e2a00 389{
45b3f4cc 390 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
5a606b72 391 struct irq_desc *desc = irq_desc + virt_irq;
77182300 392 int err;
5a606b72
DM
393
394 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
395 return;
1da177e4 396
77182300
DM
397 err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
398 if (err != HV_EOK)
399 printk(KERN_ERR "sun4v_intr_setstate(%x): "
400 "err(%d)\n", ino, err);
1da177e4
LT
401}
402
4a907dec
DM
403static void sun4v_virq_enable(unsigned int virt_irq)
404{
77182300
DM
405 unsigned long cpuid, dev_handle, dev_ino;
406 int err;
407
408 cpuid = irq_choose_cpu(virt_irq);
409
45b3f4cc
DM
410 dev_handle = virt_irq_table[virt_irq].dev_handle;
411 dev_ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
412
413 err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
414 if (err != HV_EOK)
415 printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
416 "err(%d)\n",
417 dev_handle, dev_ino, cpuid, err);
418 err = sun4v_vintr_set_state(dev_handle, dev_ino,
419 HV_INTR_STATE_IDLE);
420 if (err != HV_EOK)
421 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
422 "HV_INTR_STATE_IDLE): err(%d)\n",
423 dev_handle, dev_ino, err);
424 err = sun4v_vintr_set_valid(dev_handle, dev_ino,
425 HV_INTR_ENABLED);
426 if (err != HV_EOK)
427 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
428 "HV_INTR_ENABLED): err(%d)\n",
429 dev_handle, dev_ino, err);
4a907dec
DM
430}
431
b53bcb67
DM
432static void sun4v_virt_set_affinity(unsigned int virt_irq, cpumask_t mask)
433{
77182300
DM
434 unsigned long cpuid, dev_handle, dev_ino;
435 int err;
b53bcb67 436
77182300 437 cpuid = irq_choose_cpu(virt_irq);
b53bcb67 438
45b3f4cc
DM
439 dev_handle = virt_irq_table[virt_irq].dev_handle;
440 dev_ino = virt_irq_table[virt_irq].dev_ino;
b53bcb67 441
77182300
DM
442 err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
443 if (err != HV_EOK)
444 printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
445 "err(%d)\n",
446 dev_handle, dev_ino, cpuid, err);
b53bcb67
DM
447}
448
4a907dec
DM
449static void sun4v_virq_disable(unsigned int virt_irq)
450{
77182300
DM
451 unsigned long dev_handle, dev_ino;
452 int err;
453
45b3f4cc
DM
454 dev_handle = virt_irq_table[virt_irq].dev_handle;
455 dev_ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
456
457 err = sun4v_vintr_set_valid(dev_handle, dev_ino,
458 HV_INTR_DISABLED);
459 if (err != HV_EOK)
460 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
461 "HV_INTR_DISABLED): err(%d)\n",
462 dev_handle, dev_ino, err);
4a907dec
DM
463}
464
8d57d3ad 465static void sun4v_virq_eoi(unsigned int virt_irq)
4a907dec 466{
5a606b72 467 struct irq_desc *desc = irq_desc + virt_irq;
77182300
DM
468 unsigned long dev_handle, dev_ino;
469 int err;
5a606b72
DM
470
471 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
472 return;
4a907dec 473
45b3f4cc
DM
474 dev_handle = virt_irq_table[virt_irq].dev_handle;
475 dev_ino = virt_irq_table[virt_irq].dev_ino;
4a907dec 476
77182300
DM
477 err = sun4v_vintr_set_state(dev_handle, dev_ino,
478 HV_INTR_STATE_IDLE);
479 if (err != HV_EOK)
480 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
481 "HV_INTR_STATE_IDLE): err(%d)\n",
482 dev_handle, dev_ino, err);
4a907dec
DM
483}
484
729e7d7e 485static struct irq_chip sun4u_irq = {
e18e2a00
DM
486 .typename = "sun4u",
487 .enable = sun4u_irq_enable,
488 .disable = sun4u_irq_disable,
8d57d3ad 489 .eoi = sun4u_irq_eoi,
b53bcb67 490 .set_affinity = sun4u_set_affinity,
e18e2a00 491};
088dd1f8 492
729e7d7e 493static struct irq_chip sun4v_irq = {
e18e2a00
DM
494 .typename = "sun4v",
495 .enable = sun4v_irq_enable,
496 .disable = sun4v_irq_disable,
8d57d3ad 497 .eoi = sun4v_irq_eoi,
b53bcb67 498 .set_affinity = sun4v_set_affinity,
e18e2a00 499};
1da177e4 500
4a907dec
DM
501static struct irq_chip sun4v_virq = {
502 .typename = "vsun4v",
503 .enable = sun4v_virq_enable,
504 .disable = sun4v_virq_disable,
8d57d3ad 505 .eoi = sun4v_virq_eoi,
b53bcb67 506 .set_affinity = sun4v_virt_set_affinity,
4a907dec
DM
507};
508
edde08f2 509static void pre_flow_handler(unsigned int virt_irq,
8d57d3ad
DM
510 struct irq_desc *desc)
511{
512 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
513 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
514
515 data->pre_handler(ino, data->arg1, data->arg2);
516
517 handle_fasteoi_irq(virt_irq, desc);
518}
519
e18e2a00
DM
520void irq_install_pre_handler(int virt_irq,
521 void (*func)(unsigned int, void *, void *),
522 void *arg1, void *arg2)
523{
68c92186 524 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
8d57d3ad 525 struct irq_desc *desc = irq_desc + virt_irq;
088dd1f8 526
e18e2a00 527 data->pre_handler = func;
8d57d3ad
DM
528 data->arg1 = arg1;
529 data->arg2 = arg2;
24ac26d4 530
8d57d3ad 531 desc->handle_irq = pre_flow_handler;
e18e2a00 532}
1da177e4 533
e18e2a00
DM
534unsigned int build_irq(int inofixup, unsigned long iclr, unsigned long imap)
535{
536 struct ino_bucket *bucket;
537 struct irq_handler_data *data;
42d5f99b 538 unsigned int virt_irq;
e18e2a00 539 int ino;
1da177e4 540
e18e2a00 541 BUG_ON(tlb_type == hypervisor);
088dd1f8 542
861fe906 543 ino = (upa_readq(imap) & (IMAP_IGN | IMAP_INO)) + inofixup;
e18e2a00 544 bucket = &ivector_table[ino];
42d5f99b
DM
545 virt_irq = bucket_get_virt_irq(__pa(bucket));
546 if (!virt_irq) {
256c1df3 547 virt_irq = virt_irq_alloc(0, ino);
42d5f99b 548 bucket_set_virt_irq(__pa(bucket), virt_irq);
8d57d3ad
DM
549 set_irq_chip_and_handler_name(virt_irq,
550 &sun4u_irq,
551 handle_fasteoi_irq,
552 "IVEC");
fd0504c3 553 }
1da177e4 554
42d5f99b 555 data = get_irq_chip_data(virt_irq);
68c92186 556 if (unlikely(data))
e18e2a00 557 goto out;
fd0504c3 558
e18e2a00
DM
559 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
560 if (unlikely(!data)) {
561 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
562 prom_halt();
1da177e4 563 }
42d5f99b 564 set_irq_chip_data(virt_irq, data);
1da177e4 565
e18e2a00
DM
566 data->imap = imap;
567 data->iclr = iclr;
1da177e4 568
e18e2a00 569out:
42d5f99b 570 return virt_irq;
e18e2a00 571}
1da177e4 572
4a907dec
DM
573static unsigned int sun4v_build_common(unsigned long sysino,
574 struct irq_chip *chip)
1da177e4 575{
8047e247 576 struct ino_bucket *bucket;
e18e2a00 577 struct irq_handler_data *data;
42d5f99b 578 unsigned int virt_irq;
8047e247 579
e18e2a00 580 BUG_ON(tlb_type != hypervisor);
1da177e4 581
e18e2a00 582 bucket = &ivector_table[sysino];
42d5f99b
DM
583 virt_irq = bucket_get_virt_irq(__pa(bucket));
584 if (!virt_irq) {
256c1df3 585 virt_irq = virt_irq_alloc(0, sysino);
42d5f99b 586 bucket_set_virt_irq(__pa(bucket), virt_irq);
8d57d3ad
DM
587 set_irq_chip_and_handler_name(virt_irq, chip,
588 handle_fasteoi_irq,
589 "IVEC");
1da177e4 590 }
1da177e4 591
42d5f99b 592 data = get_irq_chip_data(virt_irq);
68c92186 593 if (unlikely(data))
1da177e4 594 goto out;
1da177e4 595
e18e2a00
DM
596 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
597 if (unlikely(!data)) {
598 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
599 prom_halt();
600 }
42d5f99b 601 set_irq_chip_data(virt_irq, data);
1da177e4 602
e18e2a00
DM
603 /* Catch accidental accesses to these things. IMAP/ICLR handling
604 * is done by hypervisor calls on sun4v platforms, not by direct
605 * register accesses.
606 */
607 data->imap = ~0UL;
608 data->iclr = ~0UL;
1da177e4 609
e18e2a00 610out:
42d5f99b 611 return virt_irq;
e18e2a00 612}
1da177e4 613
4a907dec
DM
614unsigned int sun4v_build_irq(u32 devhandle, unsigned int devino)
615{
616 unsigned long sysino = sun4v_devino_to_sysino(devhandle, devino);
617
618 return sun4v_build_common(sysino, &sun4v_irq);
619}
620
621unsigned int sun4v_build_virq(u32 devhandle, unsigned int devino)
622{
b80e6998 623 struct irq_handler_data *data;
b80e6998 624 unsigned long hv_err, cookie;
b7c2a757
DM
625 struct ino_bucket *bucket;
626 struct irq_desc *desc;
42d5f99b 627 unsigned int virt_irq;
b80e6998
DM
628
629 bucket = kzalloc(sizeof(struct ino_bucket), GFP_ATOMIC);
630 if (unlikely(!bucket))
631 return 0;
42d5f99b
DM
632 __flush_dcache_range((unsigned long) bucket,
633 ((unsigned long) bucket +
634 sizeof(struct ino_bucket)));
b80e6998 635
256c1df3 636 virt_irq = virt_irq_alloc(devhandle, devino);
42d5f99b 637 bucket_set_virt_irq(__pa(bucket), virt_irq);
8d57d3ad
DM
638
639 set_irq_chip_and_handler_name(virt_irq, &sun4v_virq,
640 handle_fasteoi_irq,
641 "IVEC");
4a907dec 642
b80e6998
DM
643 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
644 if (unlikely(!data))
645 return 0;
4a907dec 646
b7c2a757
DM
647 /* In order to make the LDC channel startup sequence easier,
648 * especially wrt. locking, we do not let request_irq() enable
649 * the interrupt.
650 */
651 desc = irq_desc + virt_irq;
652 desc->status |= IRQ_NOAUTOEN;
653
42d5f99b 654 set_irq_chip_data(virt_irq, data);
4a907dec 655
b80e6998
DM
656 /* Catch accidental accesses to these things. IMAP/ICLR handling
657 * is done by hypervisor calls on sun4v platforms, not by direct
658 * register accesses.
659 */
660 data->imap = ~0UL;
661 data->iclr = ~0UL;
662
663 cookie = ~__pa(bucket);
664 hv_err = sun4v_vintr_set_cookie(devhandle, devino, cookie);
4a907dec
DM
665 if (hv_err) {
666 prom_printf("IRQ: Fatal, cannot set cookie for [%x:%x] "
667 "err=%lu\n", devhandle, devino, hv_err);
668 prom_halt();
669 }
670
42d5f99b 671 return virt_irq;
4a907dec
DM
672}
673
e18e2a00
DM
674void ack_bad_irq(unsigned int virt_irq)
675{
45b3f4cc 676 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
ab66a50e 677
77182300
DM
678 if (!ino)
679 ino = 0xdeadbeef;
6a76267f 680
e18e2a00
DM
681 printk(KERN_CRIT "Unexpected IRQ from ino[%x] virt_irq[%u]\n",
682 ino, virt_irq);
1da177e4
LT
683}
684
4f70f7a9
DM
685void *hardirq_stack[NR_CPUS];
686void *softirq_stack[NR_CPUS];
687
688static __attribute__((always_inline)) void *set_hardirq_stack(void)
689{
690 void *orig_sp, *sp = hardirq_stack[smp_processor_id()];
691
692 __asm__ __volatile__("mov %%sp, %0" : "=r" (orig_sp));
693 if (orig_sp < sp ||
694 orig_sp > (sp + THREAD_SIZE)) {
695 sp += THREAD_SIZE - 192 - STACK_BIAS;
696 __asm__ __volatile__("mov %0, %%sp" : : "r" (sp));
697 }
698
699 return orig_sp;
700}
701static __attribute__((always_inline)) void restore_hardirq_stack(void *orig_sp)
702{
703 __asm__ __volatile__("mov %0, %%sp" : : "r" (orig_sp));
704}
705
1da177e4
LT
706void handler_irq(int irq, struct pt_regs *regs)
707{
eb2d8d60 708 unsigned long pstate, bucket_pa;
6d24c8dc 709 struct pt_regs *old_regs;
4f70f7a9 710 void *orig_sp;
1da177e4 711
1da177e4 712 clear_softint(1 << irq);
1da177e4 713
6d24c8dc 714 old_regs = set_irq_regs(regs);
1da177e4 715 irq_enter();
1da177e4 716
a650d383
DM
717 /* Grab an atomic snapshot of the pending IVECs. */
718 __asm__ __volatile__("rdpr %%pstate, %0\n\t"
719 "wrpr %0, %3, %%pstate\n\t"
720 "ldx [%2], %1\n\t"
721 "stx %%g0, [%2]\n\t"
722 "wrpr %0, 0x0, %%pstate\n\t"
eb2d8d60
DM
723 : "=&r" (pstate), "=&r" (bucket_pa)
724 : "r" (irq_work_pa(smp_processor_id())),
a650d383
DM
725 "i" (PSTATE_IE)
726 : "memory");
727
4f70f7a9
DM
728 orig_sp = set_hardirq_stack();
729
eb2d8d60 730 while (bucket_pa) {
8d57d3ad 731 struct irq_desc *desc;
eb2d8d60
DM
732 unsigned long next_pa;
733 unsigned int virt_irq;
1da177e4 734
42d5f99b
DM
735 next_pa = bucket_get_chain_pa(bucket_pa);
736 virt_irq = bucket_get_virt_irq(bucket_pa);
737 bucket_clear_chain_pa(bucket_pa);
fd0504c3 738
8d57d3ad
DM
739 desc = irq_desc + virt_irq;
740
741 desc->handle_irq(virt_irq, desc);
eb2d8d60
DM
742
743 bucket_pa = next_pa;
1da177e4 744 }
e18e2a00 745
4f70f7a9
DM
746 restore_hardirq_stack(orig_sp);
747
1da177e4 748 irq_exit();
6d24c8dc 749 set_irq_regs(old_regs);
1da177e4
LT
750}
751
4f70f7a9
DM
752void do_softirq(void)
753{
754 unsigned long flags;
755
756 if (in_interrupt())
757 return;
758
759 local_irq_save(flags);
760
761 if (local_softirq_pending()) {
762 void *orig_sp, *sp = softirq_stack[smp_processor_id()];
763
764 sp += THREAD_SIZE - 192 - STACK_BIAS;
765
766 __asm__ __volatile__("mov %%sp, %0\n\t"
767 "mov %1, %%sp"
768 : "=&r" (orig_sp)
769 : "r" (sp));
770 __do_softirq();
771 __asm__ __volatile__("mov %0, %%sp"
772 : : "r" (orig_sp));
773 }
774
775 local_irq_restore(flags);
776}
777
2c2551ab
DM
778static void unhandled_perf_irq(struct pt_regs *regs)
779{
780 unsigned long pcr, pic;
781
782 read_pcr(pcr);
783 read_pic(pic);
784
785 write_pcr(0);
786
787 printk(KERN_EMERG "CPU %d: Got unexpected perf counter IRQ.\n",
788 smp_processor_id());
789 printk(KERN_EMERG "CPU %d: PCR[%016lx] PIC[%016lx]\n",
790 smp_processor_id(), pcr, pic);
791}
792
793/* Almost a direct copy of the powerpc PMC code. */
794static DEFINE_SPINLOCK(perf_irq_lock);
795static void *perf_irq_owner_caller; /* mostly for debugging */
796static void (*perf_irq)(struct pt_regs *regs) = unhandled_perf_irq;
797
798/* Invoked from level 15 PIL handler in trap table. */
799void perfctr_irq(int irq, struct pt_regs *regs)
800{
801 clear_softint(1 << irq);
802 perf_irq(regs);
803}
804
805int register_perfctr_intr(void (*handler)(struct pt_regs *))
806{
807 int ret;
808
809 if (!handler)
810 return -EINVAL;
811
812 spin_lock(&perf_irq_lock);
813 if (perf_irq != unhandled_perf_irq) {
814 printk(KERN_WARNING "register_perfctr_intr: "
815 "perf IRQ busy (reserved by caller %p)\n",
816 perf_irq_owner_caller);
817 ret = -EBUSY;
818 goto out;
819 }
820
821 perf_irq_owner_caller = __builtin_return_address(0);
822 perf_irq = handler;
823
824 ret = 0;
825out:
826 spin_unlock(&perf_irq_lock);
827
828 return ret;
829}
830EXPORT_SYMBOL_GPL(register_perfctr_intr);
831
832void release_perfctr_intr(void (*handler)(struct pt_regs *))
833{
834 spin_lock(&perf_irq_lock);
835 perf_irq_owner_caller = NULL;
836 perf_irq = unhandled_perf_irq;
837 spin_unlock(&perf_irq_lock);
838}
839EXPORT_SYMBOL_GPL(release_perfctr_intr);
840
e0204409
DM
841#ifdef CONFIG_HOTPLUG_CPU
842void fixup_irqs(void)
843{
844 unsigned int irq;
845
846 for (irq = 0; irq < NR_IRQS; irq++) {
847 unsigned long flags;
848
849 spin_lock_irqsave(&irq_desc[irq].lock, flags);
850 if (irq_desc[irq].action &&
851 !(irq_desc[irq].status & IRQ_PER_CPU)) {
852 if (irq_desc[irq].chip->set_affinity)
853 irq_desc[irq].chip->set_affinity(irq,
854 irq_desc[irq].affinity);
855 }
856 spin_unlock_irqrestore(&irq_desc[irq].lock, flags);
857 }
2eb2f779
DM
858
859 tick_ops->disable_irq();
e0204409
DM
860}
861#endif
862
cdd5186f
DM
863struct sun5_timer {
864 u64 count0;
865 u64 limit0;
866 u64 count1;
867 u64 limit1;
868};
1da177e4 869
cdd5186f 870static struct sun5_timer *prom_timers;
1da177e4
LT
871static u64 prom_limit0, prom_limit1;
872
873static void map_prom_timers(void)
874{
25c7581b 875 struct device_node *dp;
6a23acf3 876 const unsigned int *addr;
1da177e4
LT
877
878 /* PROM timer node hangs out in the top level of device siblings... */
25c7581b
DM
879 dp = of_find_node_by_path("/");
880 dp = dp->child;
881 while (dp) {
882 if (!strcmp(dp->name, "counter-timer"))
883 break;
884 dp = dp->sibling;
885 }
1da177e4
LT
886
887 /* Assume if node is not present, PROM uses different tick mechanism
888 * which we should not care about.
889 */
25c7581b 890 if (!dp) {
1da177e4
LT
891 prom_timers = (struct sun5_timer *) 0;
892 return;
893 }
894
895 /* If PROM is really using this, it must be mapped by him. */
25c7581b
DM
896 addr = of_get_property(dp, "address", NULL);
897 if (!addr) {
1da177e4
LT
898 prom_printf("PROM does not have timer mapped, trying to continue.\n");
899 prom_timers = (struct sun5_timer *) 0;
900 return;
901 }
902 prom_timers = (struct sun5_timer *) ((unsigned long)addr[0]);
903}
904
905static void kill_prom_timer(void)
906{
907 if (!prom_timers)
908 return;
909
910 /* Save them away for later. */
911 prom_limit0 = prom_timers->limit0;
912 prom_limit1 = prom_timers->limit1;
913
914 /* Just as in sun4c/sun4m PROM uses timer which ticks at IRQ 14.
915 * We turn both off here just to be paranoid.
916 */
917 prom_timers->limit0 = 0;
918 prom_timers->limit1 = 0;
919
920 /* Wheee, eat the interrupt packet too... */
921 __asm__ __volatile__(
922" mov 0x40, %%g2\n"
923" ldxa [%%g0] %0, %%g1\n"
924" ldxa [%%g2] %1, %%g1\n"
925" stxa %%g0, [%%g0] %0\n"
926" membar #Sync\n"
927 : /* no outputs */
928 : "i" (ASI_INTR_RECEIVE), "i" (ASI_INTR_R)
929 : "g1", "g2");
930}
931
9843099f 932void notrace init_irqwork_curcpu(void)
1da177e4 933{
1da177e4
LT
934 int cpu = hard_smp_processor_id();
935
eb2d8d60 936 trap_block[cpu].irq_worklist_pa = 0UL;
1da177e4
LT
937}
938
5cbc3073
DM
939/* Please be very careful with register_one_mondo() and
940 * sun4v_register_mondo_queues().
941 *
942 * On SMP this gets invoked from the CPU trampoline before
943 * the cpu has fully taken over the trap table from OBP,
944 * and it's kernel stack + %g6 thread register state is
945 * not fully cooked yet.
946 *
947 * Therefore you cannot make any OBP calls, not even prom_printf,
948 * from these two routines.
949 */
950static void __cpuinit register_one_mondo(unsigned long paddr, unsigned long type, unsigned long qmask)
ac29c11d 951{
5cbc3073 952 unsigned long num_entries = (qmask + 1) / 64;
94f8762d
DM
953 unsigned long status;
954
955 status = sun4v_cpu_qconf(type, paddr, num_entries);
956 if (status != HV_EOK) {
957 prom_printf("SUN4V: sun4v_cpu_qconf(%lu:%lx:%lu) failed, "
958 "err %lu\n", type, paddr, num_entries, status);
ac29c11d
DM
959 prom_halt();
960 }
961}
962
9843099f 963void __cpuinit notrace sun4v_register_mondo_queues(int this_cpu)
5b0c0572 964{
b5a37e96
DM
965 struct trap_per_cpu *tb = &trap_block[this_cpu];
966
5cbc3073
DM
967 register_one_mondo(tb->cpu_mondo_pa, HV_CPU_QUEUE_CPU_MONDO,
968 tb->cpu_mondo_qmask);
969 register_one_mondo(tb->dev_mondo_pa, HV_CPU_QUEUE_DEVICE_MONDO,
970 tb->dev_mondo_qmask);
971 register_one_mondo(tb->resum_mondo_pa, HV_CPU_QUEUE_RES_ERROR,
972 tb->resum_qmask);
973 register_one_mondo(tb->nonresum_mondo_pa, HV_CPU_QUEUE_NONRES_ERROR,
974 tb->nonresum_qmask);
b5a37e96
DM
975}
976
b434e719 977static void __init alloc_one_mondo(unsigned long *pa_ptr, unsigned long qmask)
b5a37e96 978{
5cbc3073 979 unsigned long size = PAGE_ALIGN(qmask + 1);
719023fb 980 void *p = __alloc_bootmem(size, size, 0);
5cbc3073 981 if (!p) {
b5a37e96
DM
982 prom_printf("SUN4V: Error, cannot allocate mondo queue.\n");
983 prom_halt();
984 }
985
5cbc3073 986 *pa_ptr = __pa(p);
b5a37e96
DM
987}
988
b434e719 989static void __init alloc_one_kbuf(unsigned long *pa_ptr, unsigned long qmask)
b5a37e96 990{
5cbc3073 991 unsigned long size = PAGE_ALIGN(qmask + 1);
719023fb 992 void *p = __alloc_bootmem(size, size, 0);
5b0c0572 993
5cbc3073 994 if (!p) {
5b0c0572
DM
995 prom_printf("SUN4V: Error, cannot allocate kbuf page.\n");
996 prom_halt();
997 }
998
5cbc3073 999 *pa_ptr = __pa(p);
5b0c0572
DM
1000}
1001
b434e719 1002static void __init init_cpu_send_mondo_info(struct trap_per_cpu *tb)
1d2f1f90
DM
1003{
1004#ifdef CONFIG_SMP
b5a37e96 1005 void *page;
1d2f1f90
DM
1006
1007 BUILD_BUG_ON((NR_CPUS * sizeof(u16)) > (PAGE_SIZE - 64));
1008
719023fb 1009 page = alloc_bootmem_pages(PAGE_SIZE);
1d2f1f90
DM
1010 if (!page) {
1011 prom_printf("SUN4V: Error, cannot allocate cpu mondo page.\n");
1012 prom_halt();
1013 }
1014
1015 tb->cpu_mondo_block_pa = __pa(page);
1016 tb->cpu_list_pa = __pa(page + 64);
1017#endif
1018}
1019
b434e719
DM
1020/* Allocate mondo and error queues for all possible cpus. */
1021static void __init sun4v_init_mondo_queues(void)
ac29c11d 1022{
b434e719 1023 int cpu;
ac29c11d 1024
b434e719
DM
1025 for_each_possible_cpu(cpu) {
1026 struct trap_per_cpu *tb = &trap_block[cpu];
1d2f1f90 1027
b434e719
DM
1028 alloc_one_mondo(&tb->cpu_mondo_pa, tb->cpu_mondo_qmask);
1029 alloc_one_mondo(&tb->dev_mondo_pa, tb->dev_mondo_qmask);
1030 alloc_one_mondo(&tb->resum_mondo_pa, tb->resum_qmask);
1031 alloc_one_kbuf(&tb->resum_kernel_buf_pa, tb->resum_qmask);
1032 alloc_one_mondo(&tb->nonresum_mondo_pa, tb->nonresum_qmask);
1033 alloc_one_kbuf(&tb->nonresum_kernel_buf_pa,
1034 tb->nonresum_qmask);
43f58923
DM
1035 }
1036}
1037
1038static void __init init_send_mondo_info(void)
1039{
1040 int cpu;
1041
1042 for_each_possible_cpu(cpu) {
1043 struct trap_per_cpu *tb = &trap_block[cpu];
1d2f1f90 1044
b434e719 1045 init_cpu_send_mondo_info(tb);
72aff53f 1046 }
ac29c11d
DM
1047}
1048
e18e2a00
DM
1049static struct irqaction timer_irq_action = {
1050 .name = "timer",
1051};
1052
1da177e4
LT
1053/* Only invoked on boot processor. */
1054void __init init_IRQ(void)
1055{
10397e40
DM
1056 unsigned long size;
1057
1da177e4
LT
1058 map_prom_timers();
1059 kill_prom_timer();
1da177e4 1060
10397e40 1061 size = sizeof(struct ino_bucket) * NUM_IVECS;
719023fb 1062 ivector_table = alloc_bootmem(size);
10397e40
DM
1063 if (!ivector_table) {
1064 prom_printf("Fatal error, cannot allocate ivector_table\n");
1065 prom_halt();
1066 }
42d5f99b
DM
1067 __flush_dcache_range((unsigned long) ivector_table,
1068 ((unsigned long) ivector_table) + size);
10397e40
DM
1069
1070 ivector_table_pa = __pa(ivector_table);
eb2d8d60 1071
ac29c11d 1072 if (tlb_type == hypervisor)
b434e719 1073 sun4v_init_mondo_queues();
ac29c11d 1074
43f58923
DM
1075 init_send_mondo_info();
1076
1077 if (tlb_type == hypervisor) {
1078 /* Load up the boot cpu's entries. */
1079 sun4v_register_mondo_queues(hard_smp_processor_id());
1080 }
1081
1da177e4
LT
1082 /* We need to clear any IRQ's pending in the soft interrupt
1083 * registers, a spurious one could be left around from the
1084 * PROM timer which we just disabled.
1085 */
1086 clear_softint(get_softint());
1087
1088 /* Now that ivector table is initialized, it is safe
1089 * to receive IRQ vector traps. We will normally take
1090 * one or two right now, in case some device PROM used
1091 * to boot us wants to speak to us. We just ignore them.
1092 */
1093 __asm__ __volatile__("rdpr %%pstate, %%g1\n\t"
1094 "or %%g1, %0, %%g1\n\t"
1095 "wrpr %%g1, 0x0, %%pstate"
1096 : /* No outputs */
1097 : "i" (PSTATE_IE)
1098 : "g1");
1da177e4 1099
e18e2a00 1100 irq_desc[0].action = &timer_irq_action;
1da177e4 1101}
This page took 0.394914 seconds and 5 git commands to generate.