sparc64: Fix lost interrupts on sun4u.
[deliverable/linux.git] / arch / sparc / kernel / irq_64.c
CommitLineData
4a907dec 1/* irq.c: UltraSparc IRQ handling/init/registry.
1da177e4 2 *
227c3311 3 * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
1da177e4
LT
4 * Copyright (C) 1998 Eddie C. Dost (ecd@skynet.be)
5 * Copyright (C) 1998 Jakub Jelinek (jj@ultra.linux.cz)
6 */
7
1da177e4
LT
8#include <linux/module.h>
9#include <linux/sched.h>
9843099f 10#include <linux/linkage.h>
1da177e4
LT
11#include <linux/ptrace.h>
12#include <linux/errno.h>
13#include <linux/kernel_stat.h>
14#include <linux/signal.h>
15#include <linux/mm.h>
16#include <linux/interrupt.h>
17#include <linux/slab.h>
18#include <linux/random.h>
19#include <linux/init.h>
20#include <linux/delay.h>
21#include <linux/proc_fs.h>
22#include <linux/seq_file.h>
b5a37e96 23#include <linux/bootmem.h>
e18e2a00 24#include <linux/irq.h>
1da177e4
LT
25
26#include <asm/ptrace.h>
27#include <asm/processor.h>
28#include <asm/atomic.h>
29#include <asm/system.h>
30#include <asm/irq.h>
2e457ef6 31#include <asm/io.h>
1da177e4
LT
32#include <asm/iommu.h>
33#include <asm/upa.h>
34#include <asm/oplib.h>
25c7581b 35#include <asm/prom.h>
1da177e4
LT
36#include <asm/timer.h>
37#include <asm/smp.h>
38#include <asm/starfire.h>
39#include <asm/uaccess.h>
40#include <asm/cache.h>
41#include <asm/cpudata.h>
63b61452 42#include <asm/auxio.h>
92704a1c 43#include <asm/head.h>
4a907dec 44#include <asm/hypervisor.h>
42d5f99b 45#include <asm/cacheflush.h>
1da177e4 46
d91aa123 47#include "entry.h"
e18e2a00
DM
48
49#define NUM_IVECS (IMAP_INR + 1)
d91aa123 50
10397e40 51struct ino_bucket *ivector_table;
eb2d8d60 52unsigned long ivector_table_pa;
1da177e4 53
42d5f99b
DM
54/* On several sun4u processors, it is illegal to mix bypass and
55 * non-bypass accesses. Therefore we access all INO buckets
56 * using bypass accesses only.
57 */
58static unsigned long bucket_get_chain_pa(unsigned long bucket_pa)
59{
60 unsigned long ret;
61
62 __asm__ __volatile__("ldxa [%1] %2, %0"
63 : "=&r" (ret)
64 : "r" (bucket_pa +
65 offsetof(struct ino_bucket,
66 __irq_chain_pa)),
67 "i" (ASI_PHYS_USE_EC));
68
69 return ret;
70}
71
72static void bucket_clear_chain_pa(unsigned long bucket_pa)
73{
74 __asm__ __volatile__("stxa %%g0, [%0] %1"
75 : /* no outputs */
76 : "r" (bucket_pa +
77 offsetof(struct ino_bucket,
78 __irq_chain_pa)),
79 "i" (ASI_PHYS_USE_EC));
80}
81
82static unsigned int bucket_get_virt_irq(unsigned long bucket_pa)
83{
84 unsigned int ret;
85
86 __asm__ __volatile__("lduwa [%1] %2, %0"
87 : "=&r" (ret)
88 : "r" (bucket_pa +
89 offsetof(struct ino_bucket,
90 __virt_irq)),
91 "i" (ASI_PHYS_USE_EC));
92
93 return ret;
94}
95
96static void bucket_set_virt_irq(unsigned long bucket_pa,
97 unsigned int virt_irq)
98{
99 __asm__ __volatile__("stwa %0, [%1] %2"
100 : /* no outputs */
101 : "r" (virt_irq),
102 "r" (bucket_pa +
103 offsetof(struct ino_bucket,
104 __virt_irq)),
105 "i" (ASI_PHYS_USE_EC));
106}
107
eb2d8d60 108#define irq_work_pa(__cpu) &(trap_block[(__cpu)].irq_worklist_pa)
1da177e4 109
93b3238e 110static struct {
93b3238e
DM
111 unsigned int dev_handle;
112 unsigned int dev_ino;
256c1df3 113 unsigned int in_use;
45b3f4cc 114} virt_irq_table[NR_IRQS];
759f89e0 115static DEFINE_SPINLOCK(virt_irq_alloc_lock);
8047e247 116
256c1df3 117unsigned char virt_irq_alloc(unsigned int dev_handle,
bb74b734 118 unsigned int dev_ino)
8047e247 119{
759f89e0 120 unsigned long flags;
8047e247
DM
121 unsigned char ent;
122
123 BUILD_BUG_ON(NR_IRQS >= 256);
124
759f89e0
DM
125 spin_lock_irqsave(&virt_irq_alloc_lock, flags);
126
35a17eb6 127 for (ent = 1; ent < NR_IRQS; ent++) {
45b3f4cc 128 if (!virt_irq_table[ent].in_use)
35a17eb6
DM
129 break;
130 }
8047e247
DM
131 if (ent >= NR_IRQS) {
132 printk(KERN_ERR "IRQ: Out of virtual IRQs.\n");
759f89e0
DM
133 ent = 0;
134 } else {
45b3f4cc
DM
135 virt_irq_table[ent].dev_handle = dev_handle;
136 virt_irq_table[ent].dev_ino = dev_ino;
137 virt_irq_table[ent].in_use = 1;
8047e247
DM
138 }
139
759f89e0 140 spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
8047e247
DM
141
142 return ent;
143}
144
5746c99d 145#ifdef CONFIG_PCI_MSI
759f89e0 146void virt_irq_free(unsigned int virt_irq)
8047e247 147{
759f89e0 148 unsigned long flags;
8047e247 149
35a17eb6
DM
150 if (virt_irq >= NR_IRQS)
151 return;
152
759f89e0
DM
153 spin_lock_irqsave(&virt_irq_alloc_lock, flags);
154
45b3f4cc 155 virt_irq_table[virt_irq].in_use = 0;
35a17eb6 156
759f89e0 157 spin_unlock_irqrestore(&virt_irq_alloc_lock, flags);
8047e247 158}
5746c99d 159#endif
8047e247 160
1da177e4 161/*
e18e2a00 162 * /proc/interrupts printing:
1da177e4 163 */
1da177e4
LT
164
165int show_interrupts(struct seq_file *p, void *v)
166{
e18e2a00
DM
167 int i = *(loff_t *) v, j;
168 struct irqaction * action;
1da177e4 169 unsigned long flags;
1da177e4 170
e18e2a00
DM
171 if (i == 0) {
172 seq_printf(p, " ");
173 for_each_online_cpu(j)
174 seq_printf(p, "CPU%d ",j);
175 seq_putc(p, '\n');
176 }
177
178 if (i < NR_IRQS) {
179 spin_lock_irqsave(&irq_desc[i].lock, flags);
180 action = irq_desc[i].action;
181 if (!action)
182 goto skip;
183 seq_printf(p, "%3d: ",i);
1da177e4
LT
184#ifndef CONFIG_SMP
185 seq_printf(p, "%10u ", kstat_irqs(i));
186#else
e18e2a00
DM
187 for_each_online_cpu(j)
188 seq_printf(p, "%10u ", kstat_cpu(j).irqs[i]);
1da177e4 189#endif
d1bef4ed 190 seq_printf(p, " %9s", irq_desc[i].chip->typename);
e18e2a00
DM
191 seq_printf(p, " %s", action->name);
192
193 for (action=action->next; action; action = action->next)
37cdcd9e 194 seq_printf(p, ", %s", action->name);
e18e2a00 195
1da177e4 196 seq_putc(p, '\n');
e18e2a00
DM
197skip:
198 spin_unlock_irqrestore(&irq_desc[i].lock, flags);
e5553a6d
DM
199 } else if (i == NR_IRQS) {
200 seq_printf(p, "NMI: ");
201 for_each_online_cpu(j)
202 seq_printf(p, "%10u ", cpu_data(j).__nmi_count);
203 seq_printf(p, " Non-maskable interrupts\n");
1da177e4 204 }
1da177e4
LT
205 return 0;
206}
207
ebd8c56c
DM
208static unsigned int sun4u_compute_tid(unsigned long imap, unsigned long cpuid)
209{
210 unsigned int tid;
211
212 if (this_is_starfire) {
213 tid = starfire_translate(imap, cpuid);
214 tid <<= IMAP_TID_SHIFT;
215 tid &= IMAP_TID_UPA;
216 } else {
217 if (tlb_type == cheetah || tlb_type == cheetah_plus) {
218 unsigned long ver;
219
220 __asm__ ("rdpr %%ver, %0" : "=r" (ver));
221 if ((ver >> 32UL) == __JALAPENO_ID ||
222 (ver >> 32UL) == __SERRANO_ID) {
223 tid = cpuid << IMAP_TID_SHIFT;
224 tid &= IMAP_TID_JBUS;
225 } else {
226 unsigned int a = cpuid & 0x1f;
227 unsigned int n = (cpuid >> 5) & 0x1f;
228
229 tid = ((a << IMAP_AID_SHIFT) |
230 (n << IMAP_NID_SHIFT));
231 tid &= (IMAP_AID_SAFARI |
232 IMAP_NID_SAFARI);;
233 }
234 } else {
235 tid = cpuid << IMAP_TID_SHIFT;
236 tid &= IMAP_TID_UPA;
237 }
238 }
239
240 return tid;
241}
242
e18e2a00
DM
243struct irq_handler_data {
244 unsigned long iclr;
245 unsigned long imap;
8047e247 246
e18e2a00 247 void (*pre_handler)(unsigned int, void *, void *);
8d57d3ad
DM
248 void *arg1;
249 void *arg2;
e18e2a00 250};
1da177e4 251
e18e2a00
DM
252#ifdef CONFIG_SMP
253static int irq_choose_cpu(unsigned int virt_irq)
088dd1f8 254{
a53da52f 255 cpumask_t mask = irq_desc[virt_irq].affinity;
e18e2a00 256 int cpuid;
088dd1f8 257
e18e2a00
DM
258 if (cpus_equal(mask, CPU_MASK_ALL)) {
259 static int irq_rover;
260 static DEFINE_SPINLOCK(irq_rover_lock);
261 unsigned long flags;
1da177e4 262
e18e2a00
DM
263 /* Round-robin distribution... */
264 do_round_robin:
265 spin_lock_irqsave(&irq_rover_lock, flags);
10951ee6 266
e18e2a00
DM
267 while (!cpu_online(irq_rover)) {
268 if (++irq_rover >= NR_CPUS)
269 irq_rover = 0;
270 }
271 cpuid = irq_rover;
272 do {
273 if (++irq_rover >= NR_CPUS)
274 irq_rover = 0;
275 } while (!cpu_online(irq_rover));
1da177e4 276
e18e2a00
DM
277 spin_unlock_irqrestore(&irq_rover_lock, flags);
278 } else {
279 cpumask_t tmp;
088dd1f8 280
e18e2a00 281 cpus_and(tmp, cpu_online_map, mask);
088dd1f8 282
e18e2a00
DM
283 if (cpus_empty(tmp))
284 goto do_round_robin;
088dd1f8 285
e18e2a00 286 cpuid = first_cpu(tmp);
1da177e4 287 }
088dd1f8 288
e18e2a00
DM
289 return cpuid;
290}
291#else
292static int irq_choose_cpu(unsigned int virt_irq)
293{
294 return real_hard_smp_processor_id();
1da177e4 295}
e18e2a00 296#endif
1da177e4 297
e18e2a00 298static void sun4u_irq_enable(unsigned int virt_irq)
e3999574 299{
68c92186 300 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
e3999574 301
e18e2a00 302 if (likely(data)) {
861fe906 303 unsigned long cpuid, imap, val;
e18e2a00 304 unsigned int tid;
e3999574 305
e18e2a00
DM
306 cpuid = irq_choose_cpu(virt_irq);
307 imap = data->imap;
e3999574 308
e18e2a00 309 tid = sun4u_compute_tid(imap, cpuid);
e3999574 310
861fe906
DM
311 val = upa_readq(imap);
312 val &= ~(IMAP_TID_UPA | IMAP_TID_JBUS |
313 IMAP_AID_SAFARI | IMAP_NID_SAFARI);
314 val |= tid | IMAP_VALID;
315 upa_writeq(val, imap);
227c3311 316 upa_writeq(ICLR_IDLE, data->iclr);
e3999574 317 }
e3999574
DM
318}
319
0de26520
RR
320static void sun4u_set_affinity(unsigned int virt_irq,
321 const struct cpumask *mask)
b53bcb67
DM
322{
323 sun4u_irq_enable(virt_irq);
324}
325
d0cac39e
DM
326/* Don't do anything. The desc->status check for IRQ_DISABLED in
327 * handler_irq() will skip the handler call and that will leave the
328 * interrupt in the sent state. The next ->enable() call will hit the
329 * ICLR register to reset the state machine.
330 *
331 * This scheme is necessary, instead of clearing the Valid bit in the
332 * IMAP register, to handle the case of IMAP registers being shared by
333 * multiple INOs (and thus ICLR registers). Since we use a different
334 * virtual IRQ for each shared IMAP instance, the generic code thinks
335 * there is only one user so it prematurely calls ->disable() on
336 * free_irq().
337 *
338 * We have to provide an explicit ->disable() method instead of using
339 * NULL to get the default. The reason is that if the generic code
340 * sees that, it also hooks up a default ->shutdown method which
341 * invokes ->mask() which we do not want. See irq_chip_set_defaults().
342 */
e18e2a00 343static void sun4u_irq_disable(unsigned int virt_irq)
1da177e4 344{
088dd1f8
DM
345}
346
8d57d3ad 347static void sun4u_irq_eoi(unsigned int virt_irq)
088dd1f8 348{
68c92186 349 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
5a606b72
DM
350 struct irq_desc *desc = irq_desc + virt_irq;
351
352 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
353 return;
088dd1f8 354
e18e2a00 355 if (likely(data))
861fe906 356 upa_writeq(ICLR_IDLE, data->iclr);
088dd1f8
DM
357}
358
e18e2a00 359static void sun4v_irq_enable(unsigned int virt_irq)
088dd1f8 360{
45b3f4cc 361 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
362 unsigned long cpuid = irq_choose_cpu(virt_irq);
363 int err;
364
365 err = sun4v_intr_settarget(ino, cpuid);
366 if (err != HV_EOK)
367 printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
368 "err(%d)\n", ino, cpuid, err);
369 err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
370 if (err != HV_EOK)
371 printk(KERN_ERR "sun4v_intr_setstate(%x): "
372 "err(%d)\n", ino, err);
373 err = sun4v_intr_setenabled(ino, HV_INTR_ENABLED);
374 if (err != HV_EOK)
375 printk(KERN_ERR "sun4v_intr_setenabled(%x): err(%d)\n",
376 ino, err);
088dd1f8
DM
377}
378
0de26520
RR
379static void sun4v_set_affinity(unsigned int virt_irq,
380 const struct cpumask *mask)
b53bcb67 381{
45b3f4cc 382 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
383 unsigned long cpuid = irq_choose_cpu(virt_irq);
384 int err;
385
386 err = sun4v_intr_settarget(ino, cpuid);
387 if (err != HV_EOK)
388 printk(KERN_ERR "sun4v_intr_settarget(%x,%lu): "
389 "err(%d)\n", ino, cpuid, err);
b53bcb67
DM
390}
391
e18e2a00 392static void sun4v_irq_disable(unsigned int virt_irq)
1da177e4 393{
45b3f4cc 394 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
77182300 395 int err;
1da177e4 396
77182300
DM
397 err = sun4v_intr_setenabled(ino, HV_INTR_DISABLED);
398 if (err != HV_EOK)
399 printk(KERN_ERR "sun4v_intr_setenabled(%x): "
400 "err(%d)\n", ino, err);
e18e2a00 401}
1da177e4 402
8d57d3ad 403static void sun4v_irq_eoi(unsigned int virt_irq)
e18e2a00 404{
45b3f4cc 405 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
5a606b72 406 struct irq_desc *desc = irq_desc + virt_irq;
77182300 407 int err;
5a606b72
DM
408
409 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
410 return;
1da177e4 411
77182300
DM
412 err = sun4v_intr_setstate(ino, HV_INTR_STATE_IDLE);
413 if (err != HV_EOK)
414 printk(KERN_ERR "sun4v_intr_setstate(%x): "
415 "err(%d)\n", ino, err);
1da177e4
LT
416}
417
4a907dec
DM
418static void sun4v_virq_enable(unsigned int virt_irq)
419{
77182300
DM
420 unsigned long cpuid, dev_handle, dev_ino;
421 int err;
422
423 cpuid = irq_choose_cpu(virt_irq);
424
45b3f4cc
DM
425 dev_handle = virt_irq_table[virt_irq].dev_handle;
426 dev_ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
427
428 err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
429 if (err != HV_EOK)
430 printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
431 "err(%d)\n",
432 dev_handle, dev_ino, cpuid, err);
433 err = sun4v_vintr_set_state(dev_handle, dev_ino,
434 HV_INTR_STATE_IDLE);
435 if (err != HV_EOK)
436 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
437 "HV_INTR_STATE_IDLE): err(%d)\n",
438 dev_handle, dev_ino, err);
439 err = sun4v_vintr_set_valid(dev_handle, dev_ino,
440 HV_INTR_ENABLED);
441 if (err != HV_EOK)
442 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
443 "HV_INTR_ENABLED): err(%d)\n",
444 dev_handle, dev_ino, err);
4a907dec
DM
445}
446
0de26520
RR
447static void sun4v_virt_set_affinity(unsigned int virt_irq,
448 const struct cpumask *mask)
b53bcb67 449{
77182300
DM
450 unsigned long cpuid, dev_handle, dev_ino;
451 int err;
b53bcb67 452
77182300 453 cpuid = irq_choose_cpu(virt_irq);
b53bcb67 454
45b3f4cc
DM
455 dev_handle = virt_irq_table[virt_irq].dev_handle;
456 dev_ino = virt_irq_table[virt_irq].dev_ino;
b53bcb67 457
77182300
DM
458 err = sun4v_vintr_set_target(dev_handle, dev_ino, cpuid);
459 if (err != HV_EOK)
460 printk(KERN_ERR "sun4v_vintr_set_target(%lx,%lx,%lu): "
461 "err(%d)\n",
462 dev_handle, dev_ino, cpuid, err);
b53bcb67
DM
463}
464
4a907dec
DM
465static void sun4v_virq_disable(unsigned int virt_irq)
466{
77182300
DM
467 unsigned long dev_handle, dev_ino;
468 int err;
469
45b3f4cc
DM
470 dev_handle = virt_irq_table[virt_irq].dev_handle;
471 dev_ino = virt_irq_table[virt_irq].dev_ino;
77182300
DM
472
473 err = sun4v_vintr_set_valid(dev_handle, dev_ino,
474 HV_INTR_DISABLED);
475 if (err != HV_EOK)
476 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
477 "HV_INTR_DISABLED): err(%d)\n",
478 dev_handle, dev_ino, err);
4a907dec
DM
479}
480
8d57d3ad 481static void sun4v_virq_eoi(unsigned int virt_irq)
4a907dec 482{
5a606b72 483 struct irq_desc *desc = irq_desc + virt_irq;
77182300
DM
484 unsigned long dev_handle, dev_ino;
485 int err;
5a606b72
DM
486
487 if (unlikely(desc->status & (IRQ_DISABLED|IRQ_INPROGRESS)))
488 return;
4a907dec 489
45b3f4cc
DM
490 dev_handle = virt_irq_table[virt_irq].dev_handle;
491 dev_ino = virt_irq_table[virt_irq].dev_ino;
4a907dec 492
77182300
DM
493 err = sun4v_vintr_set_state(dev_handle, dev_ino,
494 HV_INTR_STATE_IDLE);
495 if (err != HV_EOK)
496 printk(KERN_ERR "sun4v_vintr_set_state(%lx,%lx,"
497 "HV_INTR_STATE_IDLE): err(%d)\n",
498 dev_handle, dev_ino, err);
4a907dec
DM
499}
500
729e7d7e 501static struct irq_chip sun4u_irq = {
e18e2a00
DM
502 .typename = "sun4u",
503 .enable = sun4u_irq_enable,
504 .disable = sun4u_irq_disable,
8d57d3ad 505 .eoi = sun4u_irq_eoi,
b53bcb67 506 .set_affinity = sun4u_set_affinity,
e18e2a00 507};
088dd1f8 508
729e7d7e 509static struct irq_chip sun4v_irq = {
e18e2a00
DM
510 .typename = "sun4v",
511 .enable = sun4v_irq_enable,
512 .disable = sun4v_irq_disable,
8d57d3ad 513 .eoi = sun4v_irq_eoi,
b53bcb67 514 .set_affinity = sun4v_set_affinity,
e18e2a00 515};
1da177e4 516
4a907dec
DM
517static struct irq_chip sun4v_virq = {
518 .typename = "vsun4v",
519 .enable = sun4v_virq_enable,
520 .disable = sun4v_virq_disable,
8d57d3ad 521 .eoi = sun4v_virq_eoi,
b53bcb67 522 .set_affinity = sun4v_virt_set_affinity,
4a907dec
DM
523};
524
edde08f2 525static void pre_flow_handler(unsigned int virt_irq,
8d57d3ad
DM
526 struct irq_desc *desc)
527{
528 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
529 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
530
531 data->pre_handler(ino, data->arg1, data->arg2);
532
533 handle_fasteoi_irq(virt_irq, desc);
534}
535
e18e2a00
DM
536void irq_install_pre_handler(int virt_irq,
537 void (*func)(unsigned int, void *, void *),
538 void *arg1, void *arg2)
539{
68c92186 540 struct irq_handler_data *data = get_irq_chip_data(virt_irq);
8d57d3ad 541 struct irq_desc *desc = irq_desc + virt_irq;
088dd1f8 542
e18e2a00 543 data->pre_handler = func;
8d57d3ad
DM
544 data->arg1 = arg1;
545 data->arg2 = arg2;
24ac26d4 546
8d57d3ad 547 desc->handle_irq = pre_flow_handler;
e18e2a00 548}
1da177e4 549
e18e2a00
DM
550unsigned int build_irq(int inofixup, unsigned long iclr, unsigned long imap)
551{
552 struct ino_bucket *bucket;
553 struct irq_handler_data *data;
42d5f99b 554 unsigned int virt_irq;
e18e2a00 555 int ino;
1da177e4 556
e18e2a00 557 BUG_ON(tlb_type == hypervisor);
088dd1f8 558
861fe906 559 ino = (upa_readq(imap) & (IMAP_IGN | IMAP_INO)) + inofixup;
e18e2a00 560 bucket = &ivector_table[ino];
42d5f99b
DM
561 virt_irq = bucket_get_virt_irq(__pa(bucket));
562 if (!virt_irq) {
256c1df3 563 virt_irq = virt_irq_alloc(0, ino);
42d5f99b 564 bucket_set_virt_irq(__pa(bucket), virt_irq);
8d57d3ad
DM
565 set_irq_chip_and_handler_name(virt_irq,
566 &sun4u_irq,
567 handle_fasteoi_irq,
568 "IVEC");
fd0504c3 569 }
1da177e4 570
42d5f99b 571 data = get_irq_chip_data(virt_irq);
68c92186 572 if (unlikely(data))
e18e2a00 573 goto out;
fd0504c3 574
e18e2a00
DM
575 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
576 if (unlikely(!data)) {
577 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
578 prom_halt();
1da177e4 579 }
42d5f99b 580 set_irq_chip_data(virt_irq, data);
1da177e4 581
e18e2a00
DM
582 data->imap = imap;
583 data->iclr = iclr;
1da177e4 584
e18e2a00 585out:
42d5f99b 586 return virt_irq;
e18e2a00 587}
1da177e4 588
4a907dec
DM
589static unsigned int sun4v_build_common(unsigned long sysino,
590 struct irq_chip *chip)
1da177e4 591{
8047e247 592 struct ino_bucket *bucket;
e18e2a00 593 struct irq_handler_data *data;
42d5f99b 594 unsigned int virt_irq;
8047e247 595
e18e2a00 596 BUG_ON(tlb_type != hypervisor);
1da177e4 597
e18e2a00 598 bucket = &ivector_table[sysino];
42d5f99b
DM
599 virt_irq = bucket_get_virt_irq(__pa(bucket));
600 if (!virt_irq) {
256c1df3 601 virt_irq = virt_irq_alloc(0, sysino);
42d5f99b 602 bucket_set_virt_irq(__pa(bucket), virt_irq);
8d57d3ad
DM
603 set_irq_chip_and_handler_name(virt_irq, chip,
604 handle_fasteoi_irq,
605 "IVEC");
1da177e4 606 }
1da177e4 607
42d5f99b 608 data = get_irq_chip_data(virt_irq);
68c92186 609 if (unlikely(data))
1da177e4 610 goto out;
1da177e4 611
e18e2a00
DM
612 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
613 if (unlikely(!data)) {
614 prom_printf("IRQ: kzalloc(irq_handler_data) failed.\n");
615 prom_halt();
616 }
42d5f99b 617 set_irq_chip_data(virt_irq, data);
1da177e4 618
e18e2a00
DM
619 /* Catch accidental accesses to these things. IMAP/ICLR handling
620 * is done by hypervisor calls on sun4v platforms, not by direct
621 * register accesses.
622 */
623 data->imap = ~0UL;
624 data->iclr = ~0UL;
1da177e4 625
e18e2a00 626out:
42d5f99b 627 return virt_irq;
e18e2a00 628}
1da177e4 629
4a907dec
DM
630unsigned int sun4v_build_irq(u32 devhandle, unsigned int devino)
631{
632 unsigned long sysino = sun4v_devino_to_sysino(devhandle, devino);
633
634 return sun4v_build_common(sysino, &sun4v_irq);
635}
636
637unsigned int sun4v_build_virq(u32 devhandle, unsigned int devino)
638{
b80e6998 639 struct irq_handler_data *data;
b80e6998 640 unsigned long hv_err, cookie;
b7c2a757
DM
641 struct ino_bucket *bucket;
642 struct irq_desc *desc;
42d5f99b 643 unsigned int virt_irq;
b80e6998
DM
644
645 bucket = kzalloc(sizeof(struct ino_bucket), GFP_ATOMIC);
646 if (unlikely(!bucket))
647 return 0;
42d5f99b
DM
648 __flush_dcache_range((unsigned long) bucket,
649 ((unsigned long) bucket +
650 sizeof(struct ino_bucket)));
b80e6998 651
256c1df3 652 virt_irq = virt_irq_alloc(devhandle, devino);
42d5f99b 653 bucket_set_virt_irq(__pa(bucket), virt_irq);
8d57d3ad
DM
654
655 set_irq_chip_and_handler_name(virt_irq, &sun4v_virq,
656 handle_fasteoi_irq,
657 "IVEC");
4a907dec 658
b80e6998
DM
659 data = kzalloc(sizeof(struct irq_handler_data), GFP_ATOMIC);
660 if (unlikely(!data))
661 return 0;
4a907dec 662
b7c2a757
DM
663 /* In order to make the LDC channel startup sequence easier,
664 * especially wrt. locking, we do not let request_irq() enable
665 * the interrupt.
666 */
667 desc = irq_desc + virt_irq;
668 desc->status |= IRQ_NOAUTOEN;
669
42d5f99b 670 set_irq_chip_data(virt_irq, data);
4a907dec 671
b80e6998
DM
672 /* Catch accidental accesses to these things. IMAP/ICLR handling
673 * is done by hypervisor calls on sun4v platforms, not by direct
674 * register accesses.
675 */
676 data->imap = ~0UL;
677 data->iclr = ~0UL;
678
679 cookie = ~__pa(bucket);
680 hv_err = sun4v_vintr_set_cookie(devhandle, devino, cookie);
4a907dec
DM
681 if (hv_err) {
682 prom_printf("IRQ: Fatal, cannot set cookie for [%x:%x] "
683 "err=%lu\n", devhandle, devino, hv_err);
684 prom_halt();
685 }
686
42d5f99b 687 return virt_irq;
4a907dec
DM
688}
689
e18e2a00
DM
690void ack_bad_irq(unsigned int virt_irq)
691{
45b3f4cc 692 unsigned int ino = virt_irq_table[virt_irq].dev_ino;
ab66a50e 693
77182300
DM
694 if (!ino)
695 ino = 0xdeadbeef;
6a76267f 696
e18e2a00
DM
697 printk(KERN_CRIT "Unexpected IRQ from ino[%x] virt_irq[%u]\n",
698 ino, virt_irq);
1da177e4
LT
699}
700
4f70f7a9
DM
701void *hardirq_stack[NR_CPUS];
702void *softirq_stack[NR_CPUS];
703
704static __attribute__((always_inline)) void *set_hardirq_stack(void)
705{
706 void *orig_sp, *sp = hardirq_stack[smp_processor_id()];
707
708 __asm__ __volatile__("mov %%sp, %0" : "=r" (orig_sp));
709 if (orig_sp < sp ||
710 orig_sp > (sp + THREAD_SIZE)) {
711 sp += THREAD_SIZE - 192 - STACK_BIAS;
712 __asm__ __volatile__("mov %0, %%sp" : : "r" (sp));
713 }
714
715 return orig_sp;
716}
717static __attribute__((always_inline)) void restore_hardirq_stack(void *orig_sp)
718{
719 __asm__ __volatile__("mov %0, %%sp" : : "r" (orig_sp));
720}
721
1da177e4
LT
722void handler_irq(int irq, struct pt_regs *regs)
723{
eb2d8d60 724 unsigned long pstate, bucket_pa;
6d24c8dc 725 struct pt_regs *old_regs;
4f70f7a9 726 void *orig_sp;
1da177e4 727
1da177e4 728 clear_softint(1 << irq);
1da177e4 729
6d24c8dc 730 old_regs = set_irq_regs(regs);
1da177e4 731 irq_enter();
1da177e4 732
a650d383
DM
733 /* Grab an atomic snapshot of the pending IVECs. */
734 __asm__ __volatile__("rdpr %%pstate, %0\n\t"
735 "wrpr %0, %3, %%pstate\n\t"
736 "ldx [%2], %1\n\t"
737 "stx %%g0, [%2]\n\t"
738 "wrpr %0, 0x0, %%pstate\n\t"
eb2d8d60
DM
739 : "=&r" (pstate), "=&r" (bucket_pa)
740 : "r" (irq_work_pa(smp_processor_id())),
a650d383
DM
741 "i" (PSTATE_IE)
742 : "memory");
743
4f70f7a9
DM
744 orig_sp = set_hardirq_stack();
745
eb2d8d60 746 while (bucket_pa) {
8d57d3ad 747 struct irq_desc *desc;
eb2d8d60
DM
748 unsigned long next_pa;
749 unsigned int virt_irq;
1da177e4 750
42d5f99b
DM
751 next_pa = bucket_get_chain_pa(bucket_pa);
752 virt_irq = bucket_get_virt_irq(bucket_pa);
753 bucket_clear_chain_pa(bucket_pa);
fd0504c3 754
8d57d3ad
DM
755 desc = irq_desc + virt_irq;
756
d0cac39e
DM
757 if (!(desc->status & IRQ_DISABLED))
758 desc->handle_irq(virt_irq, desc);
eb2d8d60
DM
759
760 bucket_pa = next_pa;
1da177e4 761 }
e18e2a00 762
4f70f7a9
DM
763 restore_hardirq_stack(orig_sp);
764
1da177e4 765 irq_exit();
6d24c8dc 766 set_irq_regs(old_regs);
1da177e4
LT
767}
768
4f70f7a9
DM
769void do_softirq(void)
770{
771 unsigned long flags;
772
773 if (in_interrupt())
774 return;
775
776 local_irq_save(flags);
777
778 if (local_softirq_pending()) {
779 void *orig_sp, *sp = softirq_stack[smp_processor_id()];
780
781 sp += THREAD_SIZE - 192 - STACK_BIAS;
782
783 __asm__ __volatile__("mov %%sp, %0\n\t"
784 "mov %1, %%sp"
785 : "=&r" (orig_sp)
786 : "r" (sp));
787 __do_softirq();
788 __asm__ __volatile__("mov %0, %%sp"
789 : : "r" (orig_sp));
790 }
791
792 local_irq_restore(flags);
793}
794
e0204409
DM
795#ifdef CONFIG_HOTPLUG_CPU
796void fixup_irqs(void)
797{
798 unsigned int irq;
799
800 for (irq = 0; irq < NR_IRQS; irq++) {
801 unsigned long flags;
802
803 spin_lock_irqsave(&irq_desc[irq].lock, flags);
804 if (irq_desc[irq].action &&
805 !(irq_desc[irq].status & IRQ_PER_CPU)) {
806 if (irq_desc[irq].chip->set_affinity)
807 irq_desc[irq].chip->set_affinity(irq,
0de26520 808 &irq_desc[irq].affinity);
e0204409
DM
809 }
810 spin_unlock_irqrestore(&irq_desc[irq].lock, flags);
811 }
2eb2f779
DM
812
813 tick_ops->disable_irq();
e0204409
DM
814}
815#endif
816
cdd5186f
DM
817struct sun5_timer {
818 u64 count0;
819 u64 limit0;
820 u64 count1;
821 u64 limit1;
822};
1da177e4 823
cdd5186f 824static struct sun5_timer *prom_timers;
1da177e4
LT
825static u64 prom_limit0, prom_limit1;
826
827static void map_prom_timers(void)
828{
25c7581b 829 struct device_node *dp;
6a23acf3 830 const unsigned int *addr;
1da177e4
LT
831
832 /* PROM timer node hangs out in the top level of device siblings... */
25c7581b
DM
833 dp = of_find_node_by_path("/");
834 dp = dp->child;
835 while (dp) {
836 if (!strcmp(dp->name, "counter-timer"))
837 break;
838 dp = dp->sibling;
839 }
1da177e4
LT
840
841 /* Assume if node is not present, PROM uses different tick mechanism
842 * which we should not care about.
843 */
25c7581b 844 if (!dp) {
1da177e4
LT
845 prom_timers = (struct sun5_timer *) 0;
846 return;
847 }
848
849 /* If PROM is really using this, it must be mapped by him. */
25c7581b
DM
850 addr = of_get_property(dp, "address", NULL);
851 if (!addr) {
1da177e4
LT
852 prom_printf("PROM does not have timer mapped, trying to continue.\n");
853 prom_timers = (struct sun5_timer *) 0;
854 return;
855 }
856 prom_timers = (struct sun5_timer *) ((unsigned long)addr[0]);
857}
858
859static void kill_prom_timer(void)
860{
861 if (!prom_timers)
862 return;
863
864 /* Save them away for later. */
865 prom_limit0 = prom_timers->limit0;
866 prom_limit1 = prom_timers->limit1;
867
868 /* Just as in sun4c/sun4m PROM uses timer which ticks at IRQ 14.
869 * We turn both off here just to be paranoid.
870 */
871 prom_timers->limit0 = 0;
872 prom_timers->limit1 = 0;
873
874 /* Wheee, eat the interrupt packet too... */
875 __asm__ __volatile__(
876" mov 0x40, %%g2\n"
877" ldxa [%%g0] %0, %%g1\n"
878" ldxa [%%g2] %1, %%g1\n"
879" stxa %%g0, [%%g0] %0\n"
880" membar #Sync\n"
881 : /* no outputs */
882 : "i" (ASI_INTR_RECEIVE), "i" (ASI_INTR_R)
883 : "g1", "g2");
884}
885
9843099f 886void notrace init_irqwork_curcpu(void)
1da177e4 887{
1da177e4
LT
888 int cpu = hard_smp_processor_id();
889
eb2d8d60 890 trap_block[cpu].irq_worklist_pa = 0UL;
1da177e4
LT
891}
892
5cbc3073
DM
893/* Please be very careful with register_one_mondo() and
894 * sun4v_register_mondo_queues().
895 *
896 * On SMP this gets invoked from the CPU trampoline before
897 * the cpu has fully taken over the trap table from OBP,
898 * and it's kernel stack + %g6 thread register state is
899 * not fully cooked yet.
900 *
901 * Therefore you cannot make any OBP calls, not even prom_printf,
902 * from these two routines.
903 */
904static void __cpuinit register_one_mondo(unsigned long paddr, unsigned long type, unsigned long qmask)
ac29c11d 905{
5cbc3073 906 unsigned long num_entries = (qmask + 1) / 64;
94f8762d
DM
907 unsigned long status;
908
909 status = sun4v_cpu_qconf(type, paddr, num_entries);
910 if (status != HV_EOK) {
911 prom_printf("SUN4V: sun4v_cpu_qconf(%lu:%lx:%lu) failed, "
912 "err %lu\n", type, paddr, num_entries, status);
ac29c11d
DM
913 prom_halt();
914 }
915}
916
9843099f 917void __cpuinit notrace sun4v_register_mondo_queues(int this_cpu)
5b0c0572 918{
b5a37e96
DM
919 struct trap_per_cpu *tb = &trap_block[this_cpu];
920
5cbc3073
DM
921 register_one_mondo(tb->cpu_mondo_pa, HV_CPU_QUEUE_CPU_MONDO,
922 tb->cpu_mondo_qmask);
923 register_one_mondo(tb->dev_mondo_pa, HV_CPU_QUEUE_DEVICE_MONDO,
924 tb->dev_mondo_qmask);
925 register_one_mondo(tb->resum_mondo_pa, HV_CPU_QUEUE_RES_ERROR,
926 tb->resum_qmask);
927 register_one_mondo(tb->nonresum_mondo_pa, HV_CPU_QUEUE_NONRES_ERROR,
928 tb->nonresum_qmask);
b5a37e96
DM
929}
930
b434e719 931static void __init alloc_one_mondo(unsigned long *pa_ptr, unsigned long qmask)
b5a37e96 932{
5cbc3073 933 unsigned long size = PAGE_ALIGN(qmask + 1);
719023fb 934 void *p = __alloc_bootmem(size, size, 0);
5cbc3073 935 if (!p) {
b5a37e96
DM
936 prom_printf("SUN4V: Error, cannot allocate mondo queue.\n");
937 prom_halt();
938 }
939
5cbc3073 940 *pa_ptr = __pa(p);
b5a37e96
DM
941}
942
b434e719 943static void __init alloc_one_kbuf(unsigned long *pa_ptr, unsigned long qmask)
b5a37e96 944{
5cbc3073 945 unsigned long size = PAGE_ALIGN(qmask + 1);
719023fb 946 void *p = __alloc_bootmem(size, size, 0);
5b0c0572 947
5cbc3073 948 if (!p) {
5b0c0572
DM
949 prom_printf("SUN4V: Error, cannot allocate kbuf page.\n");
950 prom_halt();
951 }
952
5cbc3073 953 *pa_ptr = __pa(p);
5b0c0572
DM
954}
955
b434e719 956static void __init init_cpu_send_mondo_info(struct trap_per_cpu *tb)
1d2f1f90
DM
957{
958#ifdef CONFIG_SMP
b5a37e96 959 void *page;
1d2f1f90
DM
960
961 BUILD_BUG_ON((NR_CPUS * sizeof(u16)) > (PAGE_SIZE - 64));
962
719023fb 963 page = alloc_bootmem_pages(PAGE_SIZE);
1d2f1f90
DM
964 if (!page) {
965 prom_printf("SUN4V: Error, cannot allocate cpu mondo page.\n");
966 prom_halt();
967 }
968
969 tb->cpu_mondo_block_pa = __pa(page);
970 tb->cpu_list_pa = __pa(page + 64);
971#endif
972}
973
b434e719
DM
974/* Allocate mondo and error queues for all possible cpus. */
975static void __init sun4v_init_mondo_queues(void)
ac29c11d 976{
b434e719 977 int cpu;
ac29c11d 978
b434e719
DM
979 for_each_possible_cpu(cpu) {
980 struct trap_per_cpu *tb = &trap_block[cpu];
1d2f1f90 981
b434e719
DM
982 alloc_one_mondo(&tb->cpu_mondo_pa, tb->cpu_mondo_qmask);
983 alloc_one_mondo(&tb->dev_mondo_pa, tb->dev_mondo_qmask);
984 alloc_one_mondo(&tb->resum_mondo_pa, tb->resum_qmask);
985 alloc_one_kbuf(&tb->resum_kernel_buf_pa, tb->resum_qmask);
986 alloc_one_mondo(&tb->nonresum_mondo_pa, tb->nonresum_qmask);
987 alloc_one_kbuf(&tb->nonresum_kernel_buf_pa,
988 tb->nonresum_qmask);
43f58923
DM
989 }
990}
991
992static void __init init_send_mondo_info(void)
993{
994 int cpu;
995
996 for_each_possible_cpu(cpu) {
997 struct trap_per_cpu *tb = &trap_block[cpu];
1d2f1f90 998
b434e719 999 init_cpu_send_mondo_info(tb);
72aff53f 1000 }
ac29c11d
DM
1001}
1002
e18e2a00
DM
1003static struct irqaction timer_irq_action = {
1004 .name = "timer",
1005};
1006
1da177e4
LT
1007/* Only invoked on boot processor. */
1008void __init init_IRQ(void)
1009{
10397e40
DM
1010 unsigned long size;
1011
1da177e4
LT
1012 map_prom_timers();
1013 kill_prom_timer();
1da177e4 1014
10397e40 1015 size = sizeof(struct ino_bucket) * NUM_IVECS;
719023fb 1016 ivector_table = alloc_bootmem(size);
10397e40
DM
1017 if (!ivector_table) {
1018 prom_printf("Fatal error, cannot allocate ivector_table\n");
1019 prom_halt();
1020 }
42d5f99b
DM
1021 __flush_dcache_range((unsigned long) ivector_table,
1022 ((unsigned long) ivector_table) + size);
10397e40
DM
1023
1024 ivector_table_pa = __pa(ivector_table);
eb2d8d60 1025
ac29c11d 1026 if (tlb_type == hypervisor)
b434e719 1027 sun4v_init_mondo_queues();
ac29c11d 1028
43f58923
DM
1029 init_send_mondo_info();
1030
1031 if (tlb_type == hypervisor) {
1032 /* Load up the boot cpu's entries. */
1033 sun4v_register_mondo_queues(hard_smp_processor_id());
1034 }
1035
1da177e4
LT
1036 /* We need to clear any IRQ's pending in the soft interrupt
1037 * registers, a spurious one could be left around from the
1038 * PROM timer which we just disabled.
1039 */
1040 clear_softint(get_softint());
1041
1042 /* Now that ivector table is initialized, it is safe
1043 * to receive IRQ vector traps. We will normally take
1044 * one or two right now, in case some device PROM used
1045 * to boot us wants to speak to us. We just ignore them.
1046 */
1047 __asm__ __volatile__("rdpr %%pstate, %%g1\n\t"
1048 "or %%g1, %0, %%g1\n\t"
1049 "wrpr %%g1, 0x0, %%pstate"
1050 : /* No outputs */
1051 : "i" (PSTATE_IE)
1052 : "g1");
1da177e4 1053
e18e2a00 1054 irq_desc[0].action = &timer_irq_action;
1da177e4 1055}
This page took 0.456536 seconds and 5 git commands to generate.