avr32: Replace __get_cpu_var with __this_cpu_write
[deliverable/linux.git] / arch / sparc / kernel / pci_sun4v.c
CommitLineData
8f6a93a1
DM
1/* pci_sun4v.c: SUN4V specific PCI controller support.
2 *
d284142c 3 * Copyright (C) 2006, 2007, 2008 David S. Miller (davem@davemloft.net)
8f6a93a1
DM
4 */
5
6#include <linux/kernel.h>
7#include <linux/types.h>
8#include <linux/pci.h>
9#include <linux/init.h>
10#include <linux/slab.h>
11#include <linux/interrupt.h>
18397944 12#include <linux/percpu.h>
35a17eb6
DM
13#include <linux/irq.h>
14#include <linux/msi.h>
7b64db60 15#include <linux/export.h>
59db8102 16#include <linux/log2.h>
3822b509 17#include <linux/of_device.h>
8f6a93a1 18
8f6a93a1
DM
19#include <asm/iommu.h>
20#include <asm/irq.h>
8f6a93a1 21#include <asm/hypervisor.h>
e87dc350 22#include <asm/prom.h>
8f6a93a1
DM
23
24#include "pci_impl.h"
25#include "iommu_common.h"
26
bade5622
DM
27#include "pci_sun4v.h"
28
3822b509
DM
29#define DRIVER_NAME "pci_sun4v"
30#define PFX DRIVER_NAME ": "
31
e01c0d6d
DM
32static unsigned long vpci_major = 1;
33static unsigned long vpci_minor = 1;
34
7c8f486a 35#define PGLIST_NENTS (PAGE_SIZE / sizeof(u64))
18397944 36
16ce82d8 37struct iommu_batch {
ad7ad57c 38 struct device *dev; /* Device mapping is for. */
6a32fd4d
DM
39 unsigned long prot; /* IOMMU page protections */
40 unsigned long entry; /* Index into IOTSB. */
41 u64 *pglist; /* List of physical pages */
42 unsigned long npages; /* Number of pages in list. */
18397944
DM
43};
44
ad7ad57c 45static DEFINE_PER_CPU(struct iommu_batch, iommu_batch);
d3ae4b5b 46static int iommu_batch_initialized;
6a32fd4d
DM
47
48/* Interrupts must be disabled. */
ad7ad57c 49static inline void iommu_batch_start(struct device *dev, unsigned long prot, unsigned long entry)
6a32fd4d 50{
ad7ad57c 51 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
6a32fd4d 52
ad7ad57c 53 p->dev = dev;
6a32fd4d
DM
54 p->prot = prot;
55 p->entry = entry;
56 p->npages = 0;
57}
58
59/* Interrupts must be disabled. */
ad7ad57c 60static long iommu_batch_flush(struct iommu_batch *p)
6a32fd4d 61{
ad7ad57c 62 struct pci_pbm_info *pbm = p->dev->archdata.host_controller;
a2fb23af 63 unsigned long devhandle = pbm->devhandle;
6a32fd4d
DM
64 unsigned long prot = p->prot;
65 unsigned long entry = p->entry;
66 u64 *pglist = p->pglist;
67 unsigned long npages = p->npages;
68
d82965c1 69 while (npages != 0) {
6a32fd4d
DM
70 long num;
71
72 num = pci_sun4v_iommu_map(devhandle, HV_PCI_TSBID(0, entry),
73 npages, prot, __pa(pglist));
74 if (unlikely(num < 0)) {
75 if (printk_ratelimit())
ad7ad57c 76 printk("iommu_batch_flush: IOMMU map of "
90181136 77 "[%08lx:%08llx:%lx:%lx:%lx] failed with "
6a32fd4d
DM
78 "status %ld\n",
79 devhandle, HV_PCI_TSBID(0, entry),
80 npages, prot, __pa(pglist), num);
81 return -1;
82 }
83
84 entry += num;
85 npages -= num;
86 pglist += num;
d82965c1 87 }
6a32fd4d
DM
88
89 p->entry = entry;
90 p->npages = 0;
91
92 return 0;
93}
94
13fa14e1
DM
95static inline void iommu_batch_new_entry(unsigned long entry)
96{
97 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
98
99 if (p->entry + p->npages == entry)
100 return;
101 if (p->entry != ~0UL)
102 iommu_batch_flush(p);
103 p->entry = entry;
104}
105
6a32fd4d 106/* Interrupts must be disabled. */
ad7ad57c 107static inline long iommu_batch_add(u64 phys_page)
6a32fd4d 108{
ad7ad57c 109 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
6a32fd4d
DM
110
111 BUG_ON(p->npages >= PGLIST_NENTS);
112
113 p->pglist[p->npages++] = phys_page;
114 if (p->npages == PGLIST_NENTS)
ad7ad57c 115 return iommu_batch_flush(p);
6a32fd4d
DM
116
117 return 0;
118}
119
120/* Interrupts must be disabled. */
ad7ad57c 121static inline long iommu_batch_end(void)
6a32fd4d 122{
ad7ad57c 123 struct iommu_batch *p = &__get_cpu_var(iommu_batch);
6a32fd4d
DM
124
125 BUG_ON(p->npages >= PGLIST_NENTS);
126
ad7ad57c 127 return iommu_batch_flush(p);
6a32fd4d 128}
18397944 129
ad7ad57c 130static void *dma_4v_alloc_coherent(struct device *dev, size_t size,
c416258a
AP
131 dma_addr_t *dma_addrp, gfp_t gfp,
132 struct dma_attrs *attrs)
8f6a93a1 133{
7c8f486a 134 unsigned long flags, order, first_page, npages, n;
c1b1a5f1
DM
135 struct iommu *iommu;
136 struct page *page;
18397944
DM
137 void *ret;
138 long entry;
c1b1a5f1 139 int nid;
18397944
DM
140
141 size = IO_PAGE_ALIGN(size);
142 order = get_order(size);
6a32fd4d 143 if (unlikely(order >= MAX_ORDER))
18397944
DM
144 return NULL;
145
146 npages = size >> IO_PAGE_SHIFT;
18397944 147
c1b1a5f1
DM
148 nid = dev->archdata.numa_node;
149 page = alloc_pages_node(nid, gfp, order);
150 if (unlikely(!page))
18397944 151 return NULL;
e7a0453e 152
c1b1a5f1 153 first_page = (unsigned long) page_address(page);
18397944
DM
154 memset((char *)first_page, 0, PAGE_SIZE << order);
155
ad7ad57c 156 iommu = dev->archdata.iommu;
18397944
DM
157
158 spin_lock_irqsave(&iommu->lock, flags);
d284142c 159 entry = iommu_range_alloc(dev, iommu, npages, NULL);
18397944
DM
160 spin_unlock_irqrestore(&iommu->lock, flags);
161
d284142c
DM
162 if (unlikely(entry == DMA_ERROR_CODE))
163 goto range_alloc_fail;
18397944
DM
164
165 *dma_addrp = (iommu->page_table_map_base +
166 (entry << IO_PAGE_SHIFT));
167 ret = (void *) first_page;
168 first_page = __pa(first_page);
169
6a32fd4d 170 local_irq_save(flags);
18397944 171
ad7ad57c
DM
172 iommu_batch_start(dev,
173 (HV_PCI_MAP_ATTR_READ |
174 HV_PCI_MAP_ATTR_WRITE),
175 entry);
18397944 176
6a32fd4d 177 for (n = 0; n < npages; n++) {
ad7ad57c 178 long err = iommu_batch_add(first_page + (n * PAGE_SIZE));
6a32fd4d
DM
179 if (unlikely(err < 0L))
180 goto iommu_map_fail;
181 }
18397944 182
ad7ad57c 183 if (unlikely(iommu_batch_end() < 0L))
6a32fd4d 184 goto iommu_map_fail;
18397944 185
6a32fd4d 186 local_irq_restore(flags);
18397944
DM
187
188 return ret;
6a32fd4d
DM
189
190iommu_map_fail:
191 /* Interrupts are disabled. */
192 spin_lock(&iommu->lock);
d284142c 193 iommu_range_free(iommu, *dma_addrp, npages);
6a32fd4d
DM
194 spin_unlock_irqrestore(&iommu->lock, flags);
195
d284142c 196range_alloc_fail:
6a32fd4d
DM
197 free_pages(first_page, order);
198 return NULL;
8f6a93a1
DM
199}
200
ad7ad57c 201static void dma_4v_free_coherent(struct device *dev, size_t size, void *cpu,
c416258a 202 dma_addr_t dvma, struct dma_attrs *attrs)
8f6a93a1 203{
a2fb23af 204 struct pci_pbm_info *pbm;
16ce82d8 205 struct iommu *iommu;
7c8f486a
DM
206 unsigned long flags, order, npages, entry;
207 u32 devhandle;
18397944
DM
208
209 npages = IO_PAGE_ALIGN(size) >> IO_PAGE_SHIFT;
ad7ad57c
DM
210 iommu = dev->archdata.iommu;
211 pbm = dev->archdata.host_controller;
a2fb23af 212 devhandle = pbm->devhandle;
18397944
DM
213 entry = ((dvma - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
214
215 spin_lock_irqsave(&iommu->lock, flags);
216
d284142c 217 iommu_range_free(iommu, dvma, npages);
18397944
DM
218
219 do {
220 unsigned long num;
221
222 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
223 npages);
224 entry += num;
225 npages -= num;
226 } while (npages != 0);
227
228 spin_unlock_irqrestore(&iommu->lock, flags);
229
230 order = get_order(size);
231 if (order < 10)
232 free_pages((unsigned long)cpu, order);
8f6a93a1
DM
233}
234
797a7568
FT
235static dma_addr_t dma_4v_map_page(struct device *dev, struct page *page,
236 unsigned long offset, size_t sz,
bc0a14f1
FT
237 enum dma_data_direction direction,
238 struct dma_attrs *attrs)
8f6a93a1 239{
16ce82d8 240 struct iommu *iommu;
18397944 241 unsigned long flags, npages, oaddr;
7c8f486a 242 unsigned long i, base_paddr;
6a32fd4d 243 u32 bus_addr, ret;
18397944
DM
244 unsigned long prot;
245 long entry;
18397944 246
ad7ad57c 247 iommu = dev->archdata.iommu;
18397944 248
ad7ad57c 249 if (unlikely(direction == DMA_NONE))
18397944
DM
250 goto bad;
251
797a7568 252 oaddr = (unsigned long)(page_address(page) + offset);
18397944
DM
253 npages = IO_PAGE_ALIGN(oaddr + sz) - (oaddr & IO_PAGE_MASK);
254 npages >>= IO_PAGE_SHIFT;
18397944
DM
255
256 spin_lock_irqsave(&iommu->lock, flags);
d284142c 257 entry = iommu_range_alloc(dev, iommu, npages, NULL);
18397944
DM
258 spin_unlock_irqrestore(&iommu->lock, flags);
259
d284142c 260 if (unlikely(entry == DMA_ERROR_CODE))
18397944
DM
261 goto bad;
262
263 bus_addr = (iommu->page_table_map_base +
264 (entry << IO_PAGE_SHIFT));
265 ret = bus_addr | (oaddr & ~IO_PAGE_MASK);
266 base_paddr = __pa(oaddr & IO_PAGE_MASK);
267 prot = HV_PCI_MAP_ATTR_READ;
ad7ad57c 268 if (direction != DMA_TO_DEVICE)
18397944
DM
269 prot |= HV_PCI_MAP_ATTR_WRITE;
270
6a32fd4d 271 local_irq_save(flags);
18397944 272
ad7ad57c 273 iommu_batch_start(dev, prot, entry);
18397944 274
6a32fd4d 275 for (i = 0; i < npages; i++, base_paddr += IO_PAGE_SIZE) {
ad7ad57c 276 long err = iommu_batch_add(base_paddr);
6a32fd4d
DM
277 if (unlikely(err < 0L))
278 goto iommu_map_fail;
279 }
ad7ad57c 280 if (unlikely(iommu_batch_end() < 0L))
6a32fd4d 281 goto iommu_map_fail;
18397944 282
6a32fd4d 283 local_irq_restore(flags);
18397944
DM
284
285 return ret;
286
287bad:
288 if (printk_ratelimit())
289 WARN_ON(1);
ad7ad57c 290 return DMA_ERROR_CODE;
6a32fd4d
DM
291
292iommu_map_fail:
293 /* Interrupts are disabled. */
294 spin_lock(&iommu->lock);
d284142c 295 iommu_range_free(iommu, bus_addr, npages);
6a32fd4d
DM
296 spin_unlock_irqrestore(&iommu->lock, flags);
297
ad7ad57c 298 return DMA_ERROR_CODE;
8f6a93a1
DM
299}
300
797a7568 301static void dma_4v_unmap_page(struct device *dev, dma_addr_t bus_addr,
bc0a14f1
FT
302 size_t sz, enum dma_data_direction direction,
303 struct dma_attrs *attrs)
8f6a93a1 304{
a2fb23af 305 struct pci_pbm_info *pbm;
16ce82d8 306 struct iommu *iommu;
7c8f486a 307 unsigned long flags, npages;
18397944 308 long entry;
7c8f486a 309 u32 devhandle;
18397944 310
ad7ad57c 311 if (unlikely(direction == DMA_NONE)) {
18397944
DM
312 if (printk_ratelimit())
313 WARN_ON(1);
314 return;
315 }
316
ad7ad57c
DM
317 iommu = dev->archdata.iommu;
318 pbm = dev->archdata.host_controller;
a2fb23af 319 devhandle = pbm->devhandle;
18397944
DM
320
321 npages = IO_PAGE_ALIGN(bus_addr + sz) - (bus_addr & IO_PAGE_MASK);
322 npages >>= IO_PAGE_SHIFT;
323 bus_addr &= IO_PAGE_MASK;
324
325 spin_lock_irqsave(&iommu->lock, flags);
326
d284142c 327 iommu_range_free(iommu, bus_addr, npages);
18397944 328
d284142c 329 entry = (bus_addr - iommu->page_table_map_base) >> IO_PAGE_SHIFT;
18397944
DM
330 do {
331 unsigned long num;
332
333 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
334 npages);
335 entry += num;
336 npages -= num;
337 } while (npages != 0);
338
339 spin_unlock_irqrestore(&iommu->lock, flags);
340}
341
ad7ad57c 342static int dma_4v_map_sg(struct device *dev, struct scatterlist *sglist,
bc0a14f1
FT
343 int nelems, enum dma_data_direction direction,
344 struct dma_attrs *attrs)
8f6a93a1 345{
13fa14e1
DM
346 struct scatterlist *s, *outs, *segstart;
347 unsigned long flags, handle, prot;
348 dma_addr_t dma_next = 0, dma_addr;
349 unsigned int max_seg_size;
f0880257 350 unsigned long seg_boundary_size;
13fa14e1 351 int outcount, incount, i;
16ce82d8 352 struct iommu *iommu;
f0880257 353 unsigned long base_shift;
13fa14e1
DM
354 long err;
355
356 BUG_ON(direction == DMA_NONE);
18397944 357
ad7ad57c 358 iommu = dev->archdata.iommu;
13fa14e1
DM
359 if (nelems == 0 || !iommu)
360 return 0;
18397944 361
13fa14e1
DM
362 prot = HV_PCI_MAP_ATTR_READ;
363 if (direction != DMA_TO_DEVICE)
364 prot |= HV_PCI_MAP_ATTR_WRITE;
18397944 365
13fa14e1
DM
366 outs = s = segstart = &sglist[0];
367 outcount = 1;
368 incount = nelems;
369 handle = 0;
18397944 370
13fa14e1
DM
371 /* Init first segment length for backout at failure */
372 outs->dma_length = 0;
18397944 373
13fa14e1 374 spin_lock_irqsave(&iommu->lock, flags);
18397944 375
13fa14e1 376 iommu_batch_start(dev, prot, ~0UL);
18397944 377
13fa14e1 378 max_seg_size = dma_get_max_seg_size(dev);
f0880257
FT
379 seg_boundary_size = ALIGN(dma_get_seg_boundary(dev) + 1,
380 IO_PAGE_SIZE) >> IO_PAGE_SHIFT;
381 base_shift = iommu->page_table_map_base >> IO_PAGE_SHIFT;
13fa14e1 382 for_each_sg(sglist, s, nelems, i) {
f0880257 383 unsigned long paddr, npages, entry, out_entry = 0, slen;
38192d52 384
13fa14e1
DM
385 slen = s->length;
386 /* Sanity check */
387 if (slen == 0) {
388 dma_next = 0;
389 continue;
390 }
391 /* Allocate iommu entries for that segment */
392 paddr = (unsigned long) SG_ENT_PHYS_ADDRESS(s);
0fcff28f 393 npages = iommu_num_pages(paddr, slen, IO_PAGE_SIZE);
13fa14e1 394 entry = iommu_range_alloc(dev, iommu, npages, &handle);
38192d52 395
13fa14e1
DM
396 /* Handle failure */
397 if (unlikely(entry == DMA_ERROR_CODE)) {
398 if (printk_ratelimit())
399 printk(KERN_INFO "iommu_alloc failed, iommu %p paddr %lx"
400 " npages %lx\n", iommu, paddr, npages);
401 goto iommu_map_failed;
402 }
38192d52 403
13fa14e1 404 iommu_batch_new_entry(entry);
38192d52 405
13fa14e1
DM
406 /* Convert entry to a dma_addr_t */
407 dma_addr = iommu->page_table_map_base +
408 (entry << IO_PAGE_SHIFT);
409 dma_addr |= (s->offset & ~IO_PAGE_MASK);
38192d52 410
13fa14e1 411 /* Insert into HW table */
38192d52 412 paddr &= IO_PAGE_MASK;
13fa14e1 413 while (npages--) {
38192d52 414 err = iommu_batch_add(paddr);
13fa14e1 415 if (unlikely(err < 0L))
38192d52 416 goto iommu_map_failed;
13fa14e1
DM
417 paddr += IO_PAGE_SIZE;
418 }
419
420 /* If we are in an open segment, try merging */
421 if (segstart != s) {
422 /* We cannot merge if:
423 * - allocated dma_addr isn't contiguous to previous allocation
424 */
425 if ((dma_addr != dma_next) ||
f0880257
FT
426 (outs->dma_length + s->length > max_seg_size) ||
427 (is_span_boundary(out_entry, base_shift,
428 seg_boundary_size, outs, s))) {
13fa14e1
DM
429 /* Can't merge: create a new segment */
430 segstart = s;
431 outcount++;
432 outs = sg_next(outs);
433 } else {
434 outs->dma_length += s->length;
38192d52 435 }
13fa14e1 436 }
38192d52 437
13fa14e1
DM
438 if (segstart == s) {
439 /* This is a new segment, fill entries */
440 outs->dma_address = dma_addr;
441 outs->dma_length = slen;
f0880257 442 out_entry = entry;
38192d52 443 }
13fa14e1
DM
444
445 /* Calculate next page pointer for contiguous check */
446 dma_next = dma_addr + slen;
38192d52
DM
447 }
448
449 err = iommu_batch_end();
450
6a32fd4d
DM
451 if (unlikely(err < 0L))
452 goto iommu_map_failed;
18397944 453
13fa14e1 454 spin_unlock_irqrestore(&iommu->lock, flags);
18397944 455
13fa14e1
DM
456 if (outcount < incount) {
457 outs = sg_next(outs);
458 outs->dma_address = DMA_ERROR_CODE;
459 outs->dma_length = 0;
460 }
461
462 return outcount;
6a32fd4d
DM
463
464iommu_map_failed:
13fa14e1
DM
465 for_each_sg(sglist, s, nelems, i) {
466 if (s->dma_length != 0) {
467 unsigned long vaddr, npages;
468
469 vaddr = s->dma_address & IO_PAGE_MASK;
0fcff28f
JR
470 npages = iommu_num_pages(s->dma_address, s->dma_length,
471 IO_PAGE_SIZE);
13fa14e1
DM
472 iommu_range_free(iommu, vaddr, npages);
473 /* XXX demap? XXX */
474 s->dma_address = DMA_ERROR_CODE;
475 s->dma_length = 0;
476 }
477 if (s == outs)
478 break;
479 }
6a32fd4d
DM
480 spin_unlock_irqrestore(&iommu->lock, flags);
481
482 return 0;
8f6a93a1
DM
483}
484
ad7ad57c 485static void dma_4v_unmap_sg(struct device *dev, struct scatterlist *sglist,
bc0a14f1
FT
486 int nelems, enum dma_data_direction direction,
487 struct dma_attrs *attrs)
8f6a93a1 488{
a2fb23af 489 struct pci_pbm_info *pbm;
13fa14e1 490 struct scatterlist *sg;
16ce82d8 491 struct iommu *iommu;
13fa14e1
DM
492 unsigned long flags;
493 u32 devhandle;
18397944 494
13fa14e1 495 BUG_ON(direction == DMA_NONE);
18397944 496
ad7ad57c
DM
497 iommu = dev->archdata.iommu;
498 pbm = dev->archdata.host_controller;
a2fb23af 499 devhandle = pbm->devhandle;
18397944 500
18397944
DM
501 spin_lock_irqsave(&iommu->lock, flags);
502
13fa14e1
DM
503 sg = sglist;
504 while (nelems--) {
505 dma_addr_t dma_handle = sg->dma_address;
506 unsigned int len = sg->dma_length;
507 unsigned long npages, entry;
508
509 if (!len)
510 break;
0fcff28f 511 npages = iommu_num_pages(dma_handle, len, IO_PAGE_SIZE);
13fa14e1
DM
512 iommu_range_free(iommu, dma_handle, npages);
513
514 entry = ((dma_handle - iommu->page_table_map_base) >> IO_PAGE_SHIFT);
515 while (npages) {
516 unsigned long num;
517
518 num = pci_sun4v_iommu_demap(devhandle, HV_PCI_TSBID(0, entry),
519 npages);
520 entry += num;
521 npages -= num;
522 }
18397944 523
13fa14e1
DM
524 sg = sg_next(sg);
525 }
18397944
DM
526
527 spin_unlock_irqrestore(&iommu->lock, flags);
8f6a93a1
DM
528}
529
02f7a189 530static struct dma_map_ops sun4v_dma_ops = {
c416258a
AP
531 .alloc = dma_4v_alloc_coherent,
532 .free = dma_4v_free_coherent,
797a7568
FT
533 .map_page = dma_4v_map_page,
534 .unmap_page = dma_4v_unmap_page,
ad7ad57c
DM
535 .map_sg = dma_4v_map_sg,
536 .unmap_sg = dma_4v_unmap_sg,
8f6a93a1
DM
537};
538
7c9503b8 539static void pci_sun4v_scan_bus(struct pci_pbm_info *pbm, struct device *parent)
bade5622 540{
e87dc350
DM
541 struct property *prop;
542 struct device_node *dp;
543
61c7a080 544 dp = pbm->op->dev.of_node;
34768bc8
DM
545 prop = of_find_property(dp, "66mhz-capable", NULL);
546 pbm->is_66mhz_capable = (prop != NULL);
e822358a 547 pbm->pci_bus = pci_scan_one_pbm(pbm, parent);
c2609267
DM
548
549 /* XXX register error interrupt handlers XXX */
bade5622
DM
550}
551
7c9503b8
GKH
552static unsigned long probe_existing_entries(struct pci_pbm_info *pbm,
553 struct iommu *iommu)
18397944 554{
9b3627f3 555 struct iommu_arena *arena = &iommu->arena;
e7a0453e 556 unsigned long i, cnt = 0;
7c8f486a 557 u32 devhandle;
18397944
DM
558
559 devhandle = pbm->devhandle;
560 for (i = 0; i < arena->limit; i++) {
561 unsigned long ret, io_attrs, ra;
562
563 ret = pci_sun4v_iommu_getmap(devhandle,
564 HV_PCI_TSBID(0, i),
565 &io_attrs, &ra);
e7a0453e 566 if (ret == HV_EOK) {
c2a5a46b
DM
567 if (page_in_phys_avail(ra)) {
568 pci_sun4v_iommu_demap(devhandle,
569 HV_PCI_TSBID(0, i), 1);
570 } else {
571 cnt++;
572 __set_bit(i, arena->map);
573 }
e7a0453e 574 }
18397944 575 }
e7a0453e
DM
576
577 return cnt;
18397944
DM
578}
579
7c9503b8 580static int pci_sun4v_iommu_init(struct pci_pbm_info *pbm)
bade5622 581{
8aef7278 582 static const u32 vdma_default[] = { 0x80000000, 0x80000000 };
16ce82d8 583 struct iommu *iommu = pbm->iommu;
c6fee081 584 unsigned long num_tsb_entries, sz;
8aef7278
DM
585 u32 dma_mask, dma_offset;
586 const u32 *vdma;
587
61c7a080 588 vdma = of_get_property(pbm->op->dev.of_node, "virtual-dma", NULL);
8aef7278
DM
589 if (!vdma)
590 vdma = vdma_default;
18397944 591
59db8102 592 if ((vdma[0] | vdma[1]) & ~IO_PAGE_MASK) {
3822b509
DM
593 printk(KERN_ERR PFX "Strange virtual-dma[%08x:%08x].\n",
594 vdma[0], vdma[1]);
595 return -EINVAL;
20b739fe 596 }
18397944 597
59db8102
DM
598 dma_mask = (roundup_pow_of_two(vdma[1]) - 1UL);
599 num_tsb_entries = vdma[1] / IO_PAGE_SIZE;
18397944
DM
600
601 dma_offset = vdma[0];
602
603 /* Setup initial software IOMMU state. */
604 spin_lock_init(&iommu->lock);
605 iommu->ctx_lowest_free = 1;
606 iommu->page_table_map_base = dma_offset;
607 iommu->dma_addr_mask = dma_mask;
608
609 /* Allocate and initialize the free area map. */
59db8102 610 sz = (num_tsb_entries + 7) / 8;
18397944 611 sz = (sz + 7UL) & ~7UL;
982c2064 612 iommu->arena.map = kzalloc(sz, GFP_KERNEL);
18397944 613 if (!iommu->arena.map) {
3822b509
DM
614 printk(KERN_ERR PFX "Error, kmalloc(arena.map) failed.\n");
615 return -ENOMEM;
18397944 616 }
18397944
DM
617 iommu->arena.limit = num_tsb_entries;
618
e7a0453e 619 sz = probe_existing_entries(pbm, iommu);
c2a5a46b
DM
620 if (sz)
621 printk("%s: Imported %lu TSB entries from OBP\n",
622 pbm->name, sz);
3822b509
DM
623
624 return 0;
bade5622
DM
625}
626
35a17eb6
DM
627#ifdef CONFIG_PCI_MSI
628struct pci_sun4v_msiq_entry {
629 u64 version_type;
630#define MSIQ_VERSION_MASK 0xffffffff00000000UL
631#define MSIQ_VERSION_SHIFT 32
632#define MSIQ_TYPE_MASK 0x00000000000000ffUL
633#define MSIQ_TYPE_SHIFT 0
634#define MSIQ_TYPE_NONE 0x00
635#define MSIQ_TYPE_MSG 0x01
636#define MSIQ_TYPE_MSI32 0x02
637#define MSIQ_TYPE_MSI64 0x03
638#define MSIQ_TYPE_INTX 0x08
639#define MSIQ_TYPE_NONE2 0xff
640
641 u64 intx_sysino;
642 u64 reserved1;
643 u64 stick;
644 u64 req_id; /* bus/device/func */
645#define MSIQ_REQID_BUS_MASK 0xff00UL
646#define MSIQ_REQID_BUS_SHIFT 8
647#define MSIQ_REQID_DEVICE_MASK 0x00f8UL
648#define MSIQ_REQID_DEVICE_SHIFT 3
649#define MSIQ_REQID_FUNC_MASK 0x0007UL
650#define MSIQ_REQID_FUNC_SHIFT 0
651
652 u64 msi_address;
653
e5dd42e4 654 /* The format of this value is message type dependent.
35a17eb6
DM
655 * For MSI bits 15:0 are the data from the MSI packet.
656 * For MSI-X bits 31:0 are the data from the MSI packet.
657 * For MSG, the message code and message routing code where:
658 * bits 39:32 is the bus/device/fn of the msg target-id
659 * bits 18:16 is the message routing code
660 * bits 7:0 is the message code
661 * For INTx the low order 2-bits are:
662 * 00 - INTA
663 * 01 - INTB
664 * 10 - INTC
665 * 11 - INTD
666 */
667 u64 msi_data;
668
669 u64 reserved2;
670};
671
759f89e0
DM
672static int pci_sun4v_get_head(struct pci_pbm_info *pbm, unsigned long msiqid,
673 unsigned long *head)
35a17eb6 674{
759f89e0 675 unsigned long err, limit;
35a17eb6 676
759f89e0 677 err = pci_sun4v_msiq_gethead(pbm->devhandle, msiqid, head);
35a17eb6 678 if (unlikely(err))
759f89e0 679 return -ENXIO;
35a17eb6 680
759f89e0
DM
681 limit = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
682 if (unlikely(*head >= limit))
683 return -EFBIG;
684
685 return 0;
686}
687
688static int pci_sun4v_dequeue_msi(struct pci_pbm_info *pbm,
689 unsigned long msiqid, unsigned long *head,
690 unsigned long *msi)
691{
692 struct pci_sun4v_msiq_entry *ep;
693 unsigned long err, type;
694
695 /* Note: void pointer arithmetic, 'head' is a byte offset */
696 ep = (pbm->msi_queues + ((msiqid - pbm->msiq_first) *
697 (pbm->msiq_ent_count *
698 sizeof(struct pci_sun4v_msiq_entry))) +
699 *head);
700
701 if ((ep->version_type & MSIQ_TYPE_MASK) == 0)
702 return 0;
35a17eb6 703
759f89e0
DM
704 type = (ep->version_type & MSIQ_TYPE_MASK) >> MSIQ_TYPE_SHIFT;
705 if (unlikely(type != MSIQ_TYPE_MSI32 &&
706 type != MSIQ_TYPE_MSI64))
707 return -EINVAL;
35a17eb6 708
759f89e0
DM
709 *msi = ep->msi_data;
710
711 err = pci_sun4v_msi_setstate(pbm->devhandle,
712 ep->msi_data /* msi_num */,
713 HV_MSISTATE_IDLE);
714 if (unlikely(err))
715 return -ENXIO;
35a17eb6 716
759f89e0
DM
717 /* Clear the entry. */
718 ep->version_type &= ~MSIQ_TYPE_MASK;
35a17eb6 719
759f89e0
DM
720 (*head) += sizeof(struct pci_sun4v_msiq_entry);
721 if (*head >=
722 (pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry)))
723 *head = 0;
35a17eb6 724
759f89e0 725 return 1;
35a17eb6
DM
726}
727
759f89e0
DM
728static int pci_sun4v_set_head(struct pci_pbm_info *pbm, unsigned long msiqid,
729 unsigned long head)
35a17eb6 730{
759f89e0 731 unsigned long err;
35a17eb6 732
759f89e0
DM
733 err = pci_sun4v_msiq_sethead(pbm->devhandle, msiqid, head);
734 if (unlikely(err))
735 return -EINVAL;
35a17eb6 736
759f89e0
DM
737 return 0;
738}
35a17eb6 739
759f89e0
DM
740static int pci_sun4v_msi_setup(struct pci_pbm_info *pbm, unsigned long msiqid,
741 unsigned long msi, int is_msi64)
742{
743 if (pci_sun4v_msi_setmsiq(pbm->devhandle, msi, msiqid,
744 (is_msi64 ?
745 HV_MSITYPE_MSI64 : HV_MSITYPE_MSI32)))
746 return -ENXIO;
747 if (pci_sun4v_msi_setstate(pbm->devhandle, msi, HV_MSISTATE_IDLE))
748 return -ENXIO;
749 if (pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_VALID))
750 return -ENXIO;
35a17eb6
DM
751 return 0;
752}
753
759f89e0 754static int pci_sun4v_msi_teardown(struct pci_pbm_info *pbm, unsigned long msi)
35a17eb6 755{
759f89e0
DM
756 unsigned long err, msiqid;
757
758 err = pci_sun4v_msi_getmsiq(pbm->devhandle, msi, &msiqid);
759 if (err)
760 return -ENXIO;
761
762 pci_sun4v_msi_setvalid(pbm->devhandle, msi, HV_MSIVALID_INVALID);
763
764 return 0;
35a17eb6
DM
765}
766
759f89e0 767static int pci_sun4v_msiq_alloc(struct pci_pbm_info *pbm)
35a17eb6
DM
768{
769 unsigned long q_size, alloc_size, pages, order;
770 int i;
771
772 q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
773 alloc_size = (pbm->msiq_num * q_size);
774 order = get_order(alloc_size);
775 pages = __get_free_pages(GFP_KERNEL | __GFP_COMP, order);
776 if (pages == 0UL) {
777 printk(KERN_ERR "MSI: Cannot allocate MSI queues (o=%lu).\n",
778 order);
779 return -ENOMEM;
780 }
781 memset((char *)pages, 0, PAGE_SIZE << order);
782 pbm->msi_queues = (void *) pages;
783
784 for (i = 0; i < pbm->msiq_num; i++) {
785 unsigned long err, base = __pa(pages + (i * q_size));
786 unsigned long ret1, ret2;
787
788 err = pci_sun4v_msiq_conf(pbm->devhandle,
789 pbm->msiq_first + i,
790 base, pbm->msiq_ent_count);
791 if (err) {
792 printk(KERN_ERR "MSI: msiq register fails (err=%lu)\n",
793 err);
794 goto h_error;
795 }
796
797 err = pci_sun4v_msiq_info(pbm->devhandle,
798 pbm->msiq_first + i,
799 &ret1, &ret2);
800 if (err) {
801 printk(KERN_ERR "MSI: Cannot read msiq (err=%lu)\n",
802 err);
803 goto h_error;
804 }
805 if (ret1 != base || ret2 != pbm->msiq_ent_count) {
806 printk(KERN_ERR "MSI: Bogus qconf "
807 "expected[%lx:%x] got[%lx:%lx]\n",
808 base, pbm->msiq_ent_count,
809 ret1, ret2);
810 goto h_error;
811 }
812 }
813
814 return 0;
815
816h_error:
817 free_pages(pages, order);
818 return -EINVAL;
819}
820
759f89e0 821static void pci_sun4v_msiq_free(struct pci_pbm_info *pbm)
35a17eb6 822{
759f89e0 823 unsigned long q_size, alloc_size, pages, order;
35a17eb6
DM
824 int i;
825
759f89e0
DM
826 for (i = 0; i < pbm->msiq_num; i++) {
827 unsigned long msiqid = pbm->msiq_first + i;
35a17eb6 828
759f89e0 829 (void) pci_sun4v_msiq_conf(pbm->devhandle, msiqid, 0UL, 0);
35a17eb6 830 }
7fe3730d 831
759f89e0
DM
832 q_size = pbm->msiq_ent_count * sizeof(struct pci_sun4v_msiq_entry);
833 alloc_size = (pbm->msiq_num * q_size);
834 order = get_order(alloc_size);
35a17eb6 835
759f89e0 836 pages = (unsigned long) pbm->msi_queues;
35a17eb6 837
759f89e0 838 free_pages(pages, order);
35a17eb6 839
759f89e0 840 pbm->msi_queues = NULL;
35a17eb6
DM
841}
842
759f89e0
DM
843static int pci_sun4v_msiq_build_irq(struct pci_pbm_info *pbm,
844 unsigned long msiqid,
845 unsigned long devino)
35a17eb6 846{
44ed3c0c 847 unsigned int irq = sun4v_build_irq(pbm->devhandle, devino);
35a17eb6 848
44ed3c0c 849 if (!irq)
759f89e0 850 return -ENOMEM;
35a17eb6 851
759f89e0
DM
852 if (pci_sun4v_msiq_setvalid(pbm->devhandle, msiqid, HV_MSIQ_VALID))
853 return -EINVAL;
7cc85833
DM
854 if (pci_sun4v_msiq_setstate(pbm->devhandle, msiqid, HV_MSIQSTATE_IDLE))
855 return -EINVAL;
35a17eb6 856
44ed3c0c 857 return irq;
35a17eb6 858}
e9870c4c 859
759f89e0
DM
860static const struct sparc64_msiq_ops pci_sun4v_msiq_ops = {
861 .get_head = pci_sun4v_get_head,
862 .dequeue_msi = pci_sun4v_dequeue_msi,
863 .set_head = pci_sun4v_set_head,
864 .msi_setup = pci_sun4v_msi_setup,
865 .msi_teardown = pci_sun4v_msi_teardown,
866 .msiq_alloc = pci_sun4v_msiq_alloc,
867 .msiq_free = pci_sun4v_msiq_free,
868 .msiq_build_irq = pci_sun4v_msiq_build_irq,
869};
870
e9870c4c
DM
871static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
872{
759f89e0 873 sparc64_pbm_msi_init(pbm, &pci_sun4v_msiq_ops);
e9870c4c 874}
35a17eb6
DM
875#else /* CONFIG_PCI_MSI */
876static void pci_sun4v_msi_init(struct pci_pbm_info *pbm)
877{
878}
879#endif /* !(CONFIG_PCI_MSI) */
880
7c9503b8
GKH
881static int pci_sun4v_pbm_init(struct pci_pbm_info *pbm,
882 struct platform_device *op, u32 devhandle)
bade5622 883{
61c7a080 884 struct device_node *dp = op->dev.of_node;
3822b509 885 int err;
bade5622 886
c1b1a5f1
DM
887 pbm->numa_node = of_node_to_nid(dp);
888
ca3dd88e
DM
889 pbm->pci_ops = &sun4v_pci_ops;
890 pbm->config_space_reg_bits = 12;
34768bc8 891
6c108f12
DM
892 pbm->index = pci_num_pbms++;
893
22fecbae 894 pbm->op = op;
bade5622 895
3833789b 896 pbm->devhandle = devhandle;
bade5622 897
e87dc350 898 pbm->name = dp->full_name;
bade5622 899
e87dc350 900 printk("%s: SUN4V PCI Bus Module\n", pbm->name);
c1b1a5f1 901 printk("%s: On NUMA node %d\n", pbm->name, pbm->numa_node);
bade5622 902
9fd8b647 903 pci_determine_mem_io_space(pbm);
bade5622 904
cfa0652c 905 pci_get_pbm_props(pbm);
3822b509
DM
906
907 err = pci_sun4v_iommu_init(pbm);
908 if (err)
909 return err;
910
35a17eb6 911 pci_sun4v_msi_init(pbm);
3822b509 912
e822358a 913 pci_sun4v_scan_bus(pbm, &op->dev);
3822b509 914
d3ae4b5b
DM
915 pbm->next = pci_pbm_root;
916 pci_pbm_root = pbm;
917
3822b509 918 return 0;
bade5622
DM
919}
920
7c9503b8 921static int pci_sun4v_probe(struct platform_device *op)
8f6a93a1 922{
3822b509 923 const struct linux_prom64_registers *regs;
e01c0d6d 924 static int hvapi_negotiated = 0;
34768bc8 925 struct pci_pbm_info *pbm;
3822b509 926 struct device_node *dp;
16ce82d8 927 struct iommu *iommu;
7c8f486a 928 u32 devhandle;
d7472c38 929 int i, err;
3833789b 930
61c7a080 931 dp = op->dev.of_node;
3822b509 932
e01c0d6d 933 if (!hvapi_negotiated++) {
8d2aec51
DM
934 err = sun4v_hvapi_register(HV_GRP_PCI,
935 vpci_major,
936 &vpci_minor);
e01c0d6d
DM
937
938 if (err) {
3822b509
DM
939 printk(KERN_ERR PFX "Could not register hvapi, "
940 "err=%d\n", err);
941 return err;
e01c0d6d 942 }
3822b509 943 printk(KERN_INFO PFX "Registered hvapi major[%lu] minor[%lu]\n",
e01c0d6d 944 vpci_major, vpci_minor);
ad7ad57c
DM
945
946 dma_ops = &sun4v_dma_ops;
e01c0d6d
DM
947 }
948
3822b509 949 regs = of_get_property(dp, "reg", NULL);
d7472c38 950 err = -ENODEV;
3822b509
DM
951 if (!regs) {
952 printk(KERN_ERR PFX "Could not find config registers\n");
d7472c38 953 goto out_err;
75c6d141 954 }
e87dc350 955 devhandle = (regs->phys_addr >> 32UL) & 0x0fffffff;
3833789b 956
d7472c38 957 err = -ENOMEM;
d3ae4b5b
DM
958 if (!iommu_batch_initialized) {
959 for_each_possible_cpu(i) {
960 unsigned long page = get_zeroed_page(GFP_KERNEL);
7c8f486a 961
d3ae4b5b
DM
962 if (!page)
963 goto out_err;
7c8f486a 964
d3ae4b5b
DM
965 per_cpu(iommu_batch, i).pglist = (u64 *) page;
966 }
967 iommu_batch_initialized = 1;
bade5622 968 }
7c8f486a 969
d3ae4b5b
DM
970 pbm = kzalloc(sizeof(*pbm), GFP_KERNEL);
971 if (!pbm) {
972 printk(KERN_ERR PFX "Could not allocate pci_pbm_info\n");
d7472c38 973 goto out_err;
3822b509 974 }
7c8f486a 975
d3ae4b5b 976 iommu = kzalloc(sizeof(struct iommu), GFP_KERNEL);
3822b509 977 if (!iommu) {
d3ae4b5b 978 printk(KERN_ERR PFX "Could not allocate pbm iommu\n");
d7472c38 979 goto out_free_controller;
3822b509 980 }
7c8f486a 981
d3ae4b5b 982 pbm->iommu = iommu;
bade5622 983
d3ae4b5b
DM
984 err = pci_sun4v_pbm_init(pbm, op, devhandle);
985 if (err)
986 goto out_free_iommu;
7c8f486a 987
d3ae4b5b 988 dev_set_drvdata(&op->dev, pbm);
bade5622 989
d3ae4b5b 990 return 0;
7c8f486a 991
d3ae4b5b
DM
992out_free_iommu:
993 kfree(pbm->iommu);
d7472c38
DM
994
995out_free_controller:
d3ae4b5b 996 kfree(pbm);
d7472c38
DM
997
998out_err:
999 return err;
8f6a93a1 1000}
3822b509 1001
3628aa06 1002static const struct of_device_id pci_sun4v_match[] = {
3822b509
DM
1003 {
1004 .name = "pci",
1005 .compatible = "SUNW,sun4v-pci",
1006 },
1007 {},
1008};
1009
4ebb24f7 1010static struct platform_driver pci_sun4v_driver = {
4018294b
GL
1011 .driver = {
1012 .name = DRIVER_NAME,
1013 .owner = THIS_MODULE,
1014 .of_match_table = pci_sun4v_match,
1015 },
3822b509
DM
1016 .probe = pci_sun4v_probe,
1017};
1018
1019static int __init pci_sun4v_init(void)
1020{
4ebb24f7 1021 return platform_driver_register(&pci_sun4v_driver);
3822b509
DM
1022}
1023
1024subsys_initcall(pci_sun4v_init);
This page took 0.617524 seconds and 5 git commands to generate.