sparc: Add kgdb support.
[deliverable/linux.git] / arch / sparc64 / kernel / smp.c
CommitLineData
1da177e4
LT
1/* smp.c: Sparc64 SMP support.
2 *
cf3d7c1e 3 * Copyright (C) 1997, 2007, 2008 David S. Miller (davem@davemloft.net)
1da177e4
LT
4 */
5
6#include <linux/module.h>
7#include <linux/kernel.h>
8#include <linux/sched.h>
9#include <linux/mm.h>
10#include <linux/pagemap.h>
11#include <linux/threads.h>
12#include <linux/smp.h>
1da177e4
LT
13#include <linux/interrupt.h>
14#include <linux/kernel_stat.h>
15#include <linux/delay.h>
16#include <linux/init.h>
17#include <linux/spinlock.h>
18#include <linux/fs.h>
19#include <linux/seq_file.h>
20#include <linux/cache.h>
21#include <linux/jiffies.h>
22#include <linux/profile.h>
b9709456 23#include <linux/lmb.h>
1da177e4
LT
24
25#include <asm/head.h>
26#include <asm/ptrace.h>
27#include <asm/atomic.h>
28#include <asm/tlbflush.h>
29#include <asm/mmu_context.h>
30#include <asm/cpudata.h>
27a2ef38
DM
31#include <asm/hvtramp.h>
32#include <asm/io.h>
cf3d7c1e 33#include <asm/timer.h>
1da177e4
LT
34
35#include <asm/irq.h>
6d24c8dc 36#include <asm/irq_regs.h>
1da177e4
LT
37#include <asm/page.h>
38#include <asm/pgtable.h>
39#include <asm/oplib.h>
40#include <asm/uaccess.h>
41#include <asm/timer.h>
42#include <asm/starfire.h>
43#include <asm/tlb.h>
56fb4df6 44#include <asm/sections.h>
07f8e5f3 45#include <asm/prom.h>
5cbc3073 46#include <asm/mdesc.h>
4f0234f4 47#include <asm/ldc.h>
e0204409 48#include <asm/hypervisor.h>
1da177e4 49
a2f9f6bb
DM
50int sparc64_multi_core __read_mostly;
51
4f0234f4 52cpumask_t cpu_possible_map __read_mostly = CPU_MASK_NONE;
c12a8289 53cpumask_t cpu_online_map __read_mostly = CPU_MASK_NONE;
d5a7430d 54DEFINE_PER_CPU(cpumask_t, cpu_sibling_map) = CPU_MASK_NONE;
f78eae2e
DM
55cpumask_t cpu_core_map[NR_CPUS] __read_mostly =
56 { [0 ... NR_CPUS-1] = CPU_MASK_NONE };
4f0234f4
DM
57
58EXPORT_SYMBOL(cpu_possible_map);
59EXPORT_SYMBOL(cpu_online_map);
d5a7430d 60EXPORT_PER_CPU_SYMBOL(cpu_sibling_map);
4f0234f4
DM
61EXPORT_SYMBOL(cpu_core_map);
62
1da177e4 63static cpumask_t smp_commenced_mask;
1da177e4
LT
64
65void smp_info(struct seq_file *m)
66{
67 int i;
68
69 seq_printf(m, "State:\n");
394e3902
AM
70 for_each_online_cpu(i)
71 seq_printf(m, "CPU%d:\t\tonline\n", i);
1da177e4
LT
72}
73
74void smp_bogo(struct seq_file *m)
75{
76 int i;
77
394e3902
AM
78 for_each_online_cpu(i)
79 seq_printf(m,
394e3902 80 "Cpu%dClkTck\t: %016lx\n",
394e3902 81 i, cpu_data(i).clock_tick);
1da177e4
LT
82}
83
e0204409
DM
84static __cacheline_aligned_in_smp DEFINE_SPINLOCK(call_lock);
85
112f4871 86extern void setup_sparc64_timer(void);
1da177e4
LT
87
88static volatile unsigned long callin_flag = 0;
89
0f7f22d9 90void __cpuinit smp_callin(void)
1da177e4
LT
91{
92 int cpuid = hard_smp_processor_id();
93
56fb4df6 94 __local_per_cpu_offset = __per_cpu_offset(cpuid);
1da177e4 95
4a07e646 96 if (tlb_type == hypervisor)
490384e7 97 sun4v_ktsb_register();
481295f9 98
56fb4df6 99 __flush_tlb_all();
1da177e4 100
112f4871 101 setup_sparc64_timer();
1da177e4 102
816242da
DM
103 if (cheetah_pcache_forced_on)
104 cheetah_enable_pcache();
105
1da177e4
LT
106 local_irq_enable();
107
1da177e4
LT
108 callin_flag = 1;
109 __asm__ __volatile__("membar #Sync\n\t"
110 "flush %%g6" : : : "memory");
111
112 /* Clear this or we will die instantly when we
113 * schedule back to this idler...
114 */
db7d9a4e 115 current_thread_info()->new_child = 0;
1da177e4
LT
116
117 /* Attach to the address space of init_task. */
118 atomic_inc(&init_mm.mm_count);
119 current->active_mm = &init_mm;
120
121 while (!cpu_isset(cpuid, smp_commenced_mask))
4f07118f 122 rmb();
1da177e4 123
e0204409 124 spin_lock(&call_lock);
1da177e4 125 cpu_set(cpuid, cpu_online_map);
e0204409 126 spin_unlock(&call_lock);
5bfb5d69
NP
127
128 /* idle thread is expected to have preempt disabled */
129 preempt_disable();
1da177e4
LT
130}
131
132void cpu_panic(void)
133{
134 printk("CPU[%d]: Returns from cpu_idle!\n", smp_processor_id());
135 panic("SMP bolixed\n");
136}
137
1da177e4
LT
138/* This tick register synchronization scheme is taken entirely from
139 * the ia64 port, see arch/ia64/kernel/smpboot.c for details and credit.
140 *
141 * The only change I've made is to rework it so that the master
142 * initiates the synchonization instead of the slave. -DaveM
143 */
144
145#define MASTER 0
146#define SLAVE (SMP_CACHE_BYTES/sizeof(unsigned long))
147
148#define NUM_ROUNDS 64 /* magic value */
149#define NUM_ITERS 5 /* likewise */
150
151static DEFINE_SPINLOCK(itc_sync_lock);
152static unsigned long go[SLAVE + 1];
153
154#define DEBUG_TICK_SYNC 0
155
156static inline long get_delta (long *rt, long *master)
157{
158 unsigned long best_t0 = 0, best_t1 = ~0UL, best_tm = 0;
159 unsigned long tcenter, t0, t1, tm;
160 unsigned long i;
161
162 for (i = 0; i < NUM_ITERS; i++) {
163 t0 = tick_ops->get_tick();
164 go[MASTER] = 1;
4f07118f 165 membar_storeload();
1da177e4 166 while (!(tm = go[SLAVE]))
4f07118f 167 rmb();
1da177e4 168 go[SLAVE] = 0;
4f07118f 169 wmb();
1da177e4
LT
170 t1 = tick_ops->get_tick();
171
172 if (t1 - t0 < best_t1 - best_t0)
173 best_t0 = t0, best_t1 = t1, best_tm = tm;
174 }
175
176 *rt = best_t1 - best_t0;
177 *master = best_tm - best_t0;
178
179 /* average best_t0 and best_t1 without overflow: */
180 tcenter = (best_t0/2 + best_t1/2);
181 if (best_t0 % 2 + best_t1 % 2 == 2)
182 tcenter++;
183 return tcenter - best_tm;
184}
185
186void smp_synchronize_tick_client(void)
187{
188 long i, delta, adj, adjust_latency = 0, done = 0;
189 unsigned long flags, rt, master_time_stamp, bound;
190#if DEBUG_TICK_SYNC
191 struct {
192 long rt; /* roundtrip time */
193 long master; /* master's timestamp */
194 long diff; /* difference between midpoint and master's timestamp */
195 long lat; /* estimate of itc adjustment latency */
196 } t[NUM_ROUNDS];
197#endif
198
199 go[MASTER] = 1;
200
201 while (go[MASTER])
4f07118f 202 rmb();
1da177e4
LT
203
204 local_irq_save(flags);
205 {
206 for (i = 0; i < NUM_ROUNDS; i++) {
207 delta = get_delta(&rt, &master_time_stamp);
208 if (delta == 0) {
209 done = 1; /* let's lock on to this... */
210 bound = rt;
211 }
212
213 if (!done) {
214 if (i > 0) {
215 adjust_latency += -delta;
216 adj = -delta + adjust_latency/4;
217 } else
218 adj = -delta;
219
112f4871 220 tick_ops->add_tick(adj);
1da177e4
LT
221 }
222#if DEBUG_TICK_SYNC
223 t[i].rt = rt;
224 t[i].master = master_time_stamp;
225 t[i].diff = delta;
226 t[i].lat = adjust_latency/4;
227#endif
228 }
229 }
230 local_irq_restore(flags);
231
232#if DEBUG_TICK_SYNC
233 for (i = 0; i < NUM_ROUNDS; i++)
234 printk("rt=%5ld master=%5ld diff=%5ld adjlat=%5ld\n",
235 t[i].rt, t[i].master, t[i].diff, t[i].lat);
236#endif
237
519c4d2d
JP
238 printk(KERN_INFO "CPU %d: synchronized TICK with master CPU "
239 "(last diff %ld cycles, maxerr %lu cycles)\n",
240 smp_processor_id(), delta, rt);
1da177e4
LT
241}
242
243static void smp_start_sync_tick_client(int cpu);
244
245static void smp_synchronize_one_tick(int cpu)
246{
247 unsigned long flags, i;
248
249 go[MASTER] = 0;
250
251 smp_start_sync_tick_client(cpu);
252
253 /* wait for client to be ready */
254 while (!go[MASTER])
4f07118f 255 rmb();
1da177e4
LT
256
257 /* now let the client proceed into his loop */
258 go[MASTER] = 0;
4f07118f 259 membar_storeload();
1da177e4
LT
260
261 spin_lock_irqsave(&itc_sync_lock, flags);
262 {
263 for (i = 0; i < NUM_ROUNDS*NUM_ITERS; i++) {
264 while (!go[MASTER])
4f07118f 265 rmb();
1da177e4 266 go[MASTER] = 0;
4f07118f 267 wmb();
1da177e4 268 go[SLAVE] = tick_ops->get_tick();
4f07118f 269 membar_storeload();
1da177e4
LT
270 }
271 }
272 spin_unlock_irqrestore(&itc_sync_lock, flags);
273}
274
b14f5c10 275#if defined(CONFIG_SUN_LDOMS) && defined(CONFIG_HOTPLUG_CPU)
27a2ef38
DM
276/* XXX Put this in some common place. XXX */
277static unsigned long kimage_addr_to_ra(void *p)
278{
279 unsigned long val = (unsigned long) p;
280
281 return kern_base + (val - KERNBASE);
282}
283
b14f5c10
DM
284static void ldom_startcpu_cpuid(unsigned int cpu, unsigned long thread_reg)
285{
286 extern unsigned long sparc64_ttable_tl0;
287 extern unsigned long kern_locked_tte_data;
b14f5c10
DM
288 struct hvtramp_descr *hdesc;
289 unsigned long trampoline_ra;
290 struct trap_per_cpu *tb;
291 u64 tte_vaddr, tte_data;
292 unsigned long hv_err;
64658743 293 int i;
b14f5c10 294
64658743
DM
295 hdesc = kzalloc(sizeof(*hdesc) +
296 (sizeof(struct hvtramp_mapping) *
297 num_kernel_image_mappings - 1),
298 GFP_KERNEL);
b14f5c10 299 if (!hdesc) {
27a2ef38 300 printk(KERN_ERR "ldom_startcpu_cpuid: Cannot allocate "
b14f5c10
DM
301 "hvtramp_descr.\n");
302 return;
303 }
304
305 hdesc->cpu = cpu;
64658743 306 hdesc->num_mappings = num_kernel_image_mappings;
b14f5c10
DM
307
308 tb = &trap_block[cpu];
309 tb->hdesc = hdesc;
310
311 hdesc->fault_info_va = (unsigned long) &tb->fault_info;
312 hdesc->fault_info_pa = kimage_addr_to_ra(&tb->fault_info);
313
314 hdesc->thread_reg = thread_reg;
315
316 tte_vaddr = (unsigned long) KERNBASE;
317 tte_data = kern_locked_tte_data;
318
64658743
DM
319 for (i = 0; i < hdesc->num_mappings; i++) {
320 hdesc->maps[i].vaddr = tte_vaddr;
321 hdesc->maps[i].tte = tte_data;
b14f5c10
DM
322 tte_vaddr += 0x400000;
323 tte_data += 0x400000;
b14f5c10
DM
324 }
325
326 trampoline_ra = kimage_addr_to_ra(hv_cpu_startup);
327
328 hv_err = sun4v_cpu_start(cpu, trampoline_ra,
329 kimage_addr_to_ra(&sparc64_ttable_tl0),
330 __pa(hdesc));
e0204409
DM
331 if (hv_err)
332 printk(KERN_ERR "ldom_startcpu_cpuid: sun4v_cpu_start() "
333 "gives error %lu\n", hv_err);
b14f5c10
DM
334}
335#endif
336
1da177e4
LT
337extern unsigned long sparc64_cpu_startup;
338
339/* The OBP cpu startup callback truncates the 3rd arg cookie to
340 * 32-bits (I think) so to be safe we have it read the pointer
341 * contained here so we work on >4GB machines. -DaveM
342 */
343static struct thread_info *cpu_new_thread = NULL;
344
345static int __devinit smp_boot_one_cpu(unsigned int cpu)
346{
b37d40d1 347 struct trap_per_cpu *tb = &trap_block[cpu];
1da177e4
LT
348 unsigned long entry =
349 (unsigned long)(&sparc64_cpu_startup);
350 unsigned long cookie =
351 (unsigned long)(&cpu_new_thread);
352 struct task_struct *p;
7890f794 353 int timeout, ret;
1da177e4
LT
354
355 p = fork_idle(cpu);
1177bf97
AM
356 if (IS_ERR(p))
357 return PTR_ERR(p);
1da177e4 358 callin_flag = 0;
f3169641 359 cpu_new_thread = task_thread_info(p);
1da177e4 360
7890f794 361 if (tlb_type == hypervisor) {
b14f5c10 362#if defined(CONFIG_SUN_LDOMS) && defined(CONFIG_HOTPLUG_CPU)
4f0234f4
DM
363 if (ldom_domaining_enabled)
364 ldom_startcpu_cpuid(cpu,
365 (unsigned long) cpu_new_thread);
366 else
367#endif
368 prom_startcpu_cpuid(cpu, entry, cookie);
7890f794 369 } else {
5cbc3073 370 struct device_node *dp = of_find_node_by_cpuid(cpu);
7890f794 371
07f8e5f3 372 prom_startcpu(dp->node, entry, cookie);
7890f794 373 }
1da177e4 374
4f0234f4 375 for (timeout = 0; timeout < 50000; timeout++) {
1da177e4
LT
376 if (callin_flag)
377 break;
378 udelay(100);
379 }
72aff53f 380
1da177e4
LT
381 if (callin_flag) {
382 ret = 0;
383 } else {
384 printk("Processor %d is stuck.\n", cpu);
1da177e4
LT
385 ret = -ENODEV;
386 }
387 cpu_new_thread = NULL;
388
b37d40d1
DM
389 if (tb->hdesc) {
390 kfree(tb->hdesc);
391 tb->hdesc = NULL;
392 }
393
1da177e4
LT
394 return ret;
395}
396
397static void spitfire_xcall_helper(u64 data0, u64 data1, u64 data2, u64 pstate, unsigned long cpu)
398{
399 u64 result, target;
400 int stuck, tmp;
401
402 if (this_is_starfire) {
403 /* map to real upaid */
404 cpu = (((cpu & 0x3c) << 1) |
405 ((cpu & 0x40) >> 4) |
406 (cpu & 0x3));
407 }
408
409 target = (cpu << 14) | 0x70;
410again:
411 /* Ok, this is the real Spitfire Errata #54.
412 * One must read back from a UDB internal register
413 * after writes to the UDB interrupt dispatch, but
414 * before the membar Sync for that write.
415 * So we use the high UDB control register (ASI 0x7f,
416 * ADDR 0x20) for the dummy read. -DaveM
417 */
418 tmp = 0x40;
419 __asm__ __volatile__(
420 "wrpr %1, %2, %%pstate\n\t"
421 "stxa %4, [%0] %3\n\t"
422 "stxa %5, [%0+%8] %3\n\t"
423 "add %0, %8, %0\n\t"
424 "stxa %6, [%0+%8] %3\n\t"
425 "membar #Sync\n\t"
426 "stxa %%g0, [%7] %3\n\t"
427 "membar #Sync\n\t"
428 "mov 0x20, %%g1\n\t"
429 "ldxa [%%g1] 0x7f, %%g0\n\t"
430 "membar #Sync"
431 : "=r" (tmp)
432 : "r" (pstate), "i" (PSTATE_IE), "i" (ASI_INTR_W),
433 "r" (data0), "r" (data1), "r" (data2), "r" (target),
434 "r" (0x10), "0" (tmp)
435 : "g1");
436
437 /* NOTE: PSTATE_IE is still clear. */
438 stuck = 100000;
439 do {
440 __asm__ __volatile__("ldxa [%%g0] %1, %0"
441 : "=r" (result)
442 : "i" (ASI_INTR_DISPATCH_STAT));
443 if (result == 0) {
444 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
445 : : "r" (pstate));
446 return;
447 }
448 stuck -= 1;
449 if (stuck == 0)
450 break;
451 } while (result & 0x1);
452 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
453 : : "r" (pstate));
454 if (stuck == 0) {
455 printk("CPU[%d]: mondo stuckage result[%016lx]\n",
456 smp_processor_id(), result);
457 } else {
458 udelay(2);
459 goto again;
460 }
461}
462
d979f179 463static inline void spitfire_xcall_deliver(u64 data0, u64 data1, u64 data2, cpumask_t mask)
1da177e4
LT
464{
465 u64 pstate;
466 int i;
467
468 __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
469 for_each_cpu_mask(i, mask)
470 spitfire_xcall_helper(data0, data1, data2, pstate, i);
471}
472
473/* Cheetah now allows to send the whole 64-bytes of data in the interrupt
474 * packet, but we have no use for that. However we do take advantage of
475 * the new pipelining feature (ie. dispatch to multiple cpus simultaneously).
476 */
477static void cheetah_xcall_deliver(u64 data0, u64 data1, u64 data2, cpumask_t mask)
478{
0de56d1a 479 u64 pstate, ver, busy_mask;
22adb358 480 int nack_busy_id, is_jbus, need_more;
1da177e4
LT
481
482 if (cpus_empty(mask))
483 return;
484
485 /* Unfortunately, someone at Sun had the brilliant idea to make the
486 * busy/nack fields hard-coded by ITID number for this Ultra-III
487 * derivative processor.
488 */
489 __asm__ ("rdpr %%ver, %0" : "=r" (ver));
92704a1c
DM
490 is_jbus = ((ver >> 32) == __JALAPENO_ID ||
491 (ver >> 32) == __SERRANO_ID);
1da177e4
LT
492
493 __asm__ __volatile__("rdpr %%pstate, %0" : "=r" (pstate));
494
495retry:
22adb358 496 need_more = 0;
1da177e4
LT
497 __asm__ __volatile__("wrpr %0, %1, %%pstate\n\t"
498 : : "r" (pstate), "i" (PSTATE_IE));
499
500 /* Setup the dispatch data registers. */
501 __asm__ __volatile__("stxa %0, [%3] %6\n\t"
502 "stxa %1, [%4] %6\n\t"
503 "stxa %2, [%5] %6\n\t"
504 "membar #Sync\n\t"
505 : /* no outputs */
506 : "r" (data0), "r" (data1), "r" (data2),
507 "r" (0x40), "r" (0x50), "r" (0x60),
508 "i" (ASI_INTR_W));
509
510 nack_busy_id = 0;
0de56d1a 511 busy_mask = 0;
1da177e4
LT
512 {
513 int i;
514
515 for_each_cpu_mask(i, mask) {
516 u64 target = (i << 14) | 0x70;
517
0de56d1a
DM
518 if (is_jbus) {
519 busy_mask |= (0x1UL << (i * 2));
520 } else {
1da177e4 521 target |= (nack_busy_id << 24);
0de56d1a
DM
522 busy_mask |= (0x1UL <<
523 (nack_busy_id * 2));
524 }
1da177e4
LT
525 __asm__ __volatile__(
526 "stxa %%g0, [%0] %1\n\t"
527 "membar #Sync\n\t"
528 : /* no outputs */
529 : "r" (target), "i" (ASI_INTR_W));
530 nack_busy_id++;
22adb358
DM
531 if (nack_busy_id == 32) {
532 need_more = 1;
533 break;
534 }
1da177e4
LT
535 }
536 }
537
538 /* Now, poll for completion. */
539 {
0de56d1a 540 u64 dispatch_stat, nack_mask;
1da177e4
LT
541 long stuck;
542
543 stuck = 100000 * nack_busy_id;
0de56d1a 544 nack_mask = busy_mask << 1;
1da177e4
LT
545 do {
546 __asm__ __volatile__("ldxa [%%g0] %1, %0"
547 : "=r" (dispatch_stat)
548 : "i" (ASI_INTR_DISPATCH_STAT));
0de56d1a 549 if (!(dispatch_stat & (busy_mask | nack_mask))) {
1da177e4
LT
550 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
551 : : "r" (pstate));
22adb358
DM
552 if (unlikely(need_more)) {
553 int i, cnt = 0;
554 for_each_cpu_mask(i, mask) {
555 cpu_clear(i, mask);
556 cnt++;
557 if (cnt == 32)
558 break;
559 }
560 goto retry;
561 }
1da177e4
LT
562 return;
563 }
564 if (!--stuck)
565 break;
0de56d1a 566 } while (dispatch_stat & busy_mask);
1da177e4
LT
567
568 __asm__ __volatile__("wrpr %0, 0x0, %%pstate"
569 : : "r" (pstate));
570
0de56d1a 571 if (dispatch_stat & busy_mask) {
1da177e4
LT
572 /* Busy bits will not clear, continue instead
573 * of freezing up on this cpu.
574 */
575 printk("CPU[%d]: mondo stuckage result[%016lx]\n",
576 smp_processor_id(), dispatch_stat);
577 } else {
578 int i, this_busy_nack = 0;
579
580 /* Delay some random time with interrupts enabled
581 * to prevent deadlock.
582 */
583 udelay(2 * nack_busy_id);
584
585 /* Clear out the mask bits for cpus which did not
586 * NACK us.
587 */
588 for_each_cpu_mask(i, mask) {
589 u64 check_mask;
590
92704a1c 591 if (is_jbus)
1da177e4
LT
592 check_mask = (0x2UL << (2*i));
593 else
594 check_mask = (0x2UL <<
595 this_busy_nack);
596 if ((dispatch_stat & check_mask) == 0)
597 cpu_clear(i, mask);
598 this_busy_nack += 2;
22adb358
DM
599 if (this_busy_nack == 64)
600 break;
1da177e4
LT
601 }
602
603 goto retry;
604 }
605 }
606}
607
1d2f1f90 608/* Multi-cpu list version. */
a43fe0e7
DM
609static void hypervisor_xcall_deliver(u64 data0, u64 data1, u64 data2, cpumask_t mask)
610{
b830ab66
DM
611 struct trap_per_cpu *tb;
612 u16 *cpu_list;
613 u64 *mondo;
614 cpumask_t error_mask;
615 unsigned long flags, status;
3cab0c3e 616 int cnt, retries, this_cpu, prev_sent, i;
b830ab66 617
17f34f0e
DM
618 if (cpus_empty(mask))
619 return;
620
b830ab66
DM
621 /* We have to do this whole thing with interrupts fully disabled.
622 * Otherwise if we send an xcall from interrupt context it will
623 * corrupt both our mondo block and cpu list state.
624 *
625 * One consequence of this is that we cannot use timeout mechanisms
626 * that depend upon interrupts being delivered locally. So, for
627 * example, we cannot sample jiffies and expect it to advance.
628 *
629 * Fortunately, udelay() uses %stick/%tick so we can use that.
630 */
631 local_irq_save(flags);
632
633 this_cpu = smp_processor_id();
634 tb = &trap_block[this_cpu];
1d2f1f90 635
b830ab66 636 mondo = __va(tb->cpu_mondo_block_pa);
1d2f1f90
DM
637 mondo[0] = data0;
638 mondo[1] = data1;
639 mondo[2] = data2;
640 wmb();
641
b830ab66
DM
642 cpu_list = __va(tb->cpu_list_pa);
643
644 /* Setup the initial cpu list. */
645 cnt = 0;
646 for_each_cpu_mask(i, mask)
647 cpu_list[cnt++] = i;
648
649 cpus_clear(error_mask);
1d2f1f90 650 retries = 0;
3cab0c3e 651 prev_sent = 0;
1d2f1f90 652 do {
3cab0c3e 653 int forward_progress, n_sent;
1d2f1f90 654
b830ab66
DM
655 status = sun4v_cpu_mondo_send(cnt,
656 tb->cpu_list_pa,
657 tb->cpu_mondo_block_pa);
658
659 /* HV_EOK means all cpus received the xcall, we're done. */
660 if (likely(status == HV_EOK))
1d2f1f90 661 break;
b830ab66 662
3cab0c3e
DM
663 /* First, see if we made any forward progress.
664 *
665 * The hypervisor indicates successful sends by setting
666 * cpu list entries to the value 0xffff.
b830ab66 667 */
3cab0c3e 668 n_sent = 0;
b830ab66 669 for (i = 0; i < cnt; i++) {
3cab0c3e
DM
670 if (likely(cpu_list[i] == 0xffff))
671 n_sent++;
1d2f1f90
DM
672 }
673
3cab0c3e
DM
674 forward_progress = 0;
675 if (n_sent > prev_sent)
676 forward_progress = 1;
677
678 prev_sent = n_sent;
679
b830ab66
DM
680 /* If we get a HV_ECPUERROR, then one or more of the cpus
681 * in the list are in error state. Use the cpu_state()
682 * hypervisor call to find out which cpus are in error state.
683 */
684 if (unlikely(status == HV_ECPUERROR)) {
685 for (i = 0; i < cnt; i++) {
686 long err;
687 u16 cpu;
688
689 cpu = cpu_list[i];
690 if (cpu == 0xffff)
691 continue;
692
693 err = sun4v_cpu_state(cpu);
694 if (err >= 0 &&
695 err == HV_CPU_STATE_ERROR) {
3cab0c3e 696 cpu_list[i] = 0xffff;
b830ab66
DM
697 cpu_set(cpu, error_mask);
698 }
699 }
700 } else if (unlikely(status != HV_EWOULDBLOCK))
701 goto fatal_mondo_error;
702
3cab0c3e
DM
703 /* Don't bother rewriting the CPU list, just leave the
704 * 0xffff and non-0xffff entries in there and the
705 * hypervisor will do the right thing.
706 *
707 * Only advance timeout state if we didn't make any
708 * forward progress.
709 */
b830ab66
DM
710 if (unlikely(!forward_progress)) {
711 if (unlikely(++retries > 10000))
712 goto fatal_mondo_timeout;
713
714 /* Delay a little bit to let other cpus catch up
715 * on their cpu mondo queue work.
716 */
717 udelay(2 * cnt);
718 }
1d2f1f90
DM
719 } while (1);
720
b830ab66
DM
721 local_irq_restore(flags);
722
723 if (unlikely(!cpus_empty(error_mask)))
724 goto fatal_mondo_cpu_error;
725
726 return;
727
728fatal_mondo_cpu_error:
729 printk(KERN_CRIT "CPU[%d]: SUN4V mondo cpu error, some target cpus "
730 "were in error state\n",
731 this_cpu);
732 printk(KERN_CRIT "CPU[%d]: Error mask [ ", this_cpu);
733 for_each_cpu_mask(i, error_mask)
734 printk("%d ", i);
735 printk("]\n");
736 return;
737
738fatal_mondo_timeout:
739 local_irq_restore(flags);
740 printk(KERN_CRIT "CPU[%d]: SUN4V mondo timeout, no forward "
741 " progress after %d retries.\n",
742 this_cpu, retries);
743 goto dump_cpu_list_and_out;
744
745fatal_mondo_error:
746 local_irq_restore(flags);
747 printk(KERN_CRIT "CPU[%d]: Unexpected SUN4V mondo error %lu\n",
748 this_cpu, status);
749 printk(KERN_CRIT "CPU[%d]: Args were cnt(%d) cpulist_pa(%lx) "
750 "mondo_block_pa(%lx)\n",
751 this_cpu, cnt, tb->cpu_list_pa, tb->cpu_mondo_block_pa);
752
753dump_cpu_list_and_out:
754 printk(KERN_CRIT "CPU[%d]: CPU list [ ", this_cpu);
755 for (i = 0; i < cnt; i++)
756 printk("%u ", cpu_list[i]);
757 printk("]\n");
1d2f1f90 758}
a43fe0e7 759
1da177e4
LT
760/* Send cross call to all processors mentioned in MASK
761 * except self.
762 */
763static void smp_cross_call_masked(unsigned long *func, u32 ctx, u64 data1, u64 data2, cpumask_t mask)
764{
765 u64 data0 = (((u64)ctx)<<32 | (((u64)func) & 0xffffffff));
766 int this_cpu = get_cpu();
767
768 cpus_and(mask, mask, cpu_online_map);
769 cpu_clear(this_cpu, mask);
770
771 if (tlb_type == spitfire)
772 spitfire_xcall_deliver(data0, data1, data2, mask);
a43fe0e7 773 else if (tlb_type == cheetah || tlb_type == cheetah_plus)
1da177e4 774 cheetah_xcall_deliver(data0, data1, data2, mask);
a43fe0e7
DM
775 else
776 hypervisor_xcall_deliver(data0, data1, data2, mask);
1da177e4
LT
777 /* NOTE: Caller runs local copy on master. */
778
779 put_cpu();
780}
781
782extern unsigned long xcall_sync_tick;
783
784static void smp_start_sync_tick_client(int cpu)
785{
786 cpumask_t mask = cpumask_of_cpu(cpu);
787
788 smp_cross_call_masked(&xcall_sync_tick,
789 0, 0, 0, mask);
790}
791
792/* Send cross call to all processors except self. */
793#define smp_cross_call(func, ctx, data1, data2) \
794 smp_cross_call_masked(func, ctx, data1, data2, cpu_online_map)
795
796struct call_data_struct {
797 void (*func) (void *info);
798 void *info;
799 atomic_t finished;
800 int wait;
801};
802
1da177e4
LT
803static struct call_data_struct *call_data;
804
805extern unsigned long xcall_call_function;
806
aa1d1a0a
DM
807/**
808 * smp_call_function(): Run a function on all other CPUs.
809 * @func: The function to run. This must be fast and non-blocking.
810 * @info: An arbitrary pointer to pass to the function.
811 * @nonatomic: currently unused.
812 * @wait: If true, wait (atomically) until function has completed on other CPUs.
813 *
814 * Returns 0 on success, else a negative status code. Does not return until
815 * remote CPUs are nearly ready to execute <<func>> or are or have executed.
816 *
1da177e4
LT
817 * You must not call this function with disabled interrupts or from a
818 * hardware interrupt handler or from a bottom half handler.
819 */
bd40791e
DM
820static int smp_call_function_mask(void (*func)(void *info), void *info,
821 int nonatomic, int wait, cpumask_t mask)
1da177e4
LT
822{
823 struct call_data_struct data;
ee29074d 824 int cpus;
1da177e4 825
1da177e4
LT
826 /* Can deadlock when called with interrupts disabled */
827 WARN_ON(irqs_disabled());
828
829 data.func = func;
830 data.info = info;
831 atomic_set(&data.finished, 0);
832 data.wait = wait;
833
834 spin_lock(&call_lock);
835
ee29074d
DM
836 cpu_clear(smp_processor_id(), mask);
837 cpus = cpus_weight(mask);
838 if (!cpus)
839 goto out_unlock;
840
1da177e4 841 call_data = &data;
aa1d1a0a 842 mb();
1da177e4 843
bd40791e 844 smp_cross_call_masked(&xcall_call_function, 0, 0, 0, mask);
1da177e4 845
aa1d1a0a
DM
846 /* Wait for response */
847 while (atomic_read(&data.finished) != cpus)
848 cpu_relax();
1da177e4 849
ee29074d 850out_unlock:
1da177e4
LT
851 spin_unlock(&call_lock);
852
853 return 0;
1da177e4
LT
854}
855
bd40791e
DM
856int smp_call_function(void (*func)(void *info), void *info,
857 int nonatomic, int wait)
858{
859 return smp_call_function_mask(func, info, nonatomic, wait,
860 cpu_online_map);
861}
862
1da177e4
LT
863void smp_call_function_client(int irq, struct pt_regs *regs)
864{
865 void (*func) (void *info) = call_data->func;
866 void *info = call_data->info;
867
868 clear_softint(1 << irq);
2664ef44
DM
869
870 irq_enter();
871
872 if (!call_data->wait) {
873 /* let initiator proceed after getting data */
874 atomic_inc(&call_data->finished);
875 }
876
877 func(info);
878
879 irq_exit();
880
1da177e4
LT
881 if (call_data->wait) {
882 /* let initiator proceed only after completion */
1da177e4 883 atomic_inc(&call_data->finished);
1da177e4
LT
884 }
885}
886
bd40791e
DM
887static void tsb_sync(void *info)
888{
6f25f398 889 struct trap_per_cpu *tp = &trap_block[raw_smp_processor_id()];
bd40791e
DM
890 struct mm_struct *mm = info;
891
6f25f398
DM
892 /* It is not valid to test "currrent->active_mm == mm" here.
893 *
894 * The value of "current" is not changed atomically with
895 * switch_mm(). But that's OK, we just need to check the
896 * current cpu's trap block PGD physical address.
897 */
898 if (tp->pgd_paddr == __pa(mm->pgd))
bd40791e
DM
899 tsb_context_switch(mm);
900}
901
902void smp_tsb_sync(struct mm_struct *mm)
903{
904 smp_call_function_mask(tsb_sync, mm, 0, 1, mm->cpu_vm_mask);
905}
906
1da177e4
LT
907extern unsigned long xcall_flush_tlb_mm;
908extern unsigned long xcall_flush_tlb_pending;
909extern unsigned long xcall_flush_tlb_kernel_range;
1da177e4
LT
910extern unsigned long xcall_report_regs;
911extern unsigned long xcall_receive_signal;
ee29074d 912extern unsigned long xcall_new_mmu_context_version;
e2fdd7fd
DM
913#ifdef CONFIG_KGDB
914extern unsigned long xcall_kgdb_capture;
915#endif
1da177e4
LT
916
917#ifdef DCACHE_ALIASING_POSSIBLE
918extern unsigned long xcall_flush_dcache_page_cheetah;
919#endif
920extern unsigned long xcall_flush_dcache_page_spitfire;
921
922#ifdef CONFIG_DEBUG_DCFLUSH
923extern atomic_t dcpage_flushes;
924extern atomic_t dcpage_flushes_xcall;
925#endif
926
d979f179 927static inline void __local_flush_dcache_page(struct page *page)
1da177e4
LT
928{
929#ifdef DCACHE_ALIASING_POSSIBLE
930 __flush_dcache_page(page_address(page),
931 ((tlb_type == spitfire) &&
932 page_mapping(page) != NULL));
933#else
934 if (page_mapping(page) != NULL &&
935 tlb_type == spitfire)
936 __flush_icache_page(__pa(page_address(page)));
937#endif
938}
939
940void smp_flush_dcache_page_impl(struct page *page, int cpu)
941{
942 cpumask_t mask = cpumask_of_cpu(cpu);
a43fe0e7
DM
943 int this_cpu;
944
945 if (tlb_type == hypervisor)
946 return;
1da177e4
LT
947
948#ifdef CONFIG_DEBUG_DCFLUSH
949 atomic_inc(&dcpage_flushes);
950#endif
a43fe0e7
DM
951
952 this_cpu = get_cpu();
953
1da177e4
LT
954 if (cpu == this_cpu) {
955 __local_flush_dcache_page(page);
956 } else if (cpu_online(cpu)) {
957 void *pg_addr = page_address(page);
958 u64 data0;
959
960 if (tlb_type == spitfire) {
961 data0 =
962 ((u64)&xcall_flush_dcache_page_spitfire);
963 if (page_mapping(page) != NULL)
964 data0 |= ((u64)1 << 32);
965 spitfire_xcall_deliver(data0,
966 __pa(pg_addr),
967 (u64) pg_addr,
968 mask);
a43fe0e7 969 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
1da177e4
LT
970#ifdef DCACHE_ALIASING_POSSIBLE
971 data0 =
972 ((u64)&xcall_flush_dcache_page_cheetah);
973 cheetah_xcall_deliver(data0,
974 __pa(pg_addr),
975 0, mask);
976#endif
977 }
978#ifdef CONFIG_DEBUG_DCFLUSH
979 atomic_inc(&dcpage_flushes_xcall);
980#endif
981 }
982
983 put_cpu();
984}
985
986void flush_dcache_page_all(struct mm_struct *mm, struct page *page)
987{
988 void *pg_addr = page_address(page);
989 cpumask_t mask = cpu_online_map;
990 u64 data0;
a43fe0e7
DM
991 int this_cpu;
992
993 if (tlb_type == hypervisor)
994 return;
995
996 this_cpu = get_cpu();
1da177e4
LT
997
998 cpu_clear(this_cpu, mask);
999
1000#ifdef CONFIG_DEBUG_DCFLUSH
1001 atomic_inc(&dcpage_flushes);
1002#endif
1003 if (cpus_empty(mask))
1004 goto flush_self;
1005 if (tlb_type == spitfire) {
1006 data0 = ((u64)&xcall_flush_dcache_page_spitfire);
1007 if (page_mapping(page) != NULL)
1008 data0 |= ((u64)1 << 32);
1009 spitfire_xcall_deliver(data0,
1010 __pa(pg_addr),
1011 (u64) pg_addr,
1012 mask);
a43fe0e7 1013 } else if (tlb_type == cheetah || tlb_type == cheetah_plus) {
1da177e4
LT
1014#ifdef DCACHE_ALIASING_POSSIBLE
1015 data0 = ((u64)&xcall_flush_dcache_page_cheetah);
1016 cheetah_xcall_deliver(data0,
1017 __pa(pg_addr),
1018 0, mask);
1019#endif
1020 }
1021#ifdef CONFIG_DEBUG_DCFLUSH
1022 atomic_inc(&dcpage_flushes_xcall);
1023#endif
1024 flush_self:
1025 __local_flush_dcache_page(page);
1026
1027 put_cpu();
1028}
1029
a0663a79
DM
1030static void __smp_receive_signal_mask(cpumask_t mask)
1031{
1032 smp_cross_call_masked(&xcall_receive_signal, 0, 0, 0, mask);
1033}
1034
1da177e4
LT
1035void smp_receive_signal(int cpu)
1036{
1037 cpumask_t mask = cpumask_of_cpu(cpu);
1038
a0663a79
DM
1039 if (cpu_online(cpu))
1040 __smp_receive_signal_mask(mask);
1da177e4
LT
1041}
1042
1043void smp_receive_signal_client(int irq, struct pt_regs *regs)
ee29074d 1044{
2664ef44 1045 irq_enter();
ee29074d 1046 clear_softint(1 << irq);
2664ef44 1047 irq_exit();
ee29074d
DM
1048}
1049
1050void smp_new_mmu_context_version_client(int irq, struct pt_regs *regs)
1da177e4 1051{
a0663a79 1052 struct mm_struct *mm;
ee29074d 1053 unsigned long flags;
a0663a79 1054
2664ef44
DM
1055 irq_enter();
1056
1da177e4 1057 clear_softint(1 << irq);
a0663a79
DM
1058
1059 /* See if we need to allocate a new TLB context because
1060 * the version of the one we are using is now out of date.
1061 */
1062 mm = current->active_mm;
ee29074d
DM
1063 if (unlikely(!mm || (mm == &init_mm)))
1064 return;
a0663a79 1065
ee29074d 1066 spin_lock_irqsave(&mm->context.lock, flags);
aac0aadf 1067
ee29074d
DM
1068 if (unlikely(!CTX_VALID(mm->context)))
1069 get_new_mmu_context(mm);
aac0aadf 1070
ee29074d 1071 spin_unlock_irqrestore(&mm->context.lock, flags);
aac0aadf 1072
ee29074d
DM
1073 load_secondary_context(mm);
1074 __flush_tlb_mm(CTX_HWBITS(mm->context),
1075 SECONDARY_CONTEXT);
2664ef44
DM
1076
1077 irq_exit();
a0663a79
DM
1078}
1079
1080void smp_new_mmu_context_version(void)
1081{
ee29074d 1082 smp_cross_call(&xcall_new_mmu_context_version, 0, 0, 0);
1da177e4
LT
1083}
1084
e2fdd7fd
DM
1085#ifdef CONFIG_KGDB
1086void kgdb_roundup_cpus(unsigned long flags)
1087{
1088 smp_cross_call(&xcall_kgdb_capture, 0, 0, 0);
1089}
1090#endif
1091
1da177e4
LT
1092void smp_report_regs(void)
1093{
1094 smp_cross_call(&xcall_report_regs, 0, 0, 0);
1095}
1096
1da177e4
LT
1097/* We know that the window frames of the user have been flushed
1098 * to the stack before we get here because all callers of us
1099 * are flush_tlb_*() routines, and these run after flush_cache_*()
1100 * which performs the flushw.
1101 *
1102 * The SMP TLB coherency scheme we use works as follows:
1103 *
1104 * 1) mm->cpu_vm_mask is a bit mask of which cpus an address
1105 * space has (potentially) executed on, this is the heuristic
1106 * we use to avoid doing cross calls.
1107 *
1108 * Also, for flushing from kswapd and also for clones, we
1109 * use cpu_vm_mask as the list of cpus to make run the TLB.
1110 *
1111 * 2) TLB context numbers are shared globally across all processors
1112 * in the system, this allows us to play several games to avoid
1113 * cross calls.
1114 *
1115 * One invariant is that when a cpu switches to a process, and
1116 * that processes tsk->active_mm->cpu_vm_mask does not have the
1117 * current cpu's bit set, that tlb context is flushed locally.
1118 *
1119 * If the address space is non-shared (ie. mm->count == 1) we avoid
1120 * cross calls when we want to flush the currently running process's
1121 * tlb state. This is done by clearing all cpu bits except the current
1122 * processor's in current->active_mm->cpu_vm_mask and performing the
1123 * flush locally only. This will force any subsequent cpus which run
1124 * this task to flush the context from the local tlb if the process
1125 * migrates to another cpu (again).
1126 *
1127 * 3) For shared address spaces (threads) and swapping we bite the
1128 * bullet for most cases and perform the cross call (but only to
1129 * the cpus listed in cpu_vm_mask).
1130 *
1131 * The performance gain from "optimizing" away the cross call for threads is
1132 * questionable (in theory the big win for threads is the massive sharing of
1133 * address space state across processors).
1134 */
62dbec78
DM
1135
1136/* This currently is only used by the hugetlb arch pre-fault
1137 * hook on UltraSPARC-III+ and later when changing the pagesize
1138 * bits of the context register for an address space.
1139 */
1da177e4
LT
1140void smp_flush_tlb_mm(struct mm_struct *mm)
1141{
62dbec78
DM
1142 u32 ctx = CTX_HWBITS(mm->context);
1143 int cpu = get_cpu();
1da177e4 1144
62dbec78
DM
1145 if (atomic_read(&mm->mm_users) == 1) {
1146 mm->cpu_vm_mask = cpumask_of_cpu(cpu);
1147 goto local_flush_and_out;
1148 }
1da177e4 1149
62dbec78
DM
1150 smp_cross_call_masked(&xcall_flush_tlb_mm,
1151 ctx, 0, 0,
1152 mm->cpu_vm_mask);
1da177e4 1153
62dbec78
DM
1154local_flush_and_out:
1155 __flush_tlb_mm(ctx, SECONDARY_CONTEXT);
1da177e4 1156
62dbec78 1157 put_cpu();
1da177e4
LT
1158}
1159
1160void smp_flush_tlb_pending(struct mm_struct *mm, unsigned long nr, unsigned long *vaddrs)
1161{
1162 u32 ctx = CTX_HWBITS(mm->context);
1163 int cpu = get_cpu();
1164
dedeb002 1165 if (mm == current->active_mm && atomic_read(&mm->mm_users) == 1)
1da177e4 1166 mm->cpu_vm_mask = cpumask_of_cpu(cpu);
dedeb002
HD
1167 else
1168 smp_cross_call_masked(&xcall_flush_tlb_pending,
1169 ctx, nr, (unsigned long) vaddrs,
1170 mm->cpu_vm_mask);
1da177e4 1171
1da177e4
LT
1172 __flush_tlb_pending(ctx, nr, vaddrs);
1173
1174 put_cpu();
1175}
1176
1177void smp_flush_tlb_kernel_range(unsigned long start, unsigned long end)
1178{
1179 start &= PAGE_MASK;
1180 end = PAGE_ALIGN(end);
1181 if (start != end) {
1182 smp_cross_call(&xcall_flush_tlb_kernel_range,
1183 0, start, end);
1184
1185 __flush_tlb_kernel_range(start, end);
1186 }
1187}
1188
1189/* CPU capture. */
1190/* #define CAPTURE_DEBUG */
1191extern unsigned long xcall_capture;
1192
1193static atomic_t smp_capture_depth = ATOMIC_INIT(0);
1194static atomic_t smp_capture_registry = ATOMIC_INIT(0);
1195static unsigned long penguins_are_doing_time;
1196
1197void smp_capture(void)
1198{
1199 int result = atomic_add_ret(1, &smp_capture_depth);
1200
1201 if (result == 1) {
1202 int ncpus = num_online_cpus();
1203
1204#ifdef CAPTURE_DEBUG
1205 printk("CPU[%d]: Sending penguins to jail...",
1206 smp_processor_id());
1207#endif
1208 penguins_are_doing_time = 1;
4f07118f 1209 membar_storestore_loadstore();
1da177e4
LT
1210 atomic_inc(&smp_capture_registry);
1211 smp_cross_call(&xcall_capture, 0, 0, 0);
1212 while (atomic_read(&smp_capture_registry) != ncpus)
4f07118f 1213 rmb();
1da177e4
LT
1214#ifdef CAPTURE_DEBUG
1215 printk("done\n");
1216#endif
1217 }
1218}
1219
1220void smp_release(void)
1221{
1222 if (atomic_dec_and_test(&smp_capture_depth)) {
1223#ifdef CAPTURE_DEBUG
1224 printk("CPU[%d]: Giving pardon to "
1225 "imprisoned penguins\n",
1226 smp_processor_id());
1227#endif
1228 penguins_are_doing_time = 0;
4f07118f 1229 membar_storeload_storestore();
1da177e4
LT
1230 atomic_dec(&smp_capture_registry);
1231 }
1232}
1233
1234/* Imprisoned penguins run with %pil == 15, but PSTATE_IE set, so they
1235 * can service tlb flush xcalls...
1236 */
1237extern void prom_world(int);
96c6e0d8 1238
1da177e4
LT
1239void smp_penguin_jailcell(int irq, struct pt_regs *regs)
1240{
1da177e4
LT
1241 clear_softint(1 << irq);
1242
2664ef44
DM
1243 irq_enter();
1244
1da177e4
LT
1245 preempt_disable();
1246
1247 __asm__ __volatile__("flushw");
1da177e4
LT
1248 prom_world(1);
1249 atomic_inc(&smp_capture_registry);
4f07118f 1250 membar_storeload_storestore();
1da177e4 1251 while (penguins_are_doing_time)
4f07118f 1252 rmb();
1da177e4
LT
1253 atomic_dec(&smp_capture_registry);
1254 prom_world(0);
1255
1256 preempt_enable();
2664ef44
DM
1257
1258 irq_exit();
1da177e4
LT
1259}
1260
1da177e4 1261/* /proc/profile writes can call this, don't __init it please. */
1da177e4
LT
1262int setup_profiling_timer(unsigned int multiplier)
1263{
777a4475 1264 return -EINVAL;
1da177e4
LT
1265}
1266
1267void __init smp_prepare_cpus(unsigned int max_cpus)
1268{
1da177e4
LT
1269}
1270
5cbc3073 1271void __devinit smp_prepare_boot_cpu(void)
7abea921 1272{
7abea921
DM
1273}
1274
5cbc3073 1275void __devinit smp_fill_in_sib_core_maps(void)
1da177e4 1276{
5cbc3073
DM
1277 unsigned int i;
1278
e0204409 1279 for_each_present_cpu(i) {
5cbc3073
DM
1280 unsigned int j;
1281
39dd992a 1282 cpus_clear(cpu_core_map[i]);
5cbc3073 1283 if (cpu_data(i).core_id == 0) {
f78eae2e 1284 cpu_set(i, cpu_core_map[i]);
5cbc3073
DM
1285 continue;
1286 }
1287
e0204409 1288 for_each_present_cpu(j) {
5cbc3073
DM
1289 if (cpu_data(i).core_id ==
1290 cpu_data(j).core_id)
f78eae2e
DM
1291 cpu_set(j, cpu_core_map[i]);
1292 }
1293 }
1294
e0204409 1295 for_each_present_cpu(i) {
f78eae2e
DM
1296 unsigned int j;
1297
d5a7430d 1298 cpus_clear(per_cpu(cpu_sibling_map, i));
f78eae2e 1299 if (cpu_data(i).proc_id == -1) {
d5a7430d 1300 cpu_set(i, per_cpu(cpu_sibling_map, i));
f78eae2e
DM
1301 continue;
1302 }
1303
e0204409 1304 for_each_present_cpu(j) {
f78eae2e
DM
1305 if (cpu_data(i).proc_id ==
1306 cpu_data(j).proc_id)
d5a7430d 1307 cpu_set(j, per_cpu(cpu_sibling_map, i));
5cbc3073
DM
1308 }
1309 }
1da177e4
LT
1310}
1311
b282b6f8 1312int __cpuinit __cpu_up(unsigned int cpu)
1da177e4
LT
1313{
1314 int ret = smp_boot_one_cpu(cpu);
1315
1316 if (!ret) {
1317 cpu_set(cpu, smp_commenced_mask);
1318 while (!cpu_isset(cpu, cpu_online_map))
1319 mb();
1320 if (!cpu_isset(cpu, cpu_online_map)) {
1321 ret = -ENODEV;
1322 } else {
02fead75
DM
1323 /* On SUN4V, writes to %tick and %stick are
1324 * not allowed.
1325 */
1326 if (tlb_type != hypervisor)
1327 smp_synchronize_one_tick(cpu);
1da177e4
LT
1328 }
1329 }
1330 return ret;
1331}
1332
4f0234f4 1333#ifdef CONFIG_HOTPLUG_CPU
e0204409
DM
1334void cpu_play_dead(void)
1335{
1336 int cpu = smp_processor_id();
1337 unsigned long pstate;
1338
1339 idle_task_exit();
1340
1341 if (tlb_type == hypervisor) {
1342 struct trap_per_cpu *tb = &trap_block[cpu];
1343
1344 sun4v_cpu_qconf(HV_CPU_QUEUE_CPU_MONDO,
1345 tb->cpu_mondo_pa, 0);
1346 sun4v_cpu_qconf(HV_CPU_QUEUE_DEVICE_MONDO,
1347 tb->dev_mondo_pa, 0);
1348 sun4v_cpu_qconf(HV_CPU_QUEUE_RES_ERROR,
1349 tb->resum_mondo_pa, 0);
1350 sun4v_cpu_qconf(HV_CPU_QUEUE_NONRES_ERROR,
1351 tb->nonresum_mondo_pa, 0);
1352 }
1353
1354 cpu_clear(cpu, smp_commenced_mask);
1355 membar_safe("#Sync");
1356
1357 local_irq_disable();
1358
1359 __asm__ __volatile__(
1360 "rdpr %%pstate, %0\n\t"
1361 "wrpr %0, %1, %%pstate"
1362 : "=r" (pstate)
1363 : "i" (PSTATE_IE));
1364
1365 while (1)
1366 barrier();
1367}
1368
4f0234f4
DM
1369int __cpu_disable(void)
1370{
e0204409
DM
1371 int cpu = smp_processor_id();
1372 cpuinfo_sparc *c;
1373 int i;
1374
1375 for_each_cpu_mask(i, cpu_core_map[cpu])
1376 cpu_clear(cpu, cpu_core_map[i]);
1377 cpus_clear(cpu_core_map[cpu]);
1378
d5a7430d
MT
1379 for_each_cpu_mask(i, per_cpu(cpu_sibling_map, cpu))
1380 cpu_clear(cpu, per_cpu(cpu_sibling_map, i));
1381 cpus_clear(per_cpu(cpu_sibling_map, cpu));
e0204409
DM
1382
1383 c = &cpu_data(cpu);
1384
1385 c->core_id = 0;
1386 c->proc_id = -1;
1387
1388 spin_lock(&call_lock);
1389 cpu_clear(cpu, cpu_online_map);
1390 spin_unlock(&call_lock);
1391
1392 smp_wmb();
1393
1394 /* Make sure no interrupts point to this cpu. */
1395 fixup_irqs();
1396
1397 local_irq_enable();
1398 mdelay(1);
1399 local_irq_disable();
1400
1401 return 0;
4f0234f4
DM
1402}
1403
1404void __cpu_die(unsigned int cpu)
1405{
e0204409
DM
1406 int i;
1407
1408 for (i = 0; i < 100; i++) {
1409 smp_rmb();
1410 if (!cpu_isset(cpu, smp_commenced_mask))
1411 break;
1412 msleep(100);
1413 }
1414 if (cpu_isset(cpu, smp_commenced_mask)) {
1415 printk(KERN_ERR "CPU %u didn't die...\n", cpu);
1416 } else {
1417#if defined(CONFIG_SUN_LDOMS)
1418 unsigned long hv_err;
1419 int limit = 100;
1420
1421 do {
1422 hv_err = sun4v_cpu_stop(cpu);
1423 if (hv_err == HV_EOK) {
1424 cpu_clear(cpu, cpu_present_map);
1425 break;
1426 }
1427 } while (--limit > 0);
1428 if (limit <= 0) {
1429 printk(KERN_ERR "sun4v_cpu_stop() fails err=%lu\n",
1430 hv_err);
1431 }
1432#endif
1433 }
4f0234f4
DM
1434}
1435#endif
1436
1da177e4
LT
1437void __init smp_cpus_done(unsigned int max_cpus)
1438{
1da177e4
LT
1439}
1440
1da177e4
LT
1441void smp_send_reschedule(int cpu)
1442{
64c7c8f8 1443 smp_receive_signal(cpu);
1da177e4
LT
1444}
1445
1446/* This is a nop because we capture all other cpus
1447 * anyways when making the PROM active.
1448 */
1449void smp_send_stop(void)
1450{
1451}
1452
d369ddd2
DM
1453unsigned long __per_cpu_base __read_mostly;
1454unsigned long __per_cpu_shift __read_mostly;
1da177e4
LT
1455
1456EXPORT_SYMBOL(__per_cpu_base);
1457EXPORT_SYMBOL(__per_cpu_shift);
1458
5cbc3073 1459void __init real_setup_per_cpu_areas(void)
1da177e4 1460{
b9709456 1461 unsigned long paddr, goal, size, i;
1da177e4 1462 char *ptr;
1da177e4
LT
1463
1464 /* Copy section for each CPU (we discard the original) */
5a089006
DM
1465 goal = PERCPU_ENOUGH_ROOM;
1466
b6e3590f
JF
1467 __per_cpu_shift = PAGE_SHIFT;
1468 for (size = PAGE_SIZE; size < goal; size <<= 1UL)
1da177e4
LT
1469 __per_cpu_shift++;
1470
b9709456
DM
1471 paddr = lmb_alloc(size * NR_CPUS, PAGE_SIZE);
1472 if (!paddr) {
1473 prom_printf("Cannot allocate per-cpu memory.\n");
1474 prom_halt();
1475 }
1da177e4 1476
b9709456 1477 ptr = __va(paddr);
1da177e4
LT
1478 __per_cpu_base = ptr - __per_cpu_start;
1479
1da177e4
LT
1480 for (i = 0; i < NR_CPUS; i++, ptr += size)
1481 memcpy(ptr, __per_cpu_start, __per_cpu_end - __per_cpu_start);
951bc82c
DM
1482
1483 /* Setup %g5 for the boot cpu. */
1484 __local_per_cpu_offset = __per_cpu_offset(smp_processor_id());
1da177e4 1485}
This page took 0.454632 seconds and 5 git commands to generate.