Merge tag 'ext4_for_linus' of git://git.kernel.org/pub/scm/linux/kernel/git/tytso...
[deliverable/linux.git] / arch / x86 / crypto / sha1_ssse3_glue.c
CommitLineData
66be8951
MK
1/*
2 * Cryptographic API.
3 *
4 * Glue code for the SHA1 Secure Hash Algorithm assembler implementation using
5 * Supplemental SSE3 instructions.
6 *
7 * This file is based on sha1_generic.c
8 *
9 * Copyright (c) Alan Smithee.
10 * Copyright (c) Andrew McDonald <andrew@mcdonald.org.uk>
11 * Copyright (c) Jean-Francois Dive <jef@linuxbe.org>
12 * Copyright (c) Mathias Krause <minipli@googlemail.com>
7c1da8d0 13 * Copyright (c) Chandramouli Narayanan <mouli@linux.intel.com>
66be8951
MK
14 *
15 * This program is free software; you can redistribute it and/or modify it
16 * under the terms of the GNU General Public License as published by the Free
17 * Software Foundation; either version 2 of the License, or (at your option)
18 * any later version.
19 *
20 */
21
22#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
23
24#include <crypto/internal/hash.h>
25#include <linux/init.h>
26#include <linux/module.h>
27#include <linux/mm.h>
28#include <linux/cryptohash.h>
29#include <linux/types.h>
30#include <crypto/sha.h>
824b4376 31#include <crypto/sha1_base.h>
df6b35f4 32#include <asm/fpu/api.h>
66be8951
MK
33
34
35asmlinkage void sha1_transform_ssse3(u32 *digest, const char *data,
36 unsigned int rounds);
65df5774 37#ifdef CONFIG_AS_AVX
66be8951
MK
38asmlinkage void sha1_transform_avx(u32 *digest, const char *data,
39 unsigned int rounds);
40#endif
7c1da8d0 41#ifdef CONFIG_AS_AVX2
42#define SHA1_AVX2_BLOCK_OPTSIZE 4 /* optimal 4*64 bytes of SHA1 blocks */
43
44asmlinkage void sha1_transform_avx2(u32 *digest, const char *data,
824b4376 45 unsigned int rounds);
7c1da8d0 46#endif
66be8951 47
824b4376 48static void (*sha1_transform_asm)(u32 *, const char *, unsigned int);
66be8951
MK
49
50static int sha1_ssse3_update(struct shash_desc *desc, const u8 *data,
51 unsigned int len)
52{
53 struct sha1_state *sctx = shash_desc_ctx(desc);
66be8951 54
824b4376
AB
55 if (!irq_fpu_usable() ||
56 (sctx->count % SHA1_BLOCK_SIZE) + len < SHA1_BLOCK_SIZE)
57 return crypto_sha1_update(desc, data, len);
66be8951 58
824b4376
AB
59 /* make sure casting to sha1_block_fn() is safe */
60 BUILD_BUG_ON(offsetof(struct sha1_state, state) != 0);
66be8951 61
824b4376
AB
62 kernel_fpu_begin();
63 sha1_base_do_update(desc, data, len,
64 (sha1_block_fn *)sha1_transform_asm);
65 kernel_fpu_end();
66be8951
MK
66
67 return 0;
68}
69
824b4376
AB
70static int sha1_ssse3_finup(struct shash_desc *desc, const u8 *data,
71 unsigned int len, u8 *out)
66be8951 72{
824b4376
AB
73 if (!irq_fpu_usable())
74 return crypto_sha1_finup(desc, data, len, out);
66be8951 75
824b4376
AB
76 kernel_fpu_begin();
77 if (len)
78 sha1_base_do_update(desc, data, len,
79 (sha1_block_fn *)sha1_transform_asm);
80 sha1_base_do_finalize(desc, (sha1_block_fn *)sha1_transform_asm);
81 kernel_fpu_end();
66be8951 82
824b4376 83 return sha1_base_finish(desc, out);
66be8951
MK
84}
85
824b4376
AB
86/* Add padding and return the message digest. */
87static int sha1_ssse3_final(struct shash_desc *desc, u8 *out)
66be8951 88{
824b4376 89 return sha1_ssse3_finup(desc, NULL, 0, out);
66be8951
MK
90}
91
7c1da8d0 92#ifdef CONFIG_AS_AVX2
93static void sha1_apply_transform_avx2(u32 *digest, const char *data,
94 unsigned int rounds)
95{
96 /* Select the optimal transform based on data block size */
97 if (rounds >= SHA1_AVX2_BLOCK_OPTSIZE)
98 sha1_transform_avx2(digest, data, rounds);
99 else
100 sha1_transform_avx(digest, data, rounds);
101}
102#endif
103
66be8951
MK
104static struct shash_alg alg = {
105 .digestsize = SHA1_DIGEST_SIZE,
824b4376 106 .init = sha1_base_init,
66be8951
MK
107 .update = sha1_ssse3_update,
108 .final = sha1_ssse3_final,
824b4376 109 .finup = sha1_ssse3_finup,
66be8951 110 .descsize = sizeof(struct sha1_state),
66be8951
MK
111 .base = {
112 .cra_name = "sha1",
113 .cra_driver_name= "sha1-ssse3",
114 .cra_priority = 150,
115 .cra_flags = CRYPTO_ALG_TYPE_SHASH,
116 .cra_blocksize = SHA1_BLOCK_SIZE,
117 .cra_module = THIS_MODULE,
118 }
119};
120
65df5774 121#ifdef CONFIG_AS_AVX
66be8951
MK
122static bool __init avx_usable(void)
123{
d1e50966
IM
124 if (!cpu_has_xfeatures(XSTATE_SSE | XSTATE_YMM, NULL)) {
125 if (cpu_has_avx)
126 pr_info("AVX detected but unusable.\n");
66be8951
MK
127 return false;
128 }
129
130 return true;
131}
6ca5afb8
MK
132
133#ifdef CONFIG_AS_AVX2
134static bool __init avx2_usable(void)
135{
136 if (avx_usable() && cpu_has_avx2 && boot_cpu_has(X86_FEATURE_BMI1) &&
137 boot_cpu_has(X86_FEATURE_BMI2))
138 return true;
139
140 return false;
141}
142#endif
66be8951
MK
143#endif
144
145static int __init sha1_ssse3_mod_init(void)
146{
7c1da8d0 147 char *algo_name;
6ca5afb8 148
66be8951 149 /* test for SSSE3 first */
7c1da8d0 150 if (cpu_has_ssse3) {
66be8951 151 sha1_transform_asm = sha1_transform_ssse3;
7c1da8d0 152 algo_name = "SSSE3";
153 }
66be8951 154
65df5774 155#ifdef CONFIG_AS_AVX
66be8951 156 /* allow AVX to override SSSE3, it's a little faster */
7c1da8d0 157 if (avx_usable()) {
6ca5afb8
MK
158 sha1_transform_asm = sha1_transform_avx;
159 algo_name = "AVX";
7c1da8d0 160#ifdef CONFIG_AS_AVX2
6ca5afb8
MK
161 /* allow AVX2 to override AVX, it's a little faster */
162 if (avx2_usable()) {
7c1da8d0 163 sha1_transform_asm = sha1_apply_transform_avx2;
164 algo_name = "AVX2";
165 }
166#endif
167 }
66be8951
MK
168#endif
169
170 if (sha1_transform_asm) {
7c1da8d0 171 pr_info("Using %s optimized SHA-1 implementation\n", algo_name);
66be8951
MK
172 return crypto_register_shash(&alg);
173 }
7c1da8d0 174 pr_info("Neither AVX nor AVX2 nor SSSE3 is available/usable.\n");
66be8951
MK
175
176 return -ENODEV;
177}
178
179static void __exit sha1_ssse3_mod_fini(void)
180{
181 crypto_unregister_shash(&alg);
182}
183
184module_init(sha1_ssse3_mod_init);
185module_exit(sha1_ssse3_mod_fini);
186
187MODULE_LICENSE("GPL");
188MODULE_DESCRIPTION("SHA1 Secure Hash Algorithm, Supplemental SSE3 accelerated");
189
5d26a105 190MODULE_ALIAS_CRYPTO("sha1");
This page took 0.21229 seconds and 5 git commands to generate.