Merge tag 'scsi-misc' of git://git.kernel.org/pub/scm/linux/kernel/git/jejb/scsi
[deliverable/linux.git] / arch / x86 / entry / entry_32.S
CommitLineData
1da177e4 1/*
a49976d1 2 * Copyright (C) 1991,1992 Linus Torvalds
1da177e4 3 *
a49976d1 4 * entry_32.S contains the system-call and low-level fault and trap handling routines.
1da177e4 5 *
39e8701f 6 * Stack layout while running C code:
a49976d1
IM
7 * ptrace needs to have all registers on the stack.
8 * If the order here is changed, it needs to be
9 * updated in fork.c:copy_process(), signal.c:do_signal(),
1da177e4
LT
10 * ptrace.c and ptrace.h
11 *
12 * 0(%esp) - %ebx
13 * 4(%esp) - %ecx
14 * 8(%esp) - %edx
9b47feb7 15 * C(%esp) - %esi
1da177e4
LT
16 * 10(%esp) - %edi
17 * 14(%esp) - %ebp
18 * 18(%esp) - %eax
19 * 1C(%esp) - %ds
20 * 20(%esp) - %es
464d1a78 21 * 24(%esp) - %fs
ccbeed3a
TH
22 * 28(%esp) - %gs saved iff !CONFIG_X86_32_LAZY_GS
23 * 2C(%esp) - orig_eax
24 * 30(%esp) - %eip
25 * 34(%esp) - %cs
26 * 38(%esp) - %eflags
27 * 3C(%esp) - %oldesp
28 * 40(%esp) - %oldss
1da177e4
LT
29 */
30
1da177e4 31#include <linux/linkage.h>
d7e7528b 32#include <linux/err.h>
1da177e4 33#include <asm/thread_info.h>
55f327fa 34#include <asm/irqflags.h>
1da177e4
LT
35#include <asm/errno.h>
36#include <asm/segment.h>
37#include <asm/smp.h>
0341c14d 38#include <asm/page_types.h>
be44d2aa 39#include <asm/percpu.h>
ab68ed98 40#include <asm/processor-flags.h>
395a59d0 41#include <asm/ftrace.h>
9b7dc567 42#include <asm/irq_vectors.h>
cd4d09ec 43#include <asm/cpufeatures.h>
b4ca46e4 44#include <asm/alternative-asm.h>
6837a54d 45#include <asm/asm.h>
e59d1b0a 46#include <asm/smap.h>
1da177e4 47
ea714547
JO
48 .section .entry.text, "ax"
49
139ec7c4
RR
50/*
51 * We use macros for low-level operations which need to be overridden
52 * for paravirtualization. The following will never clobber any registers:
53 * INTERRUPT_RETURN (aka. "iret")
54 * GET_CR0_INTO_EAX (aka. "movl %cr0, %eax")
d75cd22f 55 * ENABLE_INTERRUPTS_SYSEXIT (aka "sti; sysexit").
139ec7c4
RR
56 *
57 * For DISABLE_INTERRUPTS/ENABLE_INTERRUPTS (aka "cli"/"sti"), you must
58 * specify what registers can be overwritten (CLBR_NONE, CLBR_EAX/EDX/ECX/ANY).
59 * Allowing a register to be clobbered can shrink the paravirt replacement
60 * enough to patch inline, increasing performance.
61 */
62
1da177e4 63#ifdef CONFIG_PREEMPT
a49976d1 64# define preempt_stop(clobbers) DISABLE_INTERRUPTS(clobbers); TRACE_IRQS_OFF
1da177e4 65#else
a49976d1
IM
66# define preempt_stop(clobbers)
67# define resume_kernel restore_all
1da177e4
LT
68#endif
69
55f327fa
IM
70.macro TRACE_IRQS_IRET
71#ifdef CONFIG_TRACE_IRQFLAGS
a49976d1
IM
72 testl $X86_EFLAGS_IF, PT_EFLAGS(%esp) # interrupts off?
73 jz 1f
55f327fa
IM
74 TRACE_IRQS_ON
751:
76#endif
77.endm
78
ccbeed3a
TH
79/*
80 * User gs save/restore
81 *
82 * %gs is used for userland TLS and kernel only uses it for stack
83 * canary which is required to be at %gs:20 by gcc. Read the comment
84 * at the top of stackprotector.h for more info.
85 *
86 * Local labels 98 and 99 are used.
87 */
88#ifdef CONFIG_X86_32_LAZY_GS
89
90 /* unfortunately push/pop can't be no-op */
91.macro PUSH_GS
a49976d1 92 pushl $0
ccbeed3a
TH
93.endm
94.macro POP_GS pop=0
a49976d1 95 addl $(4 + \pop), %esp
ccbeed3a
TH
96.endm
97.macro POP_GS_EX
98.endm
99
100 /* all the rest are no-op */
101.macro PTGS_TO_GS
102.endm
103.macro PTGS_TO_GS_EX
104.endm
105.macro GS_TO_REG reg
106.endm
107.macro REG_TO_PTGS reg
108.endm
109.macro SET_KERNEL_GS reg
110.endm
111
112#else /* CONFIG_X86_32_LAZY_GS */
113
114.macro PUSH_GS
a49976d1 115 pushl %gs
ccbeed3a
TH
116.endm
117
118.macro POP_GS pop=0
a49976d1 11998: popl %gs
ccbeed3a 120 .if \pop <> 0
9b47feb7 121 add $\pop, %esp
ccbeed3a
TH
122 .endif
123.endm
124.macro POP_GS_EX
125.pushsection .fixup, "ax"
a49976d1
IM
12699: movl $0, (%esp)
127 jmp 98b
ccbeed3a 128.popsection
a49976d1 129 _ASM_EXTABLE(98b, 99b)
ccbeed3a
TH
130.endm
131
132.macro PTGS_TO_GS
a49976d1 13398: mov PT_GS(%esp), %gs
ccbeed3a
TH
134.endm
135.macro PTGS_TO_GS_EX
136.pushsection .fixup, "ax"
a49976d1
IM
13799: movl $0, PT_GS(%esp)
138 jmp 98b
ccbeed3a 139.popsection
a49976d1 140 _ASM_EXTABLE(98b, 99b)
ccbeed3a
TH
141.endm
142
143.macro GS_TO_REG reg
a49976d1 144 movl %gs, \reg
ccbeed3a
TH
145.endm
146.macro REG_TO_PTGS reg
a49976d1 147 movl \reg, PT_GS(%esp)
ccbeed3a
TH
148.endm
149.macro SET_KERNEL_GS reg
a49976d1
IM
150 movl $(__KERNEL_STACK_CANARY), \reg
151 movl \reg, %gs
ccbeed3a
TH
152.endm
153
a49976d1 154#endif /* CONFIG_X86_32_LAZY_GS */
ccbeed3a 155
150ac78d 156.macro SAVE_ALL pt_regs_ax=%eax
f0d96110 157 cld
ccbeed3a 158 PUSH_GS
a49976d1
IM
159 pushl %fs
160 pushl %es
161 pushl %ds
150ac78d 162 pushl \pt_regs_ax
a49976d1
IM
163 pushl %ebp
164 pushl %edi
165 pushl %esi
166 pushl %edx
167 pushl %ecx
168 pushl %ebx
169 movl $(__USER_DS), %edx
170 movl %edx, %ds
171 movl %edx, %es
172 movl $(__KERNEL_PERCPU), %edx
173 movl %edx, %fs
ccbeed3a 174 SET_KERNEL_GS %edx
f0d96110 175.endm
1da177e4 176
f0d96110 177.macro RESTORE_INT_REGS
a49976d1
IM
178 popl %ebx
179 popl %ecx
180 popl %edx
181 popl %esi
182 popl %edi
183 popl %ebp
184 popl %eax
f0d96110 185.endm
1da177e4 186
ccbeed3a 187.macro RESTORE_REGS pop=0
f0d96110 188 RESTORE_INT_REGS
a49976d1
IM
1891: popl %ds
1902: popl %es
1913: popl %fs
ccbeed3a 192 POP_GS \pop
f0d96110 193.pushsection .fixup, "ax"
a49976d1
IM
1944: movl $0, (%esp)
195 jmp 1b
1965: movl $0, (%esp)
197 jmp 2b
1986: movl $0, (%esp)
199 jmp 3b
f95d47ca 200.popsection
a49976d1
IM
201 _ASM_EXTABLE(1b, 4b)
202 _ASM_EXTABLE(2b, 5b)
203 _ASM_EXTABLE(3b, 6b)
ccbeed3a 204 POP_GS_EX
f0d96110 205.endm
1da177e4 206
1da177e4 207ENTRY(ret_from_fork)
a49976d1
IM
208 pushl %eax
209 call schedule_tail
1da177e4 210 GET_THREAD_INFO(%ebp)
a49976d1
IM
211 popl %eax
212 pushl $0x0202 # Reset kernel eflags
131484c8 213 popfl
39e8701f
AL
214
215 /* When we fork, we trace the syscall return in the child, too. */
216 movl %esp, %eax
217 call syscall_return_slowpath
218 jmp restore_all
47a55cd7 219END(ret_from_fork)
1da177e4 220
22e2430d 221ENTRY(ret_from_kernel_thread)
a49976d1
IM
222 pushl %eax
223 call schedule_tail
6783eaa2 224 GET_THREAD_INFO(%ebp)
a49976d1
IM
225 popl %eax
226 pushl $0x0202 # Reset kernel eflags
131484c8 227 popfl
a49976d1
IM
228 movl PT_EBP(%esp), %eax
229 call *PT_EBX(%esp)
230 movl $0, PT_EAX(%esp)
39e8701f
AL
231
232 /*
233 * Kernel threads return to userspace as if returning from a syscall.
234 * We should check whether anything actually uses this path and, if so,
235 * consider switching it over to ret_from_fork.
236 */
237 movl %esp, %eax
238 call syscall_return_slowpath
239 jmp restore_all
22e2430d 240ENDPROC(ret_from_kernel_thread)
6783eaa2 241
1da177e4
LT
242/*
243 * Return to user mode is not as complex as all this looks,
244 * but we want the default path for a system call return to
245 * go as quickly as possible which is why some of this is
246 * less clear than it otherwise should be.
247 */
248
249 # userspace resumption stub bypassing syscall exit tracing
250 ALIGN
251ret_from_exception:
139ec7c4 252 preempt_stop(CLBR_ANY)
1da177e4
LT
253ret_from_intr:
254 GET_THREAD_INFO(%ebp)
29a2e283 255#ifdef CONFIG_VM86
a49976d1
IM
256 movl PT_EFLAGS(%esp), %eax # mix EFLAGS and CS
257 movb PT_CS(%esp), %al
258 andl $(X86_EFLAGS_VM | SEGMENT_RPL_MASK), %eax
29a2e283
DA
259#else
260 /*
6783eaa2 261 * We can be coming here from child spawned by kernel_thread().
29a2e283 262 */
a49976d1
IM
263 movl PT_CS(%esp), %eax
264 andl $SEGMENT_RPL_MASK, %eax
29a2e283 265#endif
a49976d1
IM
266 cmpl $USER_RPL, %eax
267 jb resume_kernel # not returning to v8086 or userspace
f95d47ca 268
1da177e4 269ENTRY(resume_userspace)
5d73fc70 270 DISABLE_INTERRUPTS(CLBR_ANY)
e32e58a9 271 TRACE_IRQS_OFF
5d73fc70
AL
272 movl %esp, %eax
273 call prepare_exit_to_usermode
a49976d1 274 jmp restore_all
47a55cd7 275END(ret_from_exception)
1da177e4
LT
276
277#ifdef CONFIG_PREEMPT
278ENTRY(resume_kernel)
139ec7c4 279 DISABLE_INTERRUPTS(CLBR_ANY)
1da177e4 280need_resched:
a49976d1
IM
281 cmpl $0, PER_CPU_VAR(__preempt_count)
282 jnz restore_all
283 testl $X86_EFLAGS_IF, PT_EFLAGS(%esp) # interrupts off (exception path) ?
284 jz restore_all
285 call preempt_schedule_irq
286 jmp need_resched
47a55cd7 287END(resume_kernel)
1da177e4
LT
288#endif
289
f2b37575
AL
290GLOBAL(__begin_SYSENTER_singlestep_region)
291/*
292 * All code from here through __end_SYSENTER_singlestep_region is subject
293 * to being single-stepped if a user program sets TF and executes SYSENTER.
294 * There is absolutely nothing that we can do to prevent this from happening
295 * (thanks Intel!). To keep our handling of this situation as simple as
296 * possible, we handle TF just like AC and NT, except that our #DB handler
297 * will ignore all of the single-step traps generated in this range.
298 */
299
300#ifdef CONFIG_XEN
301/*
302 * Xen doesn't set %esp to be precisely what the normal SYSENTER
303 * entry point expects, so fix it up before using the normal path.
304 */
305ENTRY(xen_sysenter_target)
306 addl $5*4, %esp /* remove xen-provided frame */
307 jmp sysenter_past_esp
308#endif
309
fda57b22
AL
310/*
311 * 32-bit SYSENTER entry.
312 *
313 * 32-bit system calls through the vDSO's __kernel_vsyscall enter here
314 * if X86_FEATURE_SEP is available. This is the preferred system call
315 * entry on 32-bit systems.
316 *
317 * The SYSENTER instruction, in principle, should *only* occur in the
318 * vDSO. In practice, a small number of Android devices were shipped
319 * with a copy of Bionic that inlined a SYSENTER instruction. This
320 * never happened in any of Google's Bionic versions -- it only happened
321 * in a narrow range of Intel-provided versions.
322 *
323 * SYSENTER loads SS, ESP, CS, and EIP from previously programmed MSRs.
324 * IF and VM in RFLAGS are cleared (IOW: interrupts are off).
325 * SYSENTER does not save anything on the stack,
326 * and does not save old EIP (!!!), ESP, or EFLAGS.
327 *
328 * To avoid losing track of EFLAGS.VM (and thus potentially corrupting
329 * user and/or vm86 state), we explicitly disable the SYSENTER
330 * instruction in vm86 mode by reprogramming the MSRs.
331 *
332 * Arguments:
333 * eax system call number
334 * ebx arg1
335 * ecx arg2
336 * edx arg3
337 * esi arg4
338 * edi arg5
339 * ebp user stack
340 * 0(%ebp) arg6
341 */
4c8cd0c5 342ENTRY(entry_SYSENTER_32)
a49976d1 343 movl TSS_sysenter_sp0(%esp), %esp
1da177e4 344sysenter_past_esp:
5f310f73 345 pushl $__USER_DS /* pt_regs->ss */
30bfa7b3 346 pushl %ebp /* pt_regs->sp (stashed in bp) */
5f310f73
AL
347 pushfl /* pt_regs->flags (except IF = 0) */
348 orl $X86_EFLAGS_IF, (%esp) /* Fix IF */
349 pushl $__USER_CS /* pt_regs->cs */
350 pushl $0 /* pt_regs->ip = 0 (placeholder) */
351 pushl %eax /* pt_regs->orig_ax */
352 SAVE_ALL pt_regs_ax=$-ENOSYS /* save rest */
353
67f590e8 354 /*
f2b37575
AL
355 * SYSENTER doesn't filter flags, so we need to clear NT, AC
356 * and TF ourselves. To save a few cycles, we can check whether
67f590e8
AL
357 * either was set instead of doing an unconditional popfq.
358 * This needs to happen before enabling interrupts so that
359 * we don't get preempted with NT set.
360 *
f2b37575
AL
361 * If TF is set, we will single-step all the way to here -- do_debug
362 * will ignore all the traps. (Yes, this is slow, but so is
363 * single-stepping in general. This allows us to avoid having
364 * a more complicated code to handle the case where a user program
365 * forces us to single-step through the SYSENTER entry code.)
366 *
67f590e8
AL
367 * NB.: .Lsysenter_fix_flags is a label with the code under it moved
368 * out-of-line as an optimization: NT is unlikely to be set in the
369 * majority of the cases and instead of polluting the I$ unnecessarily,
370 * we're keeping that code behind a branch which will predict as
371 * not-taken and therefore its instructions won't be fetched.
372 */
f2b37575 373 testl $X86_EFLAGS_NT|X86_EFLAGS_AC|X86_EFLAGS_TF, PT_EFLAGS(%esp)
67f590e8
AL
374 jnz .Lsysenter_fix_flags
375.Lsysenter_flags_fixed:
376
55f327fa 377 /*
5f310f73
AL
378 * User mode is traced as though IRQs are on, and SYSENTER
379 * turned them off.
e6e5494c 380 */
55f327fa 381 TRACE_IRQS_OFF
5f310f73
AL
382
383 movl %esp, %eax
384 call do_fast_syscall_32
91e2eea9
BO
385 /* XEN PV guests always use IRET path */
386 ALTERNATIVE "testl %eax, %eax; jz .Lsyscall_32_done", \
387 "jmp .Lsyscall_32_done", X86_FEATURE_XENPV
5f310f73
AL
388
389/* Opportunistic SYSEXIT */
390 TRACE_IRQS_ON /* User mode traces as IRQs on. */
391 movl PT_EIP(%esp), %edx /* pt_regs->ip */
392 movl PT_OLDESP(%esp), %ecx /* pt_regs->sp */
3bd29515
AL
3931: mov PT_FS(%esp), %fs
394 PTGS_TO_GS
5f310f73
AL
395 popl %ebx /* pt_regs->bx */
396 addl $2*4, %esp /* skip pt_regs->cx and pt_regs->dx */
397 popl %esi /* pt_regs->si */
398 popl %edi /* pt_regs->di */
399 popl %ebp /* pt_regs->bp */
400 popl %eax /* pt_regs->ax */
5f310f73 401
c2c9b52f
AL
402 /*
403 * Restore all flags except IF. (We restore IF separately because
404 * STI gives a one-instruction window in which we won't be interrupted,
405 * whereas POPF does not.)
406 */
407 addl $PT_EFLAGS-PT_DS, %esp /* point esp at pt_regs->flags */
408 btr $X86_EFLAGS_IF_BIT, (%esp)
409 popfl
410
5f310f73
AL
411 /*
412 * Return back to the vDSO, which will pop ecx and edx.
413 * Don't bother with DS and ES (they already contain __USER_DS).
414 */
88c15ec9
BO
415 sti
416 sysexit
af0575bb 417
a49976d1
IM
418.pushsection .fixup, "ax"
4192: movl $0, PT_FS(%esp)
420 jmp 1b
f95d47ca 421.popsection
a49976d1 422 _ASM_EXTABLE(1b, 2b)
ccbeed3a 423 PTGS_TO_GS_EX
67f590e8
AL
424
425.Lsysenter_fix_flags:
426 pushl $X86_EFLAGS_FIXED
427 popfl
428 jmp .Lsysenter_flags_fixed
f2b37575 429GLOBAL(__end_SYSENTER_singlestep_region)
4c8cd0c5 430ENDPROC(entry_SYSENTER_32)
1da177e4 431
fda57b22
AL
432/*
433 * 32-bit legacy system call entry.
434 *
435 * 32-bit x86 Linux system calls traditionally used the INT $0x80
436 * instruction. INT $0x80 lands here.
437 *
438 * This entry point can be used by any 32-bit perform system calls.
439 * Instances of INT $0x80 can be found inline in various programs and
440 * libraries. It is also used by the vDSO's __kernel_vsyscall
441 * fallback for hardware that doesn't support a faster entry method.
442 * Restarted 32-bit system calls also fall back to INT $0x80
443 * regardless of what instruction was originally used to do the system
444 * call. (64-bit programs can use INT $0x80 as well, but they can
445 * only run on 64-bit kernels and therefore land in
446 * entry_INT80_compat.)
447 *
448 * This is considered a slow path. It is not used by most libc
449 * implementations on modern hardware except during process startup.
450 *
451 * Arguments:
452 * eax system call number
453 * ebx arg1
454 * ecx arg2
455 * edx arg3
456 * esi arg4
457 * edi arg5
458 * ebp arg6
459 */
b2502b41 460ENTRY(entry_INT80_32)
e59d1b0a 461 ASM_CLAC
150ac78d 462 pushl %eax /* pt_regs->orig_ax */
5f310f73 463 SAVE_ALL pt_regs_ax=$-ENOSYS /* save rest */
150ac78d
AL
464
465 /*
a798f091
AL
466 * User mode is traced as though IRQs are on, and the interrupt gate
467 * turned them off.
150ac78d 468 */
a798f091 469 TRACE_IRQS_OFF
150ac78d
AL
470
471 movl %esp, %eax
a798f091 472 call do_int80_syscall_32
5f310f73 473.Lsyscall_32_done:
1da177e4
LT
474
475restore_all:
2e04bc76
AH
476 TRACE_IRQS_IRET
477restore_all_notrace:
34273f41 478#ifdef CONFIG_X86_ESPFIX32
58a5aac5
AL
479 ALTERNATIVE "jmp restore_nocheck", "", X86_BUG_ESPFIX
480
a49976d1
IM
481 movl PT_EFLAGS(%esp), %eax # mix EFLAGS, SS and CS
482 /*
483 * Warning: PT_OLDSS(%esp) contains the wrong/random values if we
484 * are returning to the kernel.
485 * See comments in process.c:copy_thread() for details.
486 */
487 movb PT_OLDSS(%esp), %ah
488 movb PT_CS(%esp), %al
489 andl $(X86_EFLAGS_VM | (SEGMENT_TI_MASK << 8) | SEGMENT_RPL_MASK), %eax
490 cmpl $((SEGMENT_LDT << 8) | USER_RPL), %eax
491 je ldt_ss # returning to user-space with LDT SS
34273f41 492#endif
1da177e4 493restore_nocheck:
a49976d1 494 RESTORE_REGS 4 # skip orig_eax/error_code
f7f3d791 495irq_return:
3701d863 496 INTERRUPT_RETURN
a49976d1
IM
497.section .fixup, "ax"
498ENTRY(iret_exc )
499 pushl $0 # no error code
500 pushl $do_iret_error
501 jmp error_code
1da177e4 502.previous
a49976d1 503 _ASM_EXTABLE(irq_return, iret_exc)
1da177e4 504
34273f41 505#ifdef CONFIG_X86_ESPFIX32
1da177e4 506ldt_ss:
dc4c2a0a
AH
507/*
508 * Setup and switch to ESPFIX stack
509 *
510 * We're returning to userspace with a 16 bit stack. The CPU will not
511 * restore the high word of ESP for us on executing iret... This is an
512 * "official" bug of all the x86-compatible CPUs, which we can work
513 * around to make dosemu and wine happy. We do this by preloading the
514 * high word of ESP with the high word of the userspace ESP while
515 * compensating for the offset by changing to the ESPFIX segment with
516 * a base address that matches for the difference.
517 */
72c511dd 518#define GDT_ESPFIX_SS PER_CPU_VAR(gdt_page) + (GDT_ENTRY_ESPFIX_SS * 8)
a49976d1
IM
519 mov %esp, %edx /* load kernel esp */
520 mov PT_OLDESP(%esp), %eax /* load userspace esp */
521 mov %dx, %ax /* eax: new kernel esp */
9b47feb7
DV
522 sub %eax, %edx /* offset (low word is 0) */
523 shr $16, %edx
a49976d1
IM
524 mov %dl, GDT_ESPFIX_SS + 4 /* bits 16..23 */
525 mov %dh, GDT_ESPFIX_SS + 7 /* bits 24..31 */
526 pushl $__ESPFIX_SS
527 pushl %eax /* new kernel esp */
528 /*
529 * Disable interrupts, but do not irqtrace this section: we
2e04bc76 530 * will soon execute iret and the tracer was already set to
a49976d1
IM
531 * the irqstate after the IRET:
532 */
139ec7c4 533 DISABLE_INTERRUPTS(CLBR_EAX)
a49976d1
IM
534 lss (%esp), %esp /* switch to espfix segment */
535 jmp restore_nocheck
34273f41 536#endif
b2502b41 537ENDPROC(entry_INT80_32)
1da177e4 538
f0d96110 539.macro FIXUP_ESPFIX_STACK
dc4c2a0a
AH
540/*
541 * Switch back for ESPFIX stack to the normal zerobased stack
542 *
543 * We can't call C functions using the ESPFIX stack. This code reads
544 * the high word of the segment base from the GDT and swiches to the
545 * normal stack and adjusts ESP with the matching offset.
546 */
34273f41 547#ifdef CONFIG_X86_ESPFIX32
dc4c2a0a 548 /* fixup the stack */
a49976d1
IM
549 mov GDT_ESPFIX_SS + 4, %al /* bits 16..23 */
550 mov GDT_ESPFIX_SS + 7, %ah /* bits 24..31 */
9b47feb7 551 shl $16, %eax
a49976d1
IM
552 addl %esp, %eax /* the adjusted stack pointer */
553 pushl $__KERNEL_DS
554 pushl %eax
555 lss (%esp), %esp /* switch to the normal stack segment */
34273f41 556#endif
f0d96110
TH
557.endm
558.macro UNWIND_ESPFIX_STACK
34273f41 559#ifdef CONFIG_X86_ESPFIX32
a49976d1 560 movl %ss, %eax
f0d96110 561 /* see if on espfix stack */
a49976d1
IM
562 cmpw $__ESPFIX_SS, %ax
563 jne 27f
564 movl $__KERNEL_DS, %eax
565 movl %eax, %ds
566 movl %eax, %es
f0d96110
TH
567 /* switch to normal stack */
568 FIXUP_ESPFIX_STACK
56927:
34273f41 570#endif
f0d96110 571.endm
1da177e4
LT
572
573/*
3304c9c3
DV
574 * Build the entry stubs with some assembler magic.
575 * We pack 1 stub into every 8-byte block.
1da177e4 576 */
3304c9c3 577 .align 8
1da177e4 578ENTRY(irq_entries_start)
3304c9c3
DV
579 vector=FIRST_EXTERNAL_VECTOR
580 .rept (FIRST_SYSTEM_VECTOR - FIRST_EXTERNAL_VECTOR)
a49976d1 581 pushl $(~vector+0x80) /* Note: always in signed byte range */
3304c9c3
DV
582 vector=vector+1
583 jmp common_interrupt
3304c9c3
DV
584 .align 8
585 .endr
47a55cd7
JB
586END(irq_entries_start)
587
55f327fa
IM
588/*
589 * the CPU automatically disables interrupts when executing an IRQ vector,
590 * so IRQ-flags tracing has to follow that:
591 */
b7c6244f 592 .p2align CONFIG_X86_L1_CACHE_SHIFT
1da177e4 593common_interrupt:
e59d1b0a 594 ASM_CLAC
a49976d1 595 addl $-0x80, (%esp) /* Adjust vector into the [-256, -1] range */
1da177e4 596 SAVE_ALL
55f327fa 597 TRACE_IRQS_OFF
a49976d1
IM
598 movl %esp, %eax
599 call do_IRQ
600 jmp ret_from_intr
47a55cd7 601ENDPROC(common_interrupt)
1da177e4 602
02cf94c3 603#define BUILD_INTERRUPT3(name, nr, fn) \
1da177e4 604ENTRY(name) \
e59d1b0a 605 ASM_CLAC; \
a49976d1 606 pushl $~(nr); \
fe7cacc1 607 SAVE_ALL; \
55f327fa 608 TRACE_IRQS_OFF \
a49976d1
IM
609 movl %esp, %eax; \
610 call fn; \
611 jmp ret_from_intr; \
47a55cd7 612ENDPROC(name)
1da177e4 613
cf910e83
SA
614
615#ifdef CONFIG_TRACING
a49976d1 616# define TRACE_BUILD_INTERRUPT(name, nr) BUILD_INTERRUPT3(trace_##name, nr, smp_trace_##name)
cf910e83 617#else
a49976d1 618# define TRACE_BUILD_INTERRUPT(name, nr)
cf910e83
SA
619#endif
620
a49976d1
IM
621#define BUILD_INTERRUPT(name, nr) \
622 BUILD_INTERRUPT3(name, nr, smp_##name); \
cf910e83 623 TRACE_BUILD_INTERRUPT(name, nr)
02cf94c3 624
1da177e4 625/* The include is where all of the SMP etc. interrupts come from */
1164dd00 626#include <asm/entry_arch.h>
1da177e4 627
1da177e4 628ENTRY(coprocessor_error)
e59d1b0a 629 ASM_CLAC
a49976d1
IM
630 pushl $0
631 pushl $do_coprocessor_error
632 jmp error_code
47a55cd7 633END(coprocessor_error)
1da177e4
LT
634
635ENTRY(simd_coprocessor_error)
e59d1b0a 636 ASM_CLAC
a49976d1 637 pushl $0
40d2e763
BG
638#ifdef CONFIG_X86_INVD_BUG
639 /* AMD 486 bug: invd from userspace calls exception 19 instead of #GP */
a49976d1
IM
640 ALTERNATIVE "pushl $do_general_protection", \
641 "pushl $do_simd_coprocessor_error", \
8e65f6e0 642 X86_FEATURE_XMM
40d2e763 643#else
a49976d1 644 pushl $do_simd_coprocessor_error
40d2e763 645#endif
a49976d1 646 jmp error_code
47a55cd7 647END(simd_coprocessor_error)
1da177e4
LT
648
649ENTRY(device_not_available)
e59d1b0a 650 ASM_CLAC
a49976d1
IM
651 pushl $-1 # mark this as an int
652 pushl $do_device_not_available
653 jmp error_code
47a55cd7 654END(device_not_available)
1da177e4 655
d3561b7f
RR
656#ifdef CONFIG_PARAVIRT
657ENTRY(native_iret)
3701d863 658 iret
6837a54d 659 _ASM_EXTABLE(native_iret, iret_exc)
47a55cd7 660END(native_iret)
d3561b7f
RR
661#endif
662
1da177e4 663ENTRY(overflow)
e59d1b0a 664 ASM_CLAC
a49976d1
IM
665 pushl $0
666 pushl $do_overflow
667 jmp error_code
47a55cd7 668END(overflow)
1da177e4
LT
669
670ENTRY(bounds)
e59d1b0a 671 ASM_CLAC
a49976d1
IM
672 pushl $0
673 pushl $do_bounds
674 jmp error_code
47a55cd7 675END(bounds)
1da177e4
LT
676
677ENTRY(invalid_op)
e59d1b0a 678 ASM_CLAC
a49976d1
IM
679 pushl $0
680 pushl $do_invalid_op
681 jmp error_code
47a55cd7 682END(invalid_op)
1da177e4
LT
683
684ENTRY(coprocessor_segment_overrun)
e59d1b0a 685 ASM_CLAC
a49976d1
IM
686 pushl $0
687 pushl $do_coprocessor_segment_overrun
688 jmp error_code
47a55cd7 689END(coprocessor_segment_overrun)
1da177e4
LT
690
691ENTRY(invalid_TSS)
e59d1b0a 692 ASM_CLAC
a49976d1
IM
693 pushl $do_invalid_TSS
694 jmp error_code
47a55cd7 695END(invalid_TSS)
1da177e4
LT
696
697ENTRY(segment_not_present)
e59d1b0a 698 ASM_CLAC
a49976d1
IM
699 pushl $do_segment_not_present
700 jmp error_code
47a55cd7 701END(segment_not_present)
1da177e4
LT
702
703ENTRY(stack_segment)
e59d1b0a 704 ASM_CLAC
a49976d1
IM
705 pushl $do_stack_segment
706 jmp error_code
47a55cd7 707END(stack_segment)
1da177e4 708
1da177e4 709ENTRY(alignment_check)
e59d1b0a 710 ASM_CLAC
a49976d1
IM
711 pushl $do_alignment_check
712 jmp error_code
47a55cd7 713END(alignment_check)
1da177e4 714
d28c4393 715ENTRY(divide_error)
e59d1b0a 716 ASM_CLAC
a49976d1
IM
717 pushl $0 # no error code
718 pushl $do_divide_error
719 jmp error_code
47a55cd7 720END(divide_error)
1da177e4
LT
721
722#ifdef CONFIG_X86_MCE
723ENTRY(machine_check)
e59d1b0a 724 ASM_CLAC
a49976d1
IM
725 pushl $0
726 pushl machine_check_vector
727 jmp error_code
47a55cd7 728END(machine_check)
1da177e4
LT
729#endif
730
731ENTRY(spurious_interrupt_bug)
e59d1b0a 732 ASM_CLAC
a49976d1
IM
733 pushl $0
734 pushl $do_spurious_interrupt_bug
735 jmp error_code
47a55cd7 736END(spurious_interrupt_bug)
1da177e4 737
5ead97c8
JF
738#ifdef CONFIG_XEN
739ENTRY(xen_hypervisor_callback)
a49976d1 740 pushl $-1 /* orig_ax = -1 => not a system call */
5ead97c8
JF
741 SAVE_ALL
742 TRACE_IRQS_OFF
9ec2b804 743
a49976d1
IM
744 /*
745 * Check to see if we got the event in the critical
746 * region in xen_iret_direct, after we've reenabled
747 * events and checked for pending events. This simulates
748 * iret instruction's behaviour where it delivers a
749 * pending interrupt when enabling interrupts:
750 */
751 movl PT_EIP(%esp), %eax
752 cmpl $xen_iret_start_crit, %eax
753 jb 1f
754 cmpl $xen_iret_end_crit, %eax
755 jae 1f
9ec2b804 756
a49976d1 757 jmp xen_iret_crit_fixup
e2a81baf 758
e2a81baf 759ENTRY(xen_do_upcall)
a49976d1
IM
7601: mov %esp, %eax
761 call xen_evtchn_do_upcall
fdfd811d 762#ifndef CONFIG_PREEMPT
a49976d1 763 call xen_maybe_preempt_hcall
fdfd811d 764#endif
a49976d1 765 jmp ret_from_intr
5ead97c8
JF
766ENDPROC(xen_hypervisor_callback)
767
a49976d1
IM
768/*
769 * Hypervisor uses this for application faults while it executes.
770 * We get here for two reasons:
771 * 1. Fault while reloading DS, ES, FS or GS
772 * 2. Fault while executing IRET
773 * Category 1 we fix up by reattempting the load, and zeroing the segment
774 * register if the load fails.
775 * Category 2 we fix up by jumping to do_iret_error. We cannot use the
776 * normal Linux return path in this case because if we use the IRET hypercall
777 * to pop the stack frame we end up in an infinite loop of failsafe callbacks.
778 * We distinguish between categories by maintaining a status value in EAX.
779 */
5ead97c8 780ENTRY(xen_failsafe_callback)
a49976d1
IM
781 pushl %eax
782 movl $1, %eax
7831: mov 4(%esp), %ds
7842: mov 8(%esp), %es
7853: mov 12(%esp), %fs
7864: mov 16(%esp), %gs
a349e23d
DV
787 /* EAX == 0 => Category 1 (Bad segment)
788 EAX != 0 => Category 2 (Bad IRET) */
a49976d1
IM
789 testl %eax, %eax
790 popl %eax
791 lea 16(%esp), %esp
792 jz 5f
793 jmp iret_exc
7945: pushl $-1 /* orig_ax = -1 => not a system call */
5ead97c8 795 SAVE_ALL
a49976d1
IM
796 jmp ret_from_exception
797
798.section .fixup, "ax"
7996: xorl %eax, %eax
800 movl %eax, 4(%esp)
801 jmp 1b
8027: xorl %eax, %eax
803 movl %eax, 8(%esp)
804 jmp 2b
8058: xorl %eax, %eax
806 movl %eax, 12(%esp)
807 jmp 3b
8089: xorl %eax, %eax
809 movl %eax, 16(%esp)
810 jmp 4b
5ead97c8 811.previous
a49976d1
IM
812 _ASM_EXTABLE(1b, 6b)
813 _ASM_EXTABLE(2b, 7b)
814 _ASM_EXTABLE(3b, 8b)
815 _ASM_EXTABLE(4b, 9b)
5ead97c8
JF
816ENDPROC(xen_failsafe_callback)
817
bc2b0331 818BUILD_INTERRUPT3(xen_hvm_callback_vector, HYPERVISOR_CALLBACK_VECTOR,
38e20b07
SY
819 xen_evtchn_do_upcall)
820
a49976d1 821#endif /* CONFIG_XEN */
bc2b0331
S
822
823#if IS_ENABLED(CONFIG_HYPERV)
824
825BUILD_INTERRUPT3(hyperv_callback_vector, HYPERVISOR_CALLBACK_VECTOR,
826 hyperv_vector_handler)
827
828#endif /* CONFIG_HYPERV */
5ead97c8 829
606576ce 830#ifdef CONFIG_FUNCTION_TRACER
d61f82d0
SR
831#ifdef CONFIG_DYNAMIC_FTRACE
832
833ENTRY(mcount)
d61f82d0
SR
834 ret
835END(mcount)
836
837ENTRY(ftrace_caller)
a49976d1
IM
838 pushl %eax
839 pushl %ecx
840 pushl %edx
841 pushl $0 /* Pass NULL as regs pointer */
842 movl 4*4(%esp), %eax
843 movl 0x4(%ebp), %edx
844 movl function_trace_op, %ecx
845 subl $MCOUNT_INSN_SIZE, %eax
d61f82d0
SR
846
847.globl ftrace_call
848ftrace_call:
a49976d1 849 call ftrace_stub
d61f82d0 850
a49976d1
IM
851 addl $4, %esp /* skip NULL pointer */
852 popl %edx
853 popl %ecx
854 popl %eax
4de72395 855ftrace_ret:
5a45cfe1
SR
856#ifdef CONFIG_FUNCTION_GRAPH_TRACER
857.globl ftrace_graph_call
858ftrace_graph_call:
a49976d1 859 jmp ftrace_stub
5a45cfe1 860#endif
d61f82d0
SR
861
862.globl ftrace_stub
863ftrace_stub:
864 ret
865END(ftrace_caller)
866
4de72395
SR
867ENTRY(ftrace_regs_caller)
868 pushf /* push flags before compare (in cs location) */
4de72395
SR
869
870 /*
871 * i386 does not save SS and ESP when coming from kernel.
872 * Instead, to get sp, &regs->sp is used (see ptrace.h).
873 * Unfortunately, that means eflags must be at the same location
874 * as the current return ip is. We move the return ip into the
875 * ip location, and move flags into the return ip location.
876 */
a49976d1
IM
877 pushl 4(%esp) /* save return ip into ip slot */
878
879 pushl $0 /* Load 0 into orig_ax */
880 pushl %gs
881 pushl %fs
882 pushl %es
883 pushl %ds
884 pushl %eax
885 pushl %ebp
886 pushl %edi
887 pushl %esi
888 pushl %edx
889 pushl %ecx
890 pushl %ebx
891
892 movl 13*4(%esp), %eax /* Get the saved flags */
893 movl %eax, 14*4(%esp) /* Move saved flags into regs->flags location */
894 /* clobbering return ip */
895 movl $__KERNEL_CS, 13*4(%esp)
896
897 movl 12*4(%esp), %eax /* Load ip (1st parameter) */
898 subl $MCOUNT_INSN_SIZE, %eax /* Adjust ip */
899 movl 0x4(%ebp), %edx /* Load parent ip (2nd parameter) */
900 movl function_trace_op, %ecx /* Save ftrace_pos in 3rd parameter */
901 pushl %esp /* Save pt_regs as 4th parameter */
4de72395
SR
902
903GLOBAL(ftrace_regs_call)
a49976d1
IM
904 call ftrace_stub
905
906 addl $4, %esp /* Skip pt_regs */
907 movl 14*4(%esp), %eax /* Move flags back into cs */
908 movl %eax, 13*4(%esp) /* Needed to keep addl from modifying flags */
909 movl 12*4(%esp), %eax /* Get return ip from regs->ip */
910 movl %eax, 14*4(%esp) /* Put return ip back for ret */
911
912 popl %ebx
913 popl %ecx
914 popl %edx
915 popl %esi
916 popl %edi
917 popl %ebp
918 popl %eax
919 popl %ds
920 popl %es
921 popl %fs
922 popl %gs
923 addl $8, %esp /* Skip orig_ax and ip */
924 popf /* Pop flags at end (no addl to corrupt flags) */
925 jmp ftrace_ret
4de72395 926
4de72395 927 popf
a49976d1 928 jmp ftrace_stub
d61f82d0
SR
929#else /* ! CONFIG_DYNAMIC_FTRACE */
930
16444a8a 931ENTRY(mcount)
a49976d1
IM
932 cmpl $__PAGE_OFFSET, %esp
933 jb ftrace_stub /* Paging not enabled yet? */
af058ab0 934
a49976d1
IM
935 cmpl $ftrace_stub, ftrace_trace_function
936 jnz trace
fb52607a 937#ifdef CONFIG_FUNCTION_GRAPH_TRACER
a49976d1
IM
938 cmpl $ftrace_stub, ftrace_graph_return
939 jnz ftrace_graph_caller
e49dc19c 940
a49976d1
IM
941 cmpl $ftrace_graph_entry_stub, ftrace_graph_entry
942 jnz ftrace_graph_caller
caf4b323 943#endif
16444a8a
ACM
944.globl ftrace_stub
945ftrace_stub:
946 ret
947
948 /* taken from glibc */
949trace:
a49976d1
IM
950 pushl %eax
951 pushl %ecx
952 pushl %edx
953 movl 0xc(%esp), %eax
954 movl 0x4(%ebp), %edx
955 subl $MCOUNT_INSN_SIZE, %eax
956
957 call *ftrace_trace_function
958
959 popl %edx
960 popl %ecx
961 popl %eax
962 jmp ftrace_stub
16444a8a 963END(mcount)
d61f82d0 964#endif /* CONFIG_DYNAMIC_FTRACE */
606576ce 965#endif /* CONFIG_FUNCTION_TRACER */
16444a8a 966
fb52607a
FW
967#ifdef CONFIG_FUNCTION_GRAPH_TRACER
968ENTRY(ftrace_graph_caller)
a49976d1
IM
969 pushl %eax
970 pushl %ecx
971 pushl %edx
972 movl 0xc(%esp), %eax
973 lea 0x4(%ebp), %edx
974 movl (%ebp), %ecx
975 subl $MCOUNT_INSN_SIZE, %eax
976 call prepare_ftrace_return
977 popl %edx
978 popl %ecx
979 popl %eax
e7d3737e 980 ret
fb52607a 981END(ftrace_graph_caller)
caf4b323
FW
982
983.globl return_to_handler
984return_to_handler:
a49976d1
IM
985 pushl %eax
986 pushl %edx
987 movl %ebp, %eax
988 call ftrace_return_to_handler
989 movl %eax, %ecx
990 popl %edx
991 popl %eax
992 jmp *%ecx
e7d3737e 993#endif
16444a8a 994
25c74b10
SA
995#ifdef CONFIG_TRACING
996ENTRY(trace_page_fault)
25c74b10 997 ASM_CLAC
a49976d1
IM
998 pushl $trace_do_page_fault
999 jmp error_code
25c74b10
SA
1000END(trace_page_fault)
1001#endif
1002
d211af05 1003ENTRY(page_fault)
e59d1b0a 1004 ASM_CLAC
a49976d1 1005 pushl $do_page_fault
d211af05
AH
1006 ALIGN
1007error_code:
ccbeed3a 1008 /* the function address is in %gs's slot on the stack */
a49976d1
IM
1009 pushl %fs
1010 pushl %es
1011 pushl %ds
1012 pushl %eax
1013 pushl %ebp
1014 pushl %edi
1015 pushl %esi
1016 pushl %edx
1017 pushl %ecx
1018 pushl %ebx
d211af05 1019 cld
a49976d1
IM
1020 movl $(__KERNEL_PERCPU), %ecx
1021 movl %ecx, %fs
d211af05 1022 UNWIND_ESPFIX_STACK
ccbeed3a 1023 GS_TO_REG %ecx
a49976d1
IM
1024 movl PT_GS(%esp), %edi # get the function address
1025 movl PT_ORIG_EAX(%esp), %edx # get the error code
1026 movl $-1, PT_ORIG_EAX(%esp) # no syscall to restart
ccbeed3a
TH
1027 REG_TO_PTGS %ecx
1028 SET_KERNEL_GS %ecx
a49976d1
IM
1029 movl $(__USER_DS), %ecx
1030 movl %ecx, %ds
1031 movl %ecx, %es
d211af05 1032 TRACE_IRQS_OFF
a49976d1
IM
1033 movl %esp, %eax # pt_regs pointer
1034 call *%edi
1035 jmp ret_from_exception
d211af05
AH
1036END(page_fault)
1037
d211af05 1038ENTRY(debug)
7536656f
AL
1039 /*
1040 * #DB can happen at the first instruction of
1041 * entry_SYSENTER_32 or in Xen's SYSENTER prologue. If this
1042 * happens, then we will be running on a very small stack. We
1043 * need to detect this condition and switch to the thread
1044 * stack before calling any C code at all.
1045 *
1046 * If you edit this code, keep in mind that NMIs can happen in here.
1047 */
e59d1b0a 1048 ASM_CLAC
a49976d1 1049 pushl $-1 # mark this as an int
d211af05 1050 SAVE_ALL
a49976d1
IM
1051 xorl %edx, %edx # error code 0
1052 movl %esp, %eax # pt_regs pointer
7536656f
AL
1053
1054 /* Are we currently on the SYSENTER stack? */
1055 PER_CPU(cpu_tss + CPU_TSS_SYSENTER_stack + SIZEOF_SYSENTER_stack, %ecx)
1056 subl %eax, %ecx /* ecx = (end of SYSENTER_stack) - esp */
1057 cmpl $SIZEOF_SYSENTER_stack, %ecx
1058 jb .Ldebug_from_sysenter_stack
1059
1060 TRACE_IRQS_OFF
1061 call do_debug
1062 jmp ret_from_exception
1063
1064.Ldebug_from_sysenter_stack:
1065 /* We're on the SYSENTER stack. Switch off. */
1066 movl %esp, %ebp
1067 movl PER_CPU_VAR(cpu_current_top_of_stack), %esp
1068 TRACE_IRQS_OFF
a49976d1 1069 call do_debug
7536656f 1070 movl %ebp, %esp
a49976d1 1071 jmp ret_from_exception
d211af05
AH
1072END(debug)
1073
1074/*
7536656f
AL
1075 * NMI is doubly nasty. It can happen on the first instruction of
1076 * entry_SYSENTER_32 (just like #DB), but it can also interrupt the beginning
1077 * of the #DB handler even if that #DB in turn hit before entry_SYSENTER_32
1078 * switched stacks. We handle both conditions by simply checking whether we
1079 * interrupted kernel code running on the SYSENTER stack.
d211af05
AH
1080 */
1081ENTRY(nmi)
e59d1b0a 1082 ASM_CLAC
34273f41 1083#ifdef CONFIG_X86_ESPFIX32
a49976d1
IM
1084 pushl %eax
1085 movl %ss, %eax
1086 cmpw $__ESPFIX_SS, %ax
1087 popl %eax
1088 je nmi_espfix_stack
34273f41 1089#endif
7536656f
AL
1090
1091 pushl %eax # pt_regs->orig_ax
d211af05 1092 SAVE_ALL
a49976d1
IM
1093 xorl %edx, %edx # zero error code
1094 movl %esp, %eax # pt_regs pointer
7536656f
AL
1095
1096 /* Are we currently on the SYSENTER stack? */
1097 PER_CPU(cpu_tss + CPU_TSS_SYSENTER_stack + SIZEOF_SYSENTER_stack, %ecx)
1098 subl %eax, %ecx /* ecx = (end of SYSENTER_stack) - esp */
1099 cmpl $SIZEOF_SYSENTER_stack, %ecx
1100 jb .Lnmi_from_sysenter_stack
1101
1102 /* Not on SYSENTER stack. */
a49976d1
IM
1103 call do_nmi
1104 jmp restore_all_notrace
d211af05 1105
7536656f
AL
1106.Lnmi_from_sysenter_stack:
1107 /*
1108 * We're on the SYSENTER stack. Switch off. No one (not even debug)
1109 * is using the thread stack right now, so it's safe for us to use it.
1110 */
1111 movl %esp, %ebp
1112 movl PER_CPU_VAR(cpu_current_top_of_stack), %esp
1113 call do_nmi
1114 movl %ebp, %esp
1115 jmp restore_all_notrace
d211af05 1116
34273f41 1117#ifdef CONFIG_X86_ESPFIX32
d211af05 1118nmi_espfix_stack:
131484c8 1119 /*
d211af05
AH
1120 * create the pointer to lss back
1121 */
a49976d1
IM
1122 pushl %ss
1123 pushl %esp
1124 addl $4, (%esp)
d211af05
AH
1125 /* copy the iret frame of 12 bytes */
1126 .rept 3
a49976d1 1127 pushl 16(%esp)
d211af05 1128 .endr
a49976d1 1129 pushl %eax
d211af05 1130 SAVE_ALL
a49976d1
IM
1131 FIXUP_ESPFIX_STACK # %eax == %esp
1132 xorl %edx, %edx # zero error code
1133 call do_nmi
d211af05 1134 RESTORE_REGS
a49976d1
IM
1135 lss 12+4(%esp), %esp # back to espfix stack
1136 jmp irq_return
34273f41 1137#endif
d211af05
AH
1138END(nmi)
1139
1140ENTRY(int3)
e59d1b0a 1141 ASM_CLAC
a49976d1 1142 pushl $-1 # mark this as an int
d211af05
AH
1143 SAVE_ALL
1144 TRACE_IRQS_OFF
a49976d1
IM
1145 xorl %edx, %edx # zero error code
1146 movl %esp, %eax # pt_regs pointer
1147 call do_int3
1148 jmp ret_from_exception
d211af05
AH
1149END(int3)
1150
1151ENTRY(general_protection)
a49976d1
IM
1152 pushl $do_general_protection
1153 jmp error_code
d211af05
AH
1154END(general_protection)
1155
631bc487
GN
1156#ifdef CONFIG_KVM_GUEST
1157ENTRY(async_page_fault)
e59d1b0a 1158 ASM_CLAC
a49976d1
IM
1159 pushl $do_async_page_fault
1160 jmp error_code
2ae9d293 1161END(async_page_fault)
631bc487 1162#endif
This page took 1.043341 seconds and 5 git commands to generate.