Merge branches 'fixes', 'pgt-next' and 'versatile' into devel
[deliverable/linux.git] / arch / x86 / include / asm / apic.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
67c5fc5c 3
e2780a68 4#include <linux/cpumask.h>
67c5fc5c 5#include <linux/delay.h>
e2780a68 6#include <linux/pm.h>
593f4a78
MR
7
8#include <asm/alternative.h>
e2780a68 9#include <asm/cpufeature.h>
67c5fc5c 10#include <asm/processor.h>
e2780a68
IM
11#include <asm/apicdef.h>
12#include <asm/atomic.h>
13#include <asm/fixmap.h>
14#include <asm/mpspec.h>
67c5fc5c 15#include <asm/system.h>
13c88fb5 16#include <asm/msr.h>
67c5fc5c
TG
17
18#define ARCH_APICTIMER_STOPS_ON_C3 1
19
67c5fc5c
TG
20/*
21 * Debugging macros
22 */
23#define APIC_QUIET 0
24#define APIC_VERBOSE 1
25#define APIC_DEBUG 2
26
27/*
28 * Define the default level of output to be very little
29 * This can be turned up by using apic=verbose for more
30 * information and apic=debug for _lots_ of information.
31 * apic_verbosity is defined in apic.c
32 */
33#define apic_printk(v, s, a...) do { \
34 if ((v) <= apic_verbosity) \
35 printk(s, ##a); \
36 } while (0)
37
38
160d8dac 39#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
67c5fc5c 40extern void generic_apic_probe(void);
160d8dac
IM
41#else
42static inline void generic_apic_probe(void)
43{
44}
45#endif
67c5fc5c
TG
46
47#ifdef CONFIG_X86_LOCAL_APIC
48
baa13188 49extern unsigned int apic_verbosity;
67c5fc5c 50extern int local_apic_timer_c2_ok;
67c5fc5c 51
3c999f14 52extern int disable_apic;
0939e4fd
IM
53
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
8312136f
CG
68/*
69 * With 82489DX we can't rely on apic feature bit
70 * retrieved via cpuid but still have to deal with
71 * such an apic chip so we assume that SMP configuration
72 * is found from MP table (64bit case uses ACPI mostly
73 * which set smp presence flag as well so we are safe
74 * to use this helper too).
75 */
76static inline bool apic_from_smp_config(void)
77{
78 return smp_found_config && !disable_apic;
79}
80
67c5fc5c
TG
81/*
82 * Basic functions accessing APICs.
83 */
84#ifdef CONFIG_PARAVIRT
85#include <asm/paravirt.h>
96a388de 86#endif
67c5fc5c 87
70511134 88#ifdef CONFIG_X86_64
aa7d8e25 89extern int is_vsmp_box(void);
129d8bc8
YL
90#else
91static inline int is_vsmp_box(void)
92{
93 return 0;
94}
95#endif
2b97df06
JS
96extern void xapic_wait_icr_idle(void);
97extern u32 safe_xapic_wait_icr_idle(void);
2b97df06
JS
98extern void xapic_icr_write(u32, u32);
99extern int setup_profiling_timer(unsigned int);
aa7d8e25 100
1b374e4d 101static inline void native_apic_mem_write(u32 reg, u32 v)
67c5fc5c 102{
593f4a78 103 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
67c5fc5c 104
593f4a78
MR
105 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
106 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
107 ASM_OUTPUT2("0" (v), "m" (*addr)));
67c5fc5c
TG
108}
109
1b374e4d 110static inline u32 native_apic_mem_read(u32 reg)
67c5fc5c
TG
111{
112 return *((volatile u32 *)(APIC_BASE + reg));
113}
114
c1eeb2de
YL
115extern void native_apic_wait_icr_idle(void);
116extern u32 native_safe_apic_wait_icr_idle(void);
117extern void native_apic_icr_write(u32 low, u32 id);
118extern u64 native_apic_icr_read(void);
119
fc1edaf9 120extern int x2apic_mode;
b24696bc 121
d0b03bd1 122#ifdef CONFIG_X86_X2APIC
ce4e240c
SS
123/*
124 * Make previous memory operations globally visible before
125 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
126 * mfence for this.
127 */
128static inline void x2apic_wrmsr_fence(void)
129{
130 asm volatile("mfence" : : : "memory");
131}
132
13c88fb5
SS
133static inline void native_apic_msr_write(u32 reg, u32 v)
134{
135 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
136 reg == APIC_LVR)
137 return;
138
139 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
140}
141
142static inline u32 native_apic_msr_read(u32 reg)
143{
0059b243 144 u64 msr;
13c88fb5
SS
145
146 if (reg == APIC_DFR)
147 return -1;
148
0059b243
AK
149 rdmsrl(APIC_BASE_MSR + (reg >> 4), msr);
150 return (u32)msr;
13c88fb5
SS
151}
152
c1eeb2de
YL
153static inline void native_x2apic_wait_icr_idle(void)
154{
155 /* no need to wait for icr idle in x2apic */
156 return;
157}
158
159static inline u32 native_safe_x2apic_wait_icr_idle(void)
160{
161 /* no need to wait for icr idle in x2apic */
162 return 0;
163}
164
165static inline void native_x2apic_icr_write(u32 low, u32 id)
166{
167 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
168}
169
170static inline u64 native_x2apic_icr_read(void)
171{
172 unsigned long val;
173
174 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
175 return val;
176}
177
fc1edaf9 178extern int x2apic_phys;
6e1cb38a
SS
179extern void check_x2apic(void);
180extern void enable_x2apic(void);
6e1cb38a 181extern void x2apic_icr_write(u32 low, u32 id);
a11b5abe
YL
182static inline int x2apic_enabled(void)
183{
0059b243 184 u64 msr;
a11b5abe
YL
185
186 if (!cpu_has_x2apic)
187 return 0;
188
0059b243 189 rdmsrl(MSR_IA32_APICBASE, msr);
a11b5abe
YL
190 if (msr & X2APIC_ENABLE)
191 return 1;
192 return 0;
193}
fc1edaf9
SS
194
195#define x2apic_supported() (cpu_has_x2apic)
ce69a784
GN
196static inline void x2apic_force_phys(void)
197{
198 x2apic_phys = 1;
199}
a11b5abe 200#else
06cd9a7d
YL
201static inline void check_x2apic(void)
202{
203}
204static inline void enable_x2apic(void)
205{
206}
06cd9a7d
YL
207static inline int x2apic_enabled(void)
208{
209 return 0;
210}
ce69a784
GN
211static inline void x2apic_force_phys(void)
212{
213}
cf6567fe 214
93758238 215#define x2apic_preenabled 0
fc1edaf9 216#define x2apic_supported() 0
c535b6a1 217#endif
1b374e4d 218
93758238
WH
219extern void enable_IR_x2apic(void);
220
67c5fc5c
TG
221extern int get_physical_broadcast(void);
222
67c5fc5c
TG
223extern int lapic_get_maxlvt(void);
224extern void clear_local_APIC(void);
225extern void connect_bsp_APIC(void);
226extern void disconnect_bsp_APIC(int virt_wire_setup);
227extern void disable_local_APIC(void);
228extern void lapic_shutdown(void);
229extern int verify_local_APIC(void);
67c5fc5c
TG
230extern void sync_Arb_IDs(void);
231extern void init_bsp_APIC(void);
232extern void setup_local_APIC(void);
739f33b3 233extern void end_local_APIC_setup(void);
2fb270f3 234extern void bsp_end_local_APIC_setup(void);
67c5fc5c 235extern void init_apic_mappings(void);
c0104d38 236void register_lapic_address(unsigned long address);
67c5fc5c
TG
237extern void setup_boot_APIC_clock(void);
238extern void setup_secondary_APIC_clock(void);
239extern int APIC_init_uniprocessor(void);
a906fdaa 240extern int apic_force_enable(unsigned long addr);
67c5fc5c
TG
241
242/*
243 * On 32bit this is mach-xxx local
244 */
245#ifdef CONFIG_X86_64
8fbbc4b4
AK
246extern int apic_is_clustered_box(void);
247#else
248static inline int apic_is_clustered_box(void)
249{
250 return 0;
251}
67c5fc5c
TG
252#endif
253
27afdf20 254extern int setup_APIC_eilvt(u8 lvt_off, u8 vector, u8 msg_type, u8 mask);
67c5fc5c
TG
255
256#else /* !CONFIG_X86_LOCAL_APIC */
257static inline void lapic_shutdown(void) { }
258#define local_apic_timer_c2_ok 1
f3294a33 259static inline void init_apic_mappings(void) { }
d3ec5cae 260static inline void disable_local_APIC(void) { }
736decac
TG
261# define setup_boot_APIC_clock x86_init_noop
262# define setup_secondary_APIC_clock x86_init_noop
67c5fc5c
TG
263#endif /* !CONFIG_X86_LOCAL_APIC */
264
1f75ed0c
IM
265#ifdef CONFIG_X86_64
266#define SET_APIC_ID(x) (apic->set_apic_id(x))
267#else
268
1f75ed0c
IM
269#endif
270
e2780a68
IM
271/*
272 * Copyright 2004 James Cleverdon, IBM.
273 * Subject to the GNU Public License, v.2
274 *
275 * Generic APIC sub-arch data struct.
276 *
277 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
278 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
279 * James Cleverdon.
280 */
be163a15 281struct apic {
e2780a68
IM
282 char *name;
283
284 int (*probe)(void);
285 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
286 int (*apic_id_registered)(void);
287
288 u32 irq_delivery_mode;
289 u32 irq_dest_mode;
290
291 const struct cpumask *(*target_cpus)(void);
292
293 int disable_esr;
294
295 int dest_logical;
7abc0753 296 unsigned long (*check_apicid_used)(physid_mask_t *map, int apicid);
e2780a68
IM
297 unsigned long (*check_apicid_present)(int apicid);
298
299 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
300 void (*init_apic_ldr)(void);
301
7abc0753 302 void (*ioapic_phys_id_map)(physid_mask_t *phys_map, physid_mask_t *retmap);
e2780a68
IM
303
304 void (*setup_apic_routing)(void);
305 int (*multi_timer_check)(int apic, int irq);
e2780a68 306 int (*cpu_present_to_apicid)(int mps_cpu);
7abc0753 307 void (*apicid_to_cpu_present)(int phys_apicid, physid_mask_t *retmap);
e2780a68 308 void (*setup_portio_remap)(void);
e11dadab 309 int (*check_phys_apicid_present)(int phys_apicid);
e2780a68
IM
310 void (*enable_apic_mode)(void);
311 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
312
313 /*
be163a15 314 * When one of the next two hooks returns 1 the apic
e2780a68
IM
315 * is switched to this. Essentially they are additional
316 * probe functions:
317 */
318 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
319
320 unsigned int (*get_apic_id)(unsigned long x);
321 unsigned long (*set_apic_id)(unsigned int id);
322 unsigned long apic_id_mask;
323
324 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
325 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
326 const struct cpumask *andmask);
327
328 /* ipi */
329 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
330 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
331 int vector);
332 void (*send_IPI_allbutself)(int vector);
333 void (*send_IPI_all)(int vector);
334 void (*send_IPI_self)(int vector);
335
336 /* wakeup_secondary_cpu */
1f5bcabf 337 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
e2780a68
IM
338
339 int trampoline_phys_low;
340 int trampoline_phys_high;
341
342 void (*wait_for_init_deassert)(atomic_t *deassert);
343 void (*smp_callin_clear_local_apic)(void);
e2780a68
IM
344 void (*inquire_remote_apic)(int apicid);
345
346 /* apic ops */
347 u32 (*read)(u32 reg);
348 void (*write)(u32 reg, u32 v);
349 u64 (*icr_read)(void);
350 void (*icr_write)(u32 low, u32 high);
351 void (*wait_icr_idle)(void);
352 u32 (*safe_wait_icr_idle)(void);
acb8bc09
TH
353
354#ifdef CONFIG_X86_32
355 /*
356 * Called very early during boot from get_smp_config(). It should
357 * return the logical apicid. x86_[bios]_cpu_to_apicid is
358 * initialized before this function is called.
359 *
360 * If logical apicid can't be determined that early, the function
361 * may return BAD_APICID. Logical apicid will be configured after
362 * init_apic_ldr() while bringing up CPUs. Note that NUMA affinity
363 * won't be applied properly during early boot in this case.
364 */
365 int (*x86_32_early_logical_apicid)(int cpu);
89e5dc21
TH
366
367 /* determine CPU -> NUMA node mapping */
368 int (*x86_32_numa_cpu_node)(int cpu);
acb8bc09 369#endif
e2780a68
IM
370};
371
0917c01f
IM
372/*
373 * Pointer to the local APIC driver in use on this system (there's
374 * always just one such driver in use - the kernel decides via an
375 * early probing process which one it picks - and then sticks to it):
376 */
be163a15 377extern struct apic *apic;
0917c01f
IM
378
379/*
380 * APIC functionality to boot other CPUs - only used on SMP:
381 */
382#ifdef CONFIG_SMP
2b6163bf
YL
383extern atomic_t init_deasserted;
384extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
0917c01f 385#endif
e2780a68 386
d674cd19 387#ifdef CONFIG_X86_LOCAL_APIC
e2780a68
IM
388static inline u32 apic_read(u32 reg)
389{
390 return apic->read(reg);
391}
392
393static inline void apic_write(u32 reg, u32 val)
394{
395 apic->write(reg, val);
396}
397
398static inline u64 apic_icr_read(void)
399{
400 return apic->icr_read();
401}
402
403static inline void apic_icr_write(u32 low, u32 high)
404{
405 apic->icr_write(low, high);
406}
407
408static inline void apic_wait_icr_idle(void)
409{
410 apic->wait_icr_idle();
411}
412
413static inline u32 safe_apic_wait_icr_idle(void)
414{
415 return apic->safe_wait_icr_idle();
416}
417
d674cd19
CG
418#else /* CONFIG_X86_LOCAL_APIC */
419
420static inline u32 apic_read(u32 reg) { return 0; }
421static inline void apic_write(u32 reg, u32 val) { }
422static inline u64 apic_icr_read(void) { return 0; }
423static inline void apic_icr_write(u32 low, u32 high) { }
424static inline void apic_wait_icr_idle(void) { }
425static inline u32 safe_apic_wait_icr_idle(void) { return 0; }
426
427#endif /* CONFIG_X86_LOCAL_APIC */
e2780a68
IM
428
429static inline void ack_APIC_irq(void)
430{
431 /*
432 * ack_APIC_irq() actually gets compiled as a single instruction
433 * ... yummie.
434 */
435
436 /* Docs say use 0 for future compatibility */
437 apic_write(APIC_EOI, 0);
438}
439
440static inline unsigned default_get_apic_id(unsigned long x)
441{
442 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
443
42937e81 444 if (APIC_XAPIC(ver) || boot_cpu_has(X86_FEATURE_EXTD_APICID))
e2780a68
IM
445 return (x >> 24) & 0xFF;
446 else
447 return (x >> 24) & 0x0F;
448}
449
450/*
451 * Warm reset vector default position:
452 */
453#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
454#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
455
2b6163bf 456#ifdef CONFIG_X86_64
be163a15
IM
457extern struct apic apic_flat;
458extern struct apic apic_physflat;
459extern struct apic apic_x2apic_cluster;
460extern struct apic apic_x2apic_phys;
e2780a68
IM
461extern int default_acpi_madt_oem_check(char *, char *);
462
463extern void apic_send_IPI_self(int vector);
464
be163a15 465extern struct apic apic_x2apic_uv_x;
e2780a68
IM
466DECLARE_PER_CPU(int, x2apic_extra_bits);
467
468extern int default_cpu_present_to_apicid(int mps_cpu);
e11dadab 469extern int default_check_phys_apicid_present(int phys_apicid);
e2780a68
IM
470#endif
471
472static inline void default_wait_for_init_deassert(atomic_t *deassert)
473{
474 while (!atomic_read(deassert))
475 cpu_relax();
476 return;
477}
478
479extern void generic_bigsmp_probe(void);
480
481
482#ifdef CONFIG_X86_LOCAL_APIC
483
484#include <asm/smp.h>
485
486#define APIC_DFR_VALUE (APIC_DFR_FLAT)
487
488static inline const struct cpumask *default_target_cpus(void)
489{
490#ifdef CONFIG_SMP
491 return cpu_online_mask;
492#else
493 return cpumask_of(0);
494#endif
495}
496
497DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
498
499
500static inline unsigned int read_apic_id(void)
501{
502 unsigned int reg;
503
504 reg = apic_read(APIC_ID);
505
506 return apic->get_apic_id(reg);
507}
508
509extern void default_setup_apic_routing(void);
510
9844ab11
CG
511extern struct apic apic_noop;
512
e2780a68 513#ifdef CONFIG_X86_32
2c1b284e
JSR
514
515extern struct apic apic_default;
516
acb8bc09
TH
517static inline int noop_x86_32_early_logical_apicid(int cpu)
518{
519 return BAD_APICID;
520}
521
e2780a68
IM
522/*
523 * Set up the logical destination ID.
524 *
525 * Intel recommends to set DFR, LDR and TPR before enabling
526 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
527 * document number 292116). So here it goes...
528 */
529extern void default_init_apic_ldr(void);
530
531static inline int default_apic_id_registered(void)
532{
533 return physid_isset(read_apic_id(), phys_cpu_present_map);
534}
535
f56e5034
YL
536static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
537{
538 return cpuid_apic >> index_msb;
539}
540
89e5dc21 541extern int default_x86_32_numa_cpu_node(int cpu);
f56e5034
YL
542
543#endif
544
e2780a68
IM
545static inline unsigned int
546default_cpu_mask_to_apicid(const struct cpumask *cpumask)
547{
f56e5034 548 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
e2780a68
IM
549}
550
551static inline unsigned int
552default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
553 const struct cpumask *andmask)
554{
555 unsigned long mask1 = cpumask_bits(cpumask)[0];
556 unsigned long mask2 = cpumask_bits(andmask)[0];
557 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
558
559 return (unsigned int)(mask1 & mask2 & mask3);
560}
561
7abc0753 562static inline unsigned long default_check_apicid_used(physid_mask_t *map, int apicid)
e2780a68 563{
7abc0753 564 return physid_isset(apicid, *map);
e2780a68
IM
565}
566
567static inline unsigned long default_check_apicid_present(int bit)
568{
569 return physid_isset(bit, phys_cpu_present_map);
570}
571
7abc0753 572static inline void default_ioapic_phys_id_map(physid_mask_t *phys_map, physid_mask_t *retmap)
e2780a68 573{
7abc0753 574 *retmap = *phys_map;
e2780a68
IM
575}
576
e2780a68
IM
577static inline int __default_cpu_present_to_apicid(int mps_cpu)
578{
579 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
580 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
581 else
582 return BAD_APICID;
583}
584
585static inline int
e11dadab 586__default_check_phys_apicid_present(int phys_apicid)
e2780a68 587{
e11dadab 588 return physid_isset(phys_apicid, phys_cpu_present_map);
e2780a68
IM
589}
590
591#ifdef CONFIG_X86_32
592static inline int default_cpu_present_to_apicid(int mps_cpu)
593{
594 return __default_cpu_present_to_apicid(mps_cpu);
595}
596
597static inline int
e11dadab 598default_check_phys_apicid_present(int phys_apicid)
e2780a68 599{
e11dadab 600 return __default_check_phys_apicid_present(phys_apicid);
e2780a68
IM
601}
602#else
603extern int default_cpu_present_to_apicid(int mps_cpu);
e11dadab 604extern int default_check_phys_apicid_present(int phys_apicid);
e2780a68
IM
605#endif
606
e2780a68
IM
607#endif /* CONFIG_X86_LOCAL_APIC */
608
1965aae3 609#endif /* _ASM_X86_APIC_H */
This page took 0.373609 seconds and 5 git commands to generate.