x86: Correct behaviour of irq affinity
[deliverable/linux.git] / arch / x86 / include / asm / apic.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_APIC_H
2#define _ASM_X86_APIC_H
67c5fc5c 3
e2780a68 4#include <linux/cpumask.h>
67c5fc5c 5#include <linux/delay.h>
e2780a68 6#include <linux/pm.h>
593f4a78
MR
7
8#include <asm/alternative.h>
e2780a68 9#include <asm/cpufeature.h>
67c5fc5c 10#include <asm/processor.h>
e2780a68
IM
11#include <asm/apicdef.h>
12#include <asm/atomic.h>
13#include <asm/fixmap.h>
14#include <asm/mpspec.h>
67c5fc5c 15#include <asm/system.h>
13c88fb5 16#include <asm/msr.h>
67c5fc5c
TG
17
18#define ARCH_APICTIMER_STOPS_ON_C3 1
19
67c5fc5c
TG
20/*
21 * Debugging macros
22 */
23#define APIC_QUIET 0
24#define APIC_VERBOSE 1
25#define APIC_DEBUG 2
26
27/*
28 * Define the default level of output to be very little
29 * This can be turned up by using apic=verbose for more
30 * information and apic=debug for _lots_ of information.
31 * apic_verbosity is defined in apic.c
32 */
33#define apic_printk(v, s, a...) do { \
34 if ((v) <= apic_verbosity) \
35 printk(s, ##a); \
36 } while (0)
37
38
160d8dac 39#if defined(CONFIG_X86_LOCAL_APIC) && defined(CONFIG_X86_32)
67c5fc5c 40extern void generic_apic_probe(void);
160d8dac
IM
41#else
42static inline void generic_apic_probe(void)
43{
44}
45#endif
67c5fc5c
TG
46
47#ifdef CONFIG_X86_LOCAL_APIC
48
baa13188 49extern unsigned int apic_verbosity;
67c5fc5c 50extern int local_apic_timer_c2_ok;
67c5fc5c 51
3c999f14 52extern int disable_apic;
0939e4fd
IM
53
54#ifdef CONFIG_SMP
55extern void __inquire_remote_apic(int apicid);
56#else /* CONFIG_SMP */
57static inline void __inquire_remote_apic(int apicid)
58{
59}
60#endif /* CONFIG_SMP */
61
62static inline void default_inquire_remote_apic(int apicid)
63{
64 if (apic_verbosity >= APIC_DEBUG)
65 __inquire_remote_apic(apicid);
66}
67
67c5fc5c
TG
68/*
69 * Basic functions accessing APICs.
70 */
71#ifdef CONFIG_PARAVIRT
72#include <asm/paravirt.h>
96a388de 73#else
67c5fc5c
TG
74#define setup_boot_clock setup_boot_APIC_clock
75#define setup_secondary_clock setup_secondary_APIC_clock
96a388de 76#endif
67c5fc5c 77
129d8bc8 78#ifdef CONFIG_X86_VSMP
aa7d8e25 79extern int is_vsmp_box(void);
129d8bc8
YL
80#else
81static inline int is_vsmp_box(void)
82{
83 return 0;
84}
85#endif
2b97df06
JS
86extern void xapic_wait_icr_idle(void);
87extern u32 safe_xapic_wait_icr_idle(void);
2b97df06
JS
88extern void xapic_icr_write(u32, u32);
89extern int setup_profiling_timer(unsigned int);
aa7d8e25 90
1b374e4d 91static inline void native_apic_mem_write(u32 reg, u32 v)
67c5fc5c 92{
593f4a78 93 volatile u32 *addr = (volatile u32 *)(APIC_BASE + reg);
67c5fc5c 94
593f4a78
MR
95 alternative_io("movl %0, %1", "xchgl %0, %1", X86_FEATURE_11AP,
96 ASM_OUTPUT2("=r" (v), "=m" (*addr)),
97 ASM_OUTPUT2("0" (v), "m" (*addr)));
67c5fc5c
TG
98}
99
1b374e4d 100static inline u32 native_apic_mem_read(u32 reg)
67c5fc5c
TG
101{
102 return *((volatile u32 *)(APIC_BASE + reg));
103}
104
c1eeb2de
YL
105extern void native_apic_wait_icr_idle(void);
106extern u32 native_safe_apic_wait_icr_idle(void);
107extern void native_apic_icr_write(u32 low, u32 id);
108extern u64 native_apic_icr_read(void);
109
110#ifdef CONFIG_X86_X2APIC
ce4e240c
SS
111/*
112 * Make previous memory operations globally visible before
113 * sending the IPI through x2apic wrmsr. We need a serializing instruction or
114 * mfence for this.
115 */
116static inline void x2apic_wrmsr_fence(void)
117{
118 asm volatile("mfence" : : : "memory");
119}
120
13c88fb5
SS
121static inline void native_apic_msr_write(u32 reg, u32 v)
122{
123 if (reg == APIC_DFR || reg == APIC_ID || reg == APIC_LDR ||
124 reg == APIC_LVR)
125 return;
126
127 wrmsr(APIC_BASE_MSR + (reg >> 4), v, 0);
128}
129
130static inline u32 native_apic_msr_read(u32 reg)
131{
132 u32 low, high;
133
134 if (reg == APIC_DFR)
135 return -1;
136
137 rdmsr(APIC_BASE_MSR + (reg >> 4), low, high);
138 return low;
139}
140
c1eeb2de
YL
141static inline void native_x2apic_wait_icr_idle(void)
142{
143 /* no need to wait for icr idle in x2apic */
144 return;
145}
146
147static inline u32 native_safe_x2apic_wait_icr_idle(void)
148{
149 /* no need to wait for icr idle in x2apic */
150 return 0;
151}
152
153static inline void native_x2apic_icr_write(u32 low, u32 id)
154{
155 wrmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), ((__u64) id) << 32 | low);
156}
157
158static inline u64 native_x2apic_icr_read(void)
159{
160 unsigned long val;
161
162 rdmsrl(APIC_BASE_MSR + (APIC_ICR >> 4), val);
163 return val;
164}
165
ef1f87aa 166extern int x2apic, x2apic_phys;
6e1cb38a
SS
167extern void check_x2apic(void);
168extern void enable_x2apic(void);
169extern void enable_IR_x2apic(void);
170extern void x2apic_icr_write(u32 low, u32 id);
a11b5abe
YL
171static inline int x2apic_enabled(void)
172{
173 int msr, msr2;
174
175 if (!cpu_has_x2apic)
176 return 0;
177
178 rdmsr(MSR_IA32_APICBASE, msr, msr2);
179 if (msr & X2APIC_ENABLE)
180 return 1;
181 return 0;
182}
183#else
06cd9a7d
YL
184static inline void check_x2apic(void)
185{
186}
187static inline void enable_x2apic(void)
188{
189}
190static inline void enable_IR_x2apic(void)
191{
192}
193static inline int x2apic_enabled(void)
194{
195 return 0;
196}
cf6567fe
SS
197
198#define x2apic 0
199
c535b6a1 200#endif
1b374e4d 201
67c5fc5c
TG
202extern int get_physical_broadcast(void);
203
06cd9a7d 204#ifdef CONFIG_X86_X2APIC
89027d35
SS
205static inline void ack_x2APIC_irq(void)
206{
207 /* Docs say use 0 for future compatibility */
208 native_apic_msr_write(APIC_EOI, 0);
209}
210#endif
211
67c5fc5c
TG
212extern int lapic_get_maxlvt(void);
213extern void clear_local_APIC(void);
214extern void connect_bsp_APIC(void);
215extern void disconnect_bsp_APIC(int virt_wire_setup);
216extern void disable_local_APIC(void);
217extern void lapic_shutdown(void);
218extern int verify_local_APIC(void);
219extern void cache_APIC_registers(void);
220extern void sync_Arb_IDs(void);
221extern void init_bsp_APIC(void);
222extern void setup_local_APIC(void);
739f33b3 223extern void end_local_APIC_setup(void);
67c5fc5c 224extern void init_apic_mappings(void);
67c5fc5c
TG
225extern void setup_boot_APIC_clock(void);
226extern void setup_secondary_APIC_clock(void);
227extern int APIC_init_uniprocessor(void);
e9427101 228extern void enable_NMI_through_LVT0(void);
67c5fc5c
TG
229
230/*
231 * On 32bit this is mach-xxx local
232 */
233#ifdef CONFIG_X86_64
8643f9d0 234extern void early_init_lapic_mapping(void);
8fbbc4b4
AK
235extern int apic_is_clustered_box(void);
236#else
237static inline int apic_is_clustered_box(void)
238{
239 return 0;
240}
67c5fc5c
TG
241#endif
242
7b83dae7
RR
243extern u8 setup_APIC_eilvt_mce(u8 vector, u8 msg_type, u8 mask);
244extern u8 setup_APIC_eilvt_ibs(u8 vector, u8 msg_type, u8 mask);
67c5fc5c 245
67c5fc5c
TG
246
247#else /* !CONFIG_X86_LOCAL_APIC */
248static inline void lapic_shutdown(void) { }
249#define local_apic_timer_c2_ok 1
f3294a33 250static inline void init_apic_mappings(void) { }
d3ec5cae 251static inline void disable_local_APIC(void) { }
67c5fc5c
TG
252
253#endif /* !CONFIG_X86_LOCAL_APIC */
254
1f75ed0c
IM
255#ifdef CONFIG_X86_64
256#define SET_APIC_ID(x) (apic->set_apic_id(x))
257#else
258
1f75ed0c
IM
259#endif
260
e2780a68
IM
261/*
262 * Copyright 2004 James Cleverdon, IBM.
263 * Subject to the GNU Public License, v.2
264 *
265 * Generic APIC sub-arch data struct.
266 *
267 * Hacked for x86-64 by James Cleverdon from i386 architecture code by
268 * Martin Bligh, Andi Kleen, James Bottomley, John Stultz, and
269 * James Cleverdon.
270 */
be163a15 271struct apic {
e2780a68
IM
272 char *name;
273
274 int (*probe)(void);
275 int (*acpi_madt_oem_check)(char *oem_id, char *oem_table_id);
276 int (*apic_id_registered)(void);
277
278 u32 irq_delivery_mode;
279 u32 irq_dest_mode;
280
281 const struct cpumask *(*target_cpus)(void);
282
283 int disable_esr;
284
285 int dest_logical;
286 unsigned long (*check_apicid_used)(physid_mask_t bitmap, int apicid);
287 unsigned long (*check_apicid_present)(int apicid);
288
289 void (*vector_allocation_domain)(int cpu, struct cpumask *retmask);
290 void (*init_apic_ldr)(void);
291
292 physid_mask_t (*ioapic_phys_id_map)(physid_mask_t map);
293
294 void (*setup_apic_routing)(void);
295 int (*multi_timer_check)(int apic, int irq);
296 int (*apicid_to_node)(int logical_apicid);
297 int (*cpu_to_logical_apicid)(int cpu);
298 int (*cpu_present_to_apicid)(int mps_cpu);
299 physid_mask_t (*apicid_to_cpu_present)(int phys_apicid);
300 void (*setup_portio_remap)(void);
301 int (*check_phys_apicid_present)(int boot_cpu_physical_apicid);
302 void (*enable_apic_mode)(void);
303 int (*phys_pkg_id)(int cpuid_apic, int index_msb);
304
305 /*
be163a15 306 * When one of the next two hooks returns 1 the apic
e2780a68
IM
307 * is switched to this. Essentially they are additional
308 * probe functions:
309 */
310 int (*mps_oem_check)(struct mpc_table *mpc, char *oem, char *productid);
311
312 unsigned int (*get_apic_id)(unsigned long x);
313 unsigned long (*set_apic_id)(unsigned int id);
314 unsigned long apic_id_mask;
315
316 unsigned int (*cpu_mask_to_apicid)(const struct cpumask *cpumask);
317 unsigned int (*cpu_mask_to_apicid_and)(const struct cpumask *cpumask,
318 const struct cpumask *andmask);
319
320 /* ipi */
321 void (*send_IPI_mask)(const struct cpumask *mask, int vector);
322 void (*send_IPI_mask_allbutself)(const struct cpumask *mask,
323 int vector);
324 void (*send_IPI_allbutself)(int vector);
325 void (*send_IPI_all)(int vector);
326 void (*send_IPI_self)(int vector);
327
328 /* wakeup_secondary_cpu */
1f5bcabf 329 int (*wakeup_secondary_cpu)(int apicid, unsigned long start_eip);
e2780a68
IM
330
331 int trampoline_phys_low;
332 int trampoline_phys_high;
333
334 void (*wait_for_init_deassert)(atomic_t *deassert);
335 void (*smp_callin_clear_local_apic)(void);
e2780a68
IM
336 void (*inquire_remote_apic)(int apicid);
337
338 /* apic ops */
339 u32 (*read)(u32 reg);
340 void (*write)(u32 reg, u32 v);
341 u64 (*icr_read)(void);
342 void (*icr_write)(u32 low, u32 high);
343 void (*wait_icr_idle)(void);
344 u32 (*safe_wait_icr_idle)(void);
345};
346
0917c01f
IM
347/*
348 * Pointer to the local APIC driver in use on this system (there's
349 * always just one such driver in use - the kernel decides via an
350 * early probing process which one it picks - and then sticks to it):
351 */
be163a15 352extern struct apic *apic;
0917c01f
IM
353
354/*
355 * APIC functionality to boot other CPUs - only used on SMP:
356 */
357#ifdef CONFIG_SMP
2b6163bf
YL
358extern atomic_t init_deasserted;
359extern int wakeup_secondary_cpu_via_nmi(int apicid, unsigned long start_eip);
0917c01f 360#endif
e2780a68
IM
361
362static inline u32 apic_read(u32 reg)
363{
364 return apic->read(reg);
365}
366
367static inline void apic_write(u32 reg, u32 val)
368{
369 apic->write(reg, val);
370}
371
372static inline u64 apic_icr_read(void)
373{
374 return apic->icr_read();
375}
376
377static inline void apic_icr_write(u32 low, u32 high)
378{
379 apic->icr_write(low, high);
380}
381
382static inline void apic_wait_icr_idle(void)
383{
384 apic->wait_icr_idle();
385}
386
387static inline u32 safe_apic_wait_icr_idle(void)
388{
389 return apic->safe_wait_icr_idle();
390}
391
392
393static inline void ack_APIC_irq(void)
394{
b2b35259 395#ifdef CONFIG_X86_LOCAL_APIC
e2780a68
IM
396 /*
397 * ack_APIC_irq() actually gets compiled as a single instruction
398 * ... yummie.
399 */
400
401 /* Docs say use 0 for future compatibility */
402 apic_write(APIC_EOI, 0);
b2b35259 403#endif
e2780a68
IM
404}
405
406static inline unsigned default_get_apic_id(unsigned long x)
407{
408 unsigned int ver = GET_APIC_VERSION(apic_read(APIC_LVR));
409
410 if (APIC_XAPIC(ver))
411 return (x >> 24) & 0xFF;
412 else
413 return (x >> 24) & 0x0F;
414}
415
416/*
417 * Warm reset vector default position:
418 */
419#define DEFAULT_TRAMPOLINE_PHYS_LOW 0x467
420#define DEFAULT_TRAMPOLINE_PHYS_HIGH 0x469
421
2b6163bf 422#ifdef CONFIG_X86_64
be163a15
IM
423extern struct apic apic_flat;
424extern struct apic apic_physflat;
425extern struct apic apic_x2apic_cluster;
426extern struct apic apic_x2apic_phys;
e2780a68
IM
427extern int default_acpi_madt_oem_check(char *, char *);
428
429extern void apic_send_IPI_self(int vector);
430
be163a15 431extern struct apic apic_x2apic_uv_x;
e2780a68
IM
432DECLARE_PER_CPU(int, x2apic_extra_bits);
433
434extern int default_cpu_present_to_apicid(int mps_cpu);
435extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
436#endif
437
438static inline void default_wait_for_init_deassert(atomic_t *deassert)
439{
440 while (!atomic_read(deassert))
441 cpu_relax();
442 return;
443}
444
445extern void generic_bigsmp_probe(void);
446
447
448#ifdef CONFIG_X86_LOCAL_APIC
449
450#include <asm/smp.h>
451
452#define APIC_DFR_VALUE (APIC_DFR_FLAT)
453
454static inline const struct cpumask *default_target_cpus(void)
455{
456#ifdef CONFIG_SMP
457 return cpu_online_mask;
458#else
459 return cpumask_of(0);
460#endif
461}
462
463DECLARE_EARLY_PER_CPU(u16, x86_bios_cpu_apicid);
464
465
466static inline unsigned int read_apic_id(void)
467{
468 unsigned int reg;
469
470 reg = apic_read(APIC_ID);
471
472 return apic->get_apic_id(reg);
473}
474
475extern void default_setup_apic_routing(void);
476
477#ifdef CONFIG_X86_32
478/*
479 * Set up the logical destination ID.
480 *
481 * Intel recommends to set DFR, LDR and TPR before enabling
482 * an APIC. See e.g. "AP-388 82489DX User's Manual" (Intel
483 * document number 292116). So here it goes...
484 */
485extern void default_init_apic_ldr(void);
486
487static inline int default_apic_id_registered(void)
488{
489 return physid_isset(read_apic_id(), phys_cpu_present_map);
490}
491
f56e5034
YL
492static inline int default_phys_pkg_id(int cpuid_apic, int index_msb)
493{
494 return cpuid_apic >> index_msb;
495}
496
497extern int default_apicid_to_node(int logical_apicid);
498
499#endif
500
e2780a68
IM
501static inline unsigned int
502default_cpu_mask_to_apicid(const struct cpumask *cpumask)
503{
f56e5034 504 return cpumask_bits(cpumask)[0] & APIC_ALL_CPUS;
e2780a68
IM
505}
506
507static inline unsigned int
508default_cpu_mask_to_apicid_and(const struct cpumask *cpumask,
509 const struct cpumask *andmask)
510{
511 unsigned long mask1 = cpumask_bits(cpumask)[0];
512 unsigned long mask2 = cpumask_bits(andmask)[0];
513 unsigned long mask3 = cpumask_bits(cpu_online_mask)[0];
514
515 return (unsigned int)(mask1 & mask2 & mask3);
516}
517
e2780a68
IM
518static inline unsigned long default_check_apicid_used(physid_mask_t bitmap, int apicid)
519{
520 return physid_isset(apicid, bitmap);
521}
522
523static inline unsigned long default_check_apicid_present(int bit)
524{
525 return physid_isset(bit, phys_cpu_present_map);
526}
527
528static inline physid_mask_t default_ioapic_phys_id_map(physid_mask_t phys_map)
529{
530 return phys_map;
531}
532
533/* Mapping from cpu number to logical apicid */
534static inline int default_cpu_to_logical_apicid(int cpu)
535{
536 return 1 << cpu;
537}
538
539static inline int __default_cpu_present_to_apicid(int mps_cpu)
540{
541 if (mps_cpu < nr_cpu_ids && cpu_present(mps_cpu))
542 return (int)per_cpu(x86_bios_cpu_apicid, mps_cpu);
543 else
544 return BAD_APICID;
545}
546
547static inline int
548__default_check_phys_apicid_present(int boot_cpu_physical_apicid)
549{
550 return physid_isset(boot_cpu_physical_apicid, phys_cpu_present_map);
551}
552
553#ifdef CONFIG_X86_32
554static inline int default_cpu_present_to_apicid(int mps_cpu)
555{
556 return __default_cpu_present_to_apicid(mps_cpu);
557}
558
559static inline int
560default_check_phys_apicid_present(int boot_cpu_physical_apicid)
561{
562 return __default_check_phys_apicid_present(boot_cpu_physical_apicid);
563}
564#else
565extern int default_cpu_present_to_apicid(int mps_cpu);
566extern int default_check_phys_apicid_present(int boot_cpu_physical_apicid);
567#endif
568
569static inline physid_mask_t default_apicid_to_cpu_present(int phys_apicid)
570{
571 return physid_mask_of_physid(phys_apicid);
572}
573
574#endif /* CONFIG_X86_LOCAL_APIC */
575
2f205bc4
IM
576#ifdef CONFIG_X86_32
577extern u8 cpu_2_logical_apicid[NR_CPUS];
578#endif
579
1965aae3 580#endif /* _ASM_X86_APIC_H */
This page took 0.319368 seconds and 5 git commands to generate.