Merge branches 'fixes', 'pgt-next' and 'versatile' into devel
[deliverable/linux.git] / arch / x86 / include / asm / cpufeature.h
CommitLineData
7b11fb51
PA
1/*
2 * Defines x86 CPU feature bits
3 */
1965aae3
PA
4#ifndef _ASM_X86_CPUFEATURE_H
5#define _ASM_X86_CPUFEATURE_H
7b11fb51 6
7b11fb51
PA
7#include <asm/required-features.h>
8
bdc802dc 9#define NCAPINTS 10 /* N 32-bit words worth of info */
7b11fb51 10
7414aa41
PA
11/*
12 * Note: If the comment begins with a quoted string, that string is used
13 * in /proc/cpuinfo instead of the macro name. If the string is "",
14 * this feature bit is not displayed in /proc/cpuinfo at all.
15 */
7b11fb51
PA
16
17/* Intel-defined CPU features, CPUID level 0x00000001 (edx), word 0 */
18#define X86_FEATURE_FPU (0*32+ 0) /* Onboard FPU */
19#define X86_FEATURE_VME (0*32+ 1) /* Virtual Mode Extensions */
20#define X86_FEATURE_DE (0*32+ 2) /* Debugging Extensions */
21#define X86_FEATURE_PSE (0*32+ 3) /* Page Size Extensions */
22#define X86_FEATURE_TSC (0*32+ 4) /* Time Stamp Counter */
2798c63e 23#define X86_FEATURE_MSR (0*32+ 5) /* Model-Specific Registers */
7b11fb51 24#define X86_FEATURE_PAE (0*32+ 6) /* Physical Address Extensions */
3969c52d 25#define X86_FEATURE_MCE (0*32+ 7) /* Machine Check Exception */
7b11fb51
PA
26#define X86_FEATURE_CX8 (0*32+ 8) /* CMPXCHG8 instruction */
27#define X86_FEATURE_APIC (0*32+ 9) /* Onboard APIC */
28#define X86_FEATURE_SEP (0*32+11) /* SYSENTER/SYSEXIT */
29#define X86_FEATURE_MTRR (0*32+12) /* Memory Type Range Registers */
30#define X86_FEATURE_PGE (0*32+13) /* Page Global Enable */
31#define X86_FEATURE_MCA (0*32+14) /* Machine Check Architecture */
2798c63e
PA
32#define X86_FEATURE_CMOV (0*32+15) /* CMOV instructions */
33 /* (plus FCMOVcc, FCOMI with FPU) */
7b11fb51
PA
34#define X86_FEATURE_PAT (0*32+16) /* Page Attribute Table */
35#define X86_FEATURE_PSE36 (0*32+17) /* 36-bit PSEs */
36#define X86_FEATURE_PN (0*32+18) /* Processor serial number */
2798c63e 37#define X86_FEATURE_CLFLSH (0*32+19) /* "clflush" CLFLUSH instruction */
7414aa41 38#define X86_FEATURE_DS (0*32+21) /* "dts" Debug Store */
7b11fb51
PA
39#define X86_FEATURE_ACPI (0*32+22) /* ACPI via MSR */
40#define X86_FEATURE_MMX (0*32+23) /* Multimedia Extensions */
7414aa41
PA
41#define X86_FEATURE_FXSR (0*32+24) /* FXSAVE/FXRSTOR, CR4.OSFXSR */
42#define X86_FEATURE_XMM (0*32+25) /* "sse" */
43#define X86_FEATURE_XMM2 (0*32+26) /* "sse2" */
44#define X86_FEATURE_SELFSNOOP (0*32+27) /* "ss" CPU self snoop */
7b11fb51 45#define X86_FEATURE_HT (0*32+28) /* Hyper-Threading */
7414aa41 46#define X86_FEATURE_ACC (0*32+29) /* "tm" Automatic clock control */
7b11fb51 47#define X86_FEATURE_IA64 (0*32+30) /* IA-64 processor */
7414aa41 48#define X86_FEATURE_PBE (0*32+31) /* Pending Break Enable */
7b11fb51
PA
49
50/* AMD-defined CPU features, CPUID level 0x80000001, word 1 */
51/* Don't duplicate feature flags which are redundant with Intel! */
52#define X86_FEATURE_SYSCALL (1*32+11) /* SYSCALL/SYSRET */
53#define X86_FEATURE_MP (1*32+19) /* MP Capable. */
54#define X86_FEATURE_NX (1*32+20) /* Execute Disable */
55#define X86_FEATURE_MMXEXT (1*32+22) /* AMD MMX extensions */
7414aa41
PA
56#define X86_FEATURE_FXSR_OPT (1*32+25) /* FXSAVE/FXRSTOR optimizations */
57#define X86_FEATURE_GBPAGES (1*32+26) /* "pdpe1gb" GB pages */
7b11fb51
PA
58#define X86_FEATURE_RDTSCP (1*32+27) /* RDTSCP */
59#define X86_FEATURE_LM (1*32+29) /* Long Mode (x86-64) */
60#define X86_FEATURE_3DNOWEXT (1*32+30) /* AMD 3DNow! extensions */
61#define X86_FEATURE_3DNOW (1*32+31) /* 3DNow! */
62
63/* Transmeta-defined CPU features, CPUID level 0x80860001, word 2 */
64#define X86_FEATURE_RECOVERY (2*32+ 0) /* CPU in recovery mode */
65#define X86_FEATURE_LONGRUN (2*32+ 1) /* Longrun power control */
66#define X86_FEATURE_LRTI (2*32+ 3) /* LongRun table interface */
67
68/* Other features, Linux-defined mapping, word 3 */
69/* This range is used for feature bits which conflict or are synthesized */
70#define X86_FEATURE_CXMMX (3*32+ 0) /* Cyrix MMX extensions */
71#define X86_FEATURE_K6_MTRR (3*32+ 1) /* AMD K6 nonstandard MTRRs */
72#define X86_FEATURE_CYRIX_ARR (3*32+ 2) /* Cyrix ARRs (= MTRRs) */
73#define X86_FEATURE_CENTAUR_MCR (3*32+ 3) /* Centaur MCRs (= MTRRs) */
74/* cpu types for specific tunings: */
7414aa41
PA
75#define X86_FEATURE_K8 (3*32+ 4) /* "" Opteron, Athlon64 */
76#define X86_FEATURE_K7 (3*32+ 5) /* "" Athlon */
77#define X86_FEATURE_P3 (3*32+ 6) /* "" P3 */
78#define X86_FEATURE_P4 (3*32+ 7) /* "" P4 */
7b11fb51
PA
79#define X86_FEATURE_CONSTANT_TSC (3*32+ 8) /* TSC ticks at a constant rate */
80#define X86_FEATURE_UP (3*32+ 9) /* smp kernel running on up */
7414aa41 81#define X86_FEATURE_FXSAVE_LEAK (3*32+10) /* "" FXSAVE leaks FOP/FIP/FOP */
7b11fb51 82#define X86_FEATURE_ARCH_PERFMON (3*32+11) /* Intel Architectural PerfMon */
b6734c35
PA
83#define X86_FEATURE_PEBS (3*32+12) /* Precise-Event Based Sampling */
84#define X86_FEATURE_BTS (3*32+13) /* Branch Trace Store */
7414aa41
PA
85#define X86_FEATURE_SYSCALL32 (3*32+14) /* "" syscall in ia32 userspace */
86#define X86_FEATURE_SYSENTER32 (3*32+15) /* "" sysenter in ia32 userspace */
2798c63e 87#define X86_FEATURE_REP_GOOD (3*32+16) /* rep microcode works well */
7414aa41
PA
88#define X86_FEATURE_MFENCE_RDTSC (3*32+17) /* "" Mfence synchronizes RDTSC */
89#define X86_FEATURE_LFENCE_RDTSC (3*32+18) /* "" Lfence synchronizes RDTSC */
90#define X86_FEATURE_11AP (3*32+19) /* "" Bad local APIC aka 11AP */
b6734c35 91#define X86_FEATURE_NOPL (3*32+20) /* The NOPL (0F 1F) instructions */
e8c534ec 92 /* 21 available, was AMD_C1E */
2576c999 93#define X86_FEATURE_XTOPOLOGY (3*32+22) /* cpu topology enum extensions */
b2bcc7b2 94#define X86_FEATURE_TSC_RELIABLE (3*32+23) /* TSC is known to be reliable */
d4377974 95#define X86_FEATURE_NONSTOP_TSC (3*32+24) /* TSC does not stop in C states */
e736ad54 96#define X86_FEATURE_CLFLUSH_MONITOR (3*32+25) /* "" clflush reqd with monitor */
42937e81 97#define X86_FEATURE_EXTD_APICID (3*32+26) /* has extended APICID (8 bits) */
4a376ec3 98#define X86_FEATURE_AMD_DCM (3*32+27) /* multi-node processor */
a8303aaf 99#define X86_FEATURE_APERFMPERF (3*32+28) /* APERFMPERF */
7b11fb51
PA
100
101/* Intel-defined CPU features, CPUID level 0x00000001 (ecx), word 4 */
7414aa41 102#define X86_FEATURE_XMM3 (4*32+ 0) /* "pni" SSE-3 */
f1240c00
PA
103#define X86_FEATURE_PCLMULQDQ (4*32+ 1) /* PCLMULQDQ instruction */
104#define X86_FEATURE_DTES64 (4*32+ 2) /* 64-bit Debug Store */
7414aa41
PA
105#define X86_FEATURE_MWAIT (4*32+ 3) /* "monitor" Monitor/Mwait support */
106#define X86_FEATURE_DSCPL (4*32+ 4) /* "ds_cpl" CPL Qual. Debug Store */
107#define X86_FEATURE_VMX (4*32+ 5) /* Hardware virtualization */
af2e1f27 108#define X86_FEATURE_SMX (4*32+ 6) /* Safer mode */
7b11fb51
PA
109#define X86_FEATURE_EST (4*32+ 7) /* Enhanced SpeedStep */
110#define X86_FEATURE_TM2 (4*32+ 8) /* Thermal Monitor 2 */
7414aa41 111#define X86_FEATURE_SSSE3 (4*32+ 9) /* Supplemental SSE-3 */
7b11fb51 112#define X86_FEATURE_CID (4*32+10) /* Context ID */
f1240c00 113#define X86_FEATURE_FMA (4*32+12) /* Fused multiply-add */
7b11fb51
PA
114#define X86_FEATURE_CX16 (4*32+13) /* CMPXCHG16B */
115#define X86_FEATURE_XTPR (4*32+14) /* Send Task Priority Messages */
f1240c00 116#define X86_FEATURE_PDCM (4*32+15) /* Performance Capabilities */
7b11fb51 117#define X86_FEATURE_DCA (4*32+18) /* Direct Cache Access */
7414aa41
PA
118#define X86_FEATURE_XMM4_1 (4*32+19) /* "sse4_1" SSE-4.1 */
119#define X86_FEATURE_XMM4_2 (4*32+20) /* "sse4_2" SSE-4.2 */
32e1d0a0 120#define X86_FEATURE_X2APIC (4*32+21) /* x2APIC */
069ebaa4
AK
121#define X86_FEATURE_MOVBE (4*32+22) /* MOVBE instruction */
122#define X86_FEATURE_POPCNT (4*32+23) /* POPCNT instruction */
f1240c00
PA
123#define X86_FEATURE_AES (4*32+25) /* AES instructions */
124#define X86_FEATURE_XSAVE (4*32+26) /* XSAVE/XRSTOR/XSETBV/XGETBV */
125#define X86_FEATURE_OSXSAVE (4*32+27) /* "" XSAVE enabled in the OS */
126#define X86_FEATURE_AVX (4*32+28) /* Advanced Vector Extensions */
24da9c26
PA
127#define X86_FEATURE_F16C (4*32+29) /* 16-bit fp conversions */
128#define X86_FEATURE_RDRND (4*32+30) /* The RDRAND instruction */
49ab56ac 129#define X86_FEATURE_HYPERVISOR (4*32+31) /* Running on a hypervisor */
7b11fb51
PA
130
131/* VIA/Cyrix/Centaur-defined CPU features, CPUID level 0xC0000001, word 5 */
7414aa41
PA
132#define X86_FEATURE_XSTORE (5*32+ 2) /* "rng" RNG present (xstore) */
133#define X86_FEATURE_XSTORE_EN (5*32+ 3) /* "rng_en" RNG enabled */
134#define X86_FEATURE_XCRYPT (5*32+ 6) /* "ace" on-CPU crypto (xcrypt) */
135#define X86_FEATURE_XCRYPT_EN (5*32+ 7) /* "ace_en" on-CPU crypto enabled */
7b11fb51
PA
136#define X86_FEATURE_ACE2 (5*32+ 8) /* Advanced Cryptography Engine v2 */
137#define X86_FEATURE_ACE2_EN (5*32+ 9) /* ACE v2 enabled */
7414aa41
PA
138#define X86_FEATURE_PHE (5*32+10) /* PadLock Hash Engine */
139#define X86_FEATURE_PHE_EN (5*32+11) /* PHE enabled */
140#define X86_FEATURE_PMM (5*32+12) /* PadLock Montgomery Multiplier */
141#define X86_FEATURE_PMM_EN (5*32+13) /* PMM enabled */
7b11fb51
PA
142
143/* More extended AMD flags: CPUID level 0x80000001, ecx, word 6 */
144#define X86_FEATURE_LAHF_LM (6*32+ 0) /* LAHF/SAHF in long mode */
145#define X86_FEATURE_CMP_LEGACY (6*32+ 1) /* If yes HyperThreading not valid */
7414aa41
PA
146#define X86_FEATURE_SVM (6*32+ 2) /* Secure virtual machine */
147#define X86_FEATURE_EXTAPIC (6*32+ 3) /* Extended APIC space */
148#define X86_FEATURE_CR8_LEGACY (6*32+ 4) /* CR8 in 32-bit mode */
149#define X86_FEATURE_ABM (6*32+ 5) /* Advanced bit manipulation */
150#define X86_FEATURE_SSE4A (6*32+ 6) /* SSE-4A */
151#define X86_FEATURE_MISALIGNSSE (6*32+ 7) /* Misaligned SSE mode */
152#define X86_FEATURE_3DNOWPREFETCH (6*32+ 8) /* 3DNow prefetch instructions */
153#define X86_FEATURE_OSVW (6*32+ 9) /* OS Visible Workaround */
154#define X86_FEATURE_IBS (6*32+10) /* Instruction Based Sampling */
7ef8aa72 155#define X86_FEATURE_XOP (6*32+11) /* extended AVX instructions */
7414aa41
PA
156#define X86_FEATURE_SKINIT (6*32+12) /* SKINIT/STGI instructions */
157#define X86_FEATURE_WDT (6*32+13) /* Watchdog timer */
33ed82fb
AP
158#define X86_FEATURE_LWP (6*32+15) /* Light Weight Profiling */
159#define X86_FEATURE_FMA4 (6*32+16) /* 4 operands MAC instructions */
9d260ebc 160#define X86_FEATURE_NODEID_MSR (6*32+19) /* NodeId MSR */
33ed82fb
AP
161#define X86_FEATURE_TBM (6*32+21) /* trailing bit manipulations */
162#define X86_FEATURE_TOPOEXT (6*32+22) /* topology extensions CPUID leafs */
4979d272 163#define X86_FEATURE_PERFCTR_CORE (6*32+23) /* core performance counter extensions */
7b11fb51
PA
164
165/*
166 * Auxiliary flags: Linux defined - For features scattered in various
bdc802dc 167 * CPUID levels like 0x6, 0xA etc, word 7
7b11fb51
PA
168 */
169#define X86_FEATURE_IDA (7*32+ 0) /* Intel Dynamic Acceleration */
db954b58 170#define X86_FEATURE_ARAT (7*32+ 1) /* Always Running APIC Timer */
5958f1d5 171#define X86_FEATURE_CPB (7*32+ 2) /* AMD Core Performance Boost */
23016bf0 172#define X86_FEATURE_EPB (7*32+ 3) /* IA32_ENERGY_PERF_BIAS support */
278bc5f6 173#define X86_FEATURE_XSAVEOPT (7*32+ 4) /* Optimized Xsave */
9792db61
FY
174#define X86_FEATURE_PLN (7*32+ 5) /* Intel Power Limit Notification */
175#define X86_FEATURE_PTS (7*32+ 6) /* Intel Package Thermal Status */
a4659053 176#define X86_FEATURE_DTS (7*32+ 7) /* Digital Thermal Sensor */
7b11fb51 177
bdc802dc 178/* Virtualization flags: Linux defined, word 8 */
e38e05a8
SY
179#define X86_FEATURE_TPR_SHADOW (8*32+ 0) /* Intel TPR Shadow */
180#define X86_FEATURE_VNMI (8*32+ 1) /* Intel Virtual NMI */
181#define X86_FEATURE_FLEXPRIORITY (8*32+ 2) /* Intel FlexPriority */
182#define X86_FEATURE_EPT (8*32+ 3) /* Intel Extended Page Table */
183#define X86_FEATURE_VPID (8*32+ 4) /* Intel Virtual Processor ID */
278bc5f6
PA
184#define X86_FEATURE_NPT (8*32+ 5) /* AMD Nested Page Table support */
185#define X86_FEATURE_LBRV (8*32+ 6) /* AMD LBR Virtualization support */
186#define X86_FEATURE_SVML (8*32+ 7) /* "svm_lock" AMD SVM locking MSR */
187#define X86_FEATURE_NRIPS (8*32+ 8) /* "nrip_save" AMD SVM next_rip save */
aeb9c7d6
AP
188#define X86_FEATURE_TSCRATEMSR (8*32+ 9) /* "tsc_scale" AMD TSC scaling support */
189#define X86_FEATURE_VMCBCLEAN (8*32+10) /* "vmcb_clean" AMD VMCB clean bits support */
190#define X86_FEATURE_FLUSHBYASID (8*32+11) /* AMD flush-by-ASID support */
191#define X86_FEATURE_DECODEASSISTS (8*32+12) /* AMD Decode Assists support */
192#define X86_FEATURE_PAUSEFILTER (8*32+13) /* AMD filtered pause intercept */
193#define X86_FEATURE_PFTHRESHOLD (8*32+14) /* AMD pause filter threshold */
194
e38e05a8 195
bdc802dc 196/* Intel-defined CPU features, CPUID level 0x00000007:0 (ebx), word 9 */
278bc5f6 197#define X86_FEATURE_FSGSBASE (9*32+ 0) /* {RD/WR}{FS/GS}BASE instructions*/
bdc802dc 198
fa1408e4
PA
199#if defined(__KERNEL__) && !defined(__ASSEMBLY__)
200
a3c8acd0 201#include <asm/asm.h>
fa1408e4
PA
202#include <linux/bitops.h>
203
204extern const char * const x86_cap_flags[NCAPINTS*32];
205extern const char * const x86_power_flags[32];
206
0f8d2b92
IM
207#define test_cpu_cap(c, bit) \
208 test_bit(bit, (unsigned long *)((c)->x86_capability))
209
7b11fb51
PA
210#define cpu_has(c, bit) \
211 (__builtin_constant_p(bit) && \
212 ( (((bit)>>5)==0 && (1UL<<((bit)&31) & REQUIRED_MASK0)) || \
213 (((bit)>>5)==1 && (1UL<<((bit)&31) & REQUIRED_MASK1)) || \
214 (((bit)>>5)==2 && (1UL<<((bit)&31) & REQUIRED_MASK2)) || \
215 (((bit)>>5)==3 && (1UL<<((bit)&31) & REQUIRED_MASK3)) || \
216 (((bit)>>5)==4 && (1UL<<((bit)&31) & REQUIRED_MASK4)) || \
217 (((bit)>>5)==5 && (1UL<<((bit)&31) & REQUIRED_MASK5)) || \
218 (((bit)>>5)==6 && (1UL<<((bit)&31) & REQUIRED_MASK6)) || \
bdc802dc
PA
219 (((bit)>>5)==7 && (1UL<<((bit)&31) & REQUIRED_MASK7)) || \
220 (((bit)>>5)==8 && (1UL<<((bit)&31) & REQUIRED_MASK8)) || \
221 (((bit)>>5)==9 && (1UL<<((bit)&31) & REQUIRED_MASK9)) ) \
7b11fb51 222 ? 1 : \
0f8d2b92
IM
223 test_cpu_cap(c, bit))
224
7b11fb51
PA
225#define boot_cpu_has(bit) cpu_has(&boot_cpu_data, bit)
226
53756d37
JF
227#define set_cpu_cap(c, bit) set_bit(bit, (unsigned long *)((c)->x86_capability))
228#define clear_cpu_cap(c, bit) clear_bit(bit, (unsigned long *)((c)->x86_capability))
7d851c8d
AK
229#define setup_clear_cpu_cap(bit) do { \
230 clear_cpu_cap(&boot_cpu_data, bit); \
3e0c3737 231 set_bit(bit, (unsigned long *)cpu_caps_cleared); \
7d851c8d 232} while (0)
404ee5b1
AK
233#define setup_force_cpu_cap(bit) do { \
234 set_cpu_cap(&boot_cpu_data, bit); \
3e0c3737 235 set_bit(bit, (unsigned long *)cpu_caps_set); \
404ee5b1 236} while (0)
53756d37 237
7b11fb51
PA
238#define cpu_has_fpu boot_cpu_has(X86_FEATURE_FPU)
239#define cpu_has_vme boot_cpu_has(X86_FEATURE_VME)
240#define cpu_has_de boot_cpu_has(X86_FEATURE_DE)
241#define cpu_has_pse boot_cpu_has(X86_FEATURE_PSE)
242#define cpu_has_tsc boot_cpu_has(X86_FEATURE_TSC)
243#define cpu_has_pae boot_cpu_has(X86_FEATURE_PAE)
244#define cpu_has_pge boot_cpu_has(X86_FEATURE_PGE)
245#define cpu_has_apic boot_cpu_has(X86_FEATURE_APIC)
246#define cpu_has_sep boot_cpu_has(X86_FEATURE_SEP)
247#define cpu_has_mtrr boot_cpu_has(X86_FEATURE_MTRR)
248#define cpu_has_mmx boot_cpu_has(X86_FEATURE_MMX)
249#define cpu_has_fxsr boot_cpu_has(X86_FEATURE_FXSR)
250#define cpu_has_xmm boot_cpu_has(X86_FEATURE_XMM)
251#define cpu_has_xmm2 boot_cpu_has(X86_FEATURE_XMM2)
252#define cpu_has_xmm3 boot_cpu_has(X86_FEATURE_XMM3)
54b6a1bd 253#define cpu_has_aes boot_cpu_has(X86_FEATURE_AES)
7b11fb51
PA
254#define cpu_has_ht boot_cpu_has(X86_FEATURE_HT)
255#define cpu_has_mp boot_cpu_has(X86_FEATURE_MP)
256#define cpu_has_nx boot_cpu_has(X86_FEATURE_NX)
257#define cpu_has_k6_mtrr boot_cpu_has(X86_FEATURE_K6_MTRR)
258#define cpu_has_cyrix_arr boot_cpu_has(X86_FEATURE_CYRIX_ARR)
259#define cpu_has_centaur_mcr boot_cpu_has(X86_FEATURE_CENTAUR_MCR)
260#define cpu_has_xstore boot_cpu_has(X86_FEATURE_XSTORE)
261#define cpu_has_xstore_enabled boot_cpu_has(X86_FEATURE_XSTORE_EN)
262#define cpu_has_xcrypt boot_cpu_has(X86_FEATURE_XCRYPT)
263#define cpu_has_xcrypt_enabled boot_cpu_has(X86_FEATURE_XCRYPT_EN)
264#define cpu_has_ace2 boot_cpu_has(X86_FEATURE_ACE2)
265#define cpu_has_ace2_enabled boot_cpu_has(X86_FEATURE_ACE2_EN)
266#define cpu_has_phe boot_cpu_has(X86_FEATURE_PHE)
267#define cpu_has_phe_enabled boot_cpu_has(X86_FEATURE_PHE_EN)
268#define cpu_has_pmm boot_cpu_has(X86_FEATURE_PMM)
269#define cpu_has_pmm_enabled boot_cpu_has(X86_FEATURE_PMM_EN)
270#define cpu_has_ds boot_cpu_has(X86_FEATURE_DS)
271#define cpu_has_pebs boot_cpu_has(X86_FEATURE_PEBS)
272#define cpu_has_clflush boot_cpu_has(X86_FEATURE_CLFLSH)
273#define cpu_has_bts boot_cpu_has(X86_FEATURE_BTS)
019c3e7c 274#define cpu_has_gbpages boot_cpu_has(X86_FEATURE_GBPAGES)
86975101 275#define cpu_has_arch_perfmon boot_cpu_has(X86_FEATURE_ARCH_PERFMON)
2e5d9c85 276#define cpu_has_pat boot_cpu_has(X86_FEATURE_PAT)
f1240c00 277#define cpu_has_xmm4_1 boot_cpu_has(X86_FEATURE_XMM4_1)
2a61812a 278#define cpu_has_xmm4_2 boot_cpu_has(X86_FEATURE_XMM4_2)
32e1d0a0 279#define cpu_has_x2apic boot_cpu_has(X86_FEATURE_X2APIC)
f1240c00 280#define cpu_has_xsave boot_cpu_has(X86_FEATURE_XSAVE)
49ab56ac 281#define cpu_has_hypervisor boot_cpu_has(X86_FEATURE_HYPERVISOR)
0e1227d3 282#define cpu_has_pclmulqdq boot_cpu_has(X86_FEATURE_PCLMULQDQ)
4979d272 283#define cpu_has_perfctr_core boot_cpu_has(X86_FEATURE_PERFCTR_CORE)
7b11fb51 284
0b9c99b6
TG
285#if defined(CONFIG_X86_INVLPG) || defined(CONFIG_X86_64)
286# define cpu_has_invlpg 1
287#else
288# define cpu_has_invlpg (boot_cpu_data.x86 > 3)
289#endif
290
7b11fb51
PA
291#ifdef CONFIG_X86_64
292
293#undef cpu_has_vme
294#define cpu_has_vme 0
295
296#undef cpu_has_pae
297#define cpu_has_pae ___BUG___
298
299#undef cpu_has_mp
300#define cpu_has_mp 1
301
302#undef cpu_has_k6_mtrr
303#define cpu_has_k6_mtrr 0
304
305#undef cpu_has_cyrix_arr
306#define cpu_has_cyrix_arr 0
307
308#undef cpu_has_centaur_mcr
309#define cpu_has_centaur_mcr 0
310
311#endif /* CONFIG_X86_64 */
312
2fd81864 313#if __GNUC__ >= 4
a3c8acd0
PA
314/*
315 * Static testing of CPU features. Used the same as boot_cpu_has().
316 * These are only valid after alternatives have run, but will statically
317 * patch the target code for additional performance.
318 *
319 */
83a7a2ad 320static __always_inline __pure bool __static_cpu_has(u16 bit)
a3c8acd0 321{
2fd81864 322#if __GNUC__ > 4 || __GNUC_MINOR__ >= 5
a3c8acd0
PA
323 asm goto("1: jmp %l[t_no]\n"
324 "2:\n"
325 ".section .altinstructions,\"a\"\n"
326 _ASM_ALIGN "\n"
327 _ASM_PTR "1b\n"
328 _ASM_PTR "0\n" /* no replacement */
83a7a2ad 329 " .word %P0\n" /* feature bit */
a3c8acd0
PA
330 " .byte 2b - 1b\n" /* source len */
331 " .byte 0\n" /* replacement len */
a3c8acd0 332 ".previous\n"
83a7a2ad 333 /* skipping size check since replacement size = 0 */
a3c8acd0
PA
334 : : "i" (bit) : : t_no);
335 return true;
336 t_no:
337 return false;
338#else
339 u8 flag;
340 /* Open-coded due to __stringify() in ALTERNATIVE() */
341 asm volatile("1: movb $0,%0\n"
342 "2:\n"
343 ".section .altinstructions,\"a\"\n"
344 _ASM_ALIGN "\n"
345 _ASM_PTR "1b\n"
346 _ASM_PTR "3f\n"
83a7a2ad 347 " .word %P1\n" /* feature bit */
a3c8acd0
PA
348 " .byte 2b - 1b\n" /* source len */
349 " .byte 4f - 3f\n" /* replacement len */
83a7a2ad
PA
350 ".previous\n"
351 ".section .discard,\"aw\",@progbits\n"
352 " .byte 0xff + (4f-3f) - (2b-1b)\n" /* size check */
a3c8acd0
PA
353 ".previous\n"
354 ".section .altinstr_replacement,\"ax\"\n"
355 "3: movb $1,%0\n"
356 "4:\n"
357 ".previous\n"
358 : "=qm" (flag) : "i" (bit));
359 return flag;
360#endif
361}
362
363#define static_cpu_has(bit) \
364( \
365 __builtin_constant_p(boot_cpu_has(bit)) ? \
366 boot_cpu_has(bit) : \
83a7a2ad 367 __builtin_constant_p(bit) ? \
a3c8acd0
PA
368 __static_cpu_has(bit) : \
369 boot_cpu_has(bit) \
370)
1ba4f22c
PA
371#else
372/*
373 * gcc 3.x is too stupid to do the static test; fall back to dynamic.
374 */
375#define static_cpu_has(bit) boot_cpu_has(bit)
376#endif
a3c8acd0 377
fa1408e4
PA
378#endif /* defined(__KERNEL__) && !defined(__ASSEMBLY__) */
379
1965aae3 380#endif /* _ASM_X86_CPUFEATURE_H */
This page took 0.24903 seconds and 5 git commands to generate.