Merge branch 'oprofile-for-linus' of git://git.kernel.org/pub/scm/linux/kernel/git...
[deliverable/linux.git] / arch / x86 / include / asm / irq_vectors.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_IRQ_VECTORS_H
2#define _ASM_X86_IRQ_VECTORS_H
9b7dc567 3
9fc2e79d
IM
4/*
5 * Linux IRQ vector layout.
6 *
7 * There are 256 IDT entries (per CPU - each entry is 8 bytes) which can
8 * be defined by Linux. They are used as a jump table by the CPU when a
9 * given vector is triggered - by a CPU-external, CPU-internal or
10 * software-triggered event.
11 *
12 * Linux sets the kernel code address each entry jumps to early during
13 * bootup, and never changes them. This is the general layout of the
14 * IDT entries:
15 *
16 * Vectors 0 ... 31 : system traps and exceptions - hardcoded events
17 * Vectors 32 ... 127 : device interrupts
18 * Vector 128 : legacy int80 syscall interface
19 * Vectors 129 ... 237 : device interrupts
20 * Vectors 238 ... 255 : special interrupts
21 *
22 * 64-bit x86 has per CPU IDT tables, 32-bit has one shared IDT table.
23 *
24 * This file enumerates the exact layout of them:
25 */
26
27#define NMI_VECTOR 0x02
9b7dc567
TG
28
29/*
30 * IDT vectors usable for external interrupt sources start
31 * at 0x20:
32 */
9fc2e79d 33#define FIRST_EXTERNAL_VECTOR 0x20
9b7dc567
TG
34
35#ifdef CONFIG_X86_32
9fc2e79d 36# define SYSCALL_VECTOR 0x80
ac3048df 37# define IA32_SYSCALL_VECTOR 0x80
9b7dc567 38#else
9fc2e79d 39# define IA32_SYSCALL_VECTOR 0x80
9b7dc567
TG
40#endif
41
42/*
9b7dc567 43 * Reserve the lowest usable priority level 0x20 - 0x2f for triggering
497c9a19 44 * cleanup after irq migration.
9b7dc567 45 */
9fc2e79d 46#define IRQ_MOVE_CLEANUP_VECTOR FIRST_EXTERNAL_VECTOR
9b7dc567
TG
47
48/*
497c9a19 49 * Vectors 0x30-0x3f are used for ISA interrupts.
9b7dc567 50 */
9fc2e79d
IM
51#define IRQ0_VECTOR (FIRST_EXTERNAL_VECTOR + 0x10)
52
53#define IRQ1_VECTOR (IRQ0_VECTOR + 1)
54#define IRQ2_VECTOR (IRQ0_VECTOR + 2)
55#define IRQ3_VECTOR (IRQ0_VECTOR + 3)
56#define IRQ4_VECTOR (IRQ0_VECTOR + 4)
57#define IRQ5_VECTOR (IRQ0_VECTOR + 5)
58#define IRQ6_VECTOR (IRQ0_VECTOR + 6)
59#define IRQ7_VECTOR (IRQ0_VECTOR + 7)
60#define IRQ8_VECTOR (IRQ0_VECTOR + 8)
61#define IRQ9_VECTOR (IRQ0_VECTOR + 9)
62#define IRQ10_VECTOR (IRQ0_VECTOR + 10)
63#define IRQ11_VECTOR (IRQ0_VECTOR + 11)
64#define IRQ12_VECTOR (IRQ0_VECTOR + 12)
65#define IRQ13_VECTOR (IRQ0_VECTOR + 13)
66#define IRQ14_VECTOR (IRQ0_VECTOR + 14)
67#define IRQ15_VECTOR (IRQ0_VECTOR + 15)
9b7dc567
TG
68
69/*
70 * Special IRQ vectors used by the SMP architecture, 0xf0-0xff
71 *
72 * some of the following vectors are 'rare', they are merged
73 * into a single vector (CALL_FUNCTION_VECTOR) to save vector space.
74 * TLB, reschedule and local APIC vectors are performance-critical.
9b7dc567 75 */
02cf94c3 76
5da690d2 77#define SPURIOUS_APIC_VECTOR 0xff
647ad94f
IM
78/*
79 * Sanity check
80 */
81#if ((SPURIOUS_APIC_VECTOR & 0x0F) != 0x0F)
82# error SPURIOUS_APIC_VECTOR definition error
83#endif
84
5da690d2
IM
85#define ERROR_APIC_VECTOR 0xfe
86#define RESCHEDULE_VECTOR 0xfd
87#define CALL_FUNCTION_VECTOR 0xfc
88#define CALL_FUNCTION_SINGLE_VECTOR 0xfb
89#define THERMAL_APIC_VECTOR 0xfa
9b7dc567 90
5da690d2
IM
91#ifdef CONFIG_X86_32
92/* 0xf8 - 0xf9 : free */
9b7dc567 93#else
6dd01bed
TH
94# define THRESHOLD_APIC_VECTOR 0xf9
95# define UV_BAU_MESSAGE 0xf8
5da690d2 96#endif
9b7dc567 97
5da690d2
IM
98/* f0-f7 used for spreading out TLB flushes: */
99#define INVALIDATE_TLB_VECTOR_END 0xf7
100#define INVALIDATE_TLB_VECTOR_START 0xf0
9fc2e79d 101#define NUM_INVALIDATE_TLB_VECTORS 8
9b7dc567 102
9b7dc567
TG
103/*
104 * Local APIC timer IRQ vector is on a different priority level,
105 * to work around the 'lost local interrupt if more than 2 IRQ
106 * sources per level' errata.
107 */
9fc2e79d 108#define LOCAL_TIMER_VECTOR 0xef
9b7dc567 109
193c81b9
IM
110/*
111 * Performance monitoring interrupt vector:
112 */
9fc2e79d 113#define LOCAL_PERF_VECTOR 0xee
193c81b9 114
acaabe79
DS
115/*
116 * Generic system vector for platform specific use
117 */
118#define GENERIC_INTERRUPT_VECTOR 0xed
119
9b7dc567
TG
120/*
121 * First APIC vector available to drivers: (vectors 0x30-0xee) we
122 * start at 0x31(0x41) to spread out vectors evenly between priority
123 * levels. (0x80 is the syscall vector)
124 */
9fc2e79d 125#define FIRST_DEVICE_VECTOR (IRQ15_VECTOR + 2)
9b7dc567 126
9fc2e79d 127#define NR_VECTORS 256
9b7dc567 128
9fc2e79d 129#define FPU_IRQ 13
9b7dc567 130
9fc2e79d
IM
131#define FIRST_VM86_IRQ 3
132#define LAST_VM86_IRQ 15
d8106d2e
IM
133
134#ifndef __ASSEMBLY__
135static inline int invalid_vm86_irq(int irq)
136{
57e37293 137 return irq < FIRST_VM86_IRQ || irq > LAST_VM86_IRQ;
d8106d2e
IM
138}
139#endif
9b7dc567 140
009eb3fe
IM
141/*
142 * Size the maximum number of interrupts.
143 *
144 * If the irq_desc[] array has a sparse layout, we can size things
145 * generously - it scales up linearly with the maximum number of CPUs,
146 * and the maximum number of IO-APICs, whichever is higher.
147 *
148 * In other cases we size more conservatively, to not create too large
149 * static arrays.
150 */
151
9fc2e79d 152#define NR_IRQS_LEGACY 16
99d093d1 153
009eb3fe
IM
154#define CPU_VECTOR_LIMIT ( 8 * NR_CPUS )
155#define IO_APIC_VECTOR_LIMIT ( 32 * MAX_IO_APICS )
156
3e92ab3d 157#ifdef CONFIG_X86_IO_APIC
009eb3fe
IM
158# ifdef CONFIG_SPARSE_IRQ
159# define NR_IRQS \
160 (CPU_VECTOR_LIMIT > IO_APIC_VECTOR_LIMIT ? \
161 (NR_VECTORS + CPU_VECTOR_LIMIT) : \
162 (NR_VECTORS + IO_APIC_VECTOR_LIMIT))
163# else
c379698f 164# if NR_CPUS < MAX_IO_APICS
009eb3fe 165# define NR_IRQS (NR_VECTORS + 4*CPU_VECTOR_LIMIT)
c379698f 166# else
009eb3fe 167# define NR_IRQS (NR_VECTORS + IO_APIC_VECTOR_LIMIT)
c379698f 168# endif
c379698f 169# endif
3e92ab3d 170#else /* !CONFIG_X86_IO_APIC: */
009eb3fe 171# define NR_IRQS NR_IRQS_LEGACY
1b489768 172#endif
9b7dc567 173
1965aae3 174#endif /* _ASM_X86_IRQ_VECTORS_H */
This page took 0.131398 seconds and 5 git commands to generate.