KVM: x86: add kvm_arch_vcpu_postcreate callback, move TSC initialization
[deliverable/linux.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
8c3ba334 34#define KVM_MAX_VCPUS 254
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
69a9f69b
AK
36#define KVM_MEMORY_SLOTS 32
37/* memory slots that does not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 4
93a5cef0
XG
39#define KVM_MEM_SLOTS_NUM (KVM_MEMORY_SLOTS + KVM_PRIVATE_MEM_SLOTS)
40
cef4dea0 41#define KVM_MMIO_SIZE 16
69a9f69b
AK
42
43#define KVM_PIO_PAGE_OFFSET 1
542472b5 44#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 45
cfec82cb
JR
46#define CR0_RESERVED_BITS \
47 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
48 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
49 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
50
cd6e8f87
ZX
51#define CR3_PAE_RESERVED_BITS ((X86_CR3_PWT | X86_CR3_PCD) - 1)
52#define CR3_NONPAE_RESERVED_BITS ((PAGE_SIZE-1) & ~(X86_CR3_PWT | X86_CR3_PCD))
ad756a16 53#define CR3_PCID_ENABLED_RESERVED_BITS 0xFFFFFF0000000000ULL
7d76b4d3
JP
54#define CR3_L_MODE_RESERVED_BITS (CR3_NONPAE_RESERVED_BITS | \
55 0xFFFFFF0000000000ULL)
cfec82cb
JR
56#define CR4_RESERVED_BITS \
57 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
58 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 59 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
d9c3476d 60 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_RDWRGSFS \
cfec82cb
JR
61 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE))
62
63#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
64
65
cd6e8f87 66
cd6e8f87 67#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
68#define VALID_PAGE(x) ((x) != INVALID_PAGE)
69
cd6e8f87
ZX
70#define UNMAPPED_GVA (~(gpa_t)0)
71
ec04b260 72/* KVM Hugepage definitions for x86 */
04326caa 73#define KVM_NR_PAGE_SIZES 3
82855413
JR
74#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
75#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
76#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
77#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
78#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 79
cd6e8f87
ZX
80#define SELECTOR_TI_MASK (1 << 2)
81#define SELECTOR_RPL_MASK 0x03
82
83#define IOPL_SHIFT 12
84
d657a98e
ZX
85#define KVM_PERMILLE_MMU_PAGES 20
86#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
87#define KVM_MMU_HASH_SHIFT 10
88#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
89#define KVM_MIN_FREE_MMU_PAGES 5
90#define KVM_REFILL_PAGES 25
73c1160c 91#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 92#define KVM_NR_FIXED_MTRR_REGION 88
9ba075a6 93#define KVM_NR_VAR_MTRR 8
d657a98e 94
af585b92
GN
95#define ASYNC_PF_PER_VCPU 64
96
e935b837 97extern raw_spinlock_t kvm_lock;
e9b11c17
ZX
98extern struct list_head vm_list;
99
d657a98e
ZX
100struct kvm_vcpu;
101struct kvm;
af585b92 102struct kvm_async_pf;
d657a98e 103
5fdbf976 104enum kvm_reg {
2b3ccfa0
ZX
105 VCPU_REGS_RAX = 0,
106 VCPU_REGS_RCX = 1,
107 VCPU_REGS_RDX = 2,
108 VCPU_REGS_RBX = 3,
109 VCPU_REGS_RSP = 4,
110 VCPU_REGS_RBP = 5,
111 VCPU_REGS_RSI = 6,
112 VCPU_REGS_RDI = 7,
113#ifdef CONFIG_X86_64
114 VCPU_REGS_R8 = 8,
115 VCPU_REGS_R9 = 9,
116 VCPU_REGS_R10 = 10,
117 VCPU_REGS_R11 = 11,
118 VCPU_REGS_R12 = 12,
119 VCPU_REGS_R13 = 13,
120 VCPU_REGS_R14 = 14,
121 VCPU_REGS_R15 = 15,
122#endif
5fdbf976 123 VCPU_REGS_RIP,
2b3ccfa0
ZX
124 NR_VCPU_REGS
125};
126
6de4f3ad
AK
127enum kvm_reg_ex {
128 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 129 VCPU_EXREG_CR3,
6de12732 130 VCPU_EXREG_RFLAGS,
69c73028 131 VCPU_EXREG_CPL,
2fb92db1 132 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
133};
134
2b3ccfa0 135enum {
81609e3e 136 VCPU_SREG_ES,
2b3ccfa0 137 VCPU_SREG_CS,
81609e3e 138 VCPU_SREG_SS,
2b3ccfa0 139 VCPU_SREG_DS,
2b3ccfa0
ZX
140 VCPU_SREG_FS,
141 VCPU_SREG_GS,
2b3ccfa0
ZX
142 VCPU_SREG_TR,
143 VCPU_SREG_LDTR,
144};
145
56e82318 146#include <asm/kvm_emulate.h>
2b3ccfa0 147
d657a98e
ZX
148#define KVM_NR_MEM_OBJS 40
149
42dbaa5a
JK
150#define KVM_NR_DB_REGS 4
151
152#define DR6_BD (1 << 13)
153#define DR6_BS (1 << 14)
154#define DR6_FIXED_1 0xffff0ff0
155#define DR6_VOLATILE 0x0000e00f
156
157#define DR7_BP_EN_MASK 0x000000ff
158#define DR7_GE (1 << 9)
159#define DR7_GD (1 << 13)
160#define DR7_FIXED_1 0x00000400
161#define DR7_VOLATILE 0xffff23ff
162
41383771
GN
163/* apic attention bits */
164#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
165/*
166 * The following bit is set with PV-EOI, unset on EOI.
167 * We detect PV-EOI changes by guest by comparing
168 * this bit with PV-EOI in guest memory.
169 * See the implementation in apic_update_pv_eoi.
170 */
171#define KVM_APIC_PV_EOI_PENDING 1
41383771 172
d657a98e
ZX
173/*
174 * We don't want allocation failures within the mmu code, so we preallocate
175 * enough memory for a single page fault in a cache.
176 */
177struct kvm_mmu_memory_cache {
178 int nobjs;
179 void *objects[KVM_NR_MEM_OBJS];
180};
181
d657a98e
ZX
182/*
183 * kvm_mmu_page_role, below, is defined as:
184 *
185 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
186 * bits 4:7 - page table level for this shadow (1-4)
187 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
188 * bit 16 - direct mapping of virtual to physical mapping at gfn
189 * used for real mode and two-dimensional paging
d657a98e
ZX
190 * bits 17:19 - common access permissions for all ptes in this shadow page
191 */
192union kvm_mmu_page_role {
193 unsigned word;
194 struct {
7d76b4d3 195 unsigned level:4;
5b7e0102 196 unsigned cr4_pae:1;
7d76b4d3
JP
197 unsigned quadrant:2;
198 unsigned pad_for_nice_hex_output:6;
f6e2c02b 199 unsigned direct:1;
7d76b4d3 200 unsigned access:3;
2e53d63a 201 unsigned invalid:1;
9645bb56 202 unsigned nxe:1;
3dbe1415 203 unsigned cr0_wp:1;
411c588d 204 unsigned smep_andnot_wp:1;
d657a98e
ZX
205 };
206};
207
208struct kvm_mmu_page {
209 struct list_head link;
210 struct hlist_node hash_link;
211
212 /*
213 * The following two entries are used to key the shadow page in the
214 * hash table.
215 */
216 gfn_t gfn;
217 union kvm_mmu_page_role role;
218
219 u64 *spt;
220 /* hold the gfn of each spte inside spt */
221 gfn_t *gfns;
291f26bc
SY
222 /*
223 * One bit set per slot which has memory
224 * in this shadow page.
225 */
93a5cef0 226 DECLARE_BITMAP(slot_bitmap, KVM_MEM_SLOTS_NUM);
4731d4c7 227 bool unsync;
0571d366 228 int root_count; /* Currently serving as active root */
60c8aec6 229 unsigned int unsync_children;
67052b35 230 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
0074ff63 231 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
232
233#ifdef CONFIG_X86_32
234 int clear_spte_count;
235#endif
236
a30f47cb 237 int write_flooding_count;
d657a98e
ZX
238};
239
1c08364c
AK
240struct kvm_pio_request {
241 unsigned long count;
1c08364c
AK
242 int in;
243 int port;
244 int size;
1c08364c
AK
245};
246
d657a98e
ZX
247/*
248 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
249 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
250 * mode.
251 */
252struct kvm_mmu {
253 void (*new_cr3)(struct kvm_vcpu *vcpu);
f43addd4 254 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 255 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 256 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
257 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
258 bool prefault);
6389ee94
AK
259 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
260 struct x86_exception *fault);
d657a98e 261 void (*free)(struct kvm_vcpu *vcpu);
1871c602 262 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 263 struct x86_exception *exception);
c30a358d 264 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
e8bc217a 265 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 266 struct kvm_mmu_page *sp);
a7052897 267 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 268 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 269 u64 *spte, const void *pte);
d657a98e
ZX
270 hpa_t root_hpa;
271 int root_level;
272 int shadow_root_level;
a770f6f2 273 union kvm_mmu_page_role base_role;
c5a78f2b 274 bool direct_map;
d657a98e 275
97d64b78
AK
276 /*
277 * Bitmap; bit set = permission fault
278 * Byte index: page fault error code [4:1]
279 * Bit index: pte permissions in ACC_* format
280 */
281 u8 permissions[16];
282
d657a98e 283 u64 *pae_root;
81407ca5 284 u64 *lm_root;
82725b20 285 u64 rsvd_bits_mask[2][4];
ff03a073 286
6fd01b71
AK
287 /*
288 * Bitmap: bit set = last pte in walk
289 * index[0:1]: level (zero-based)
290 * index[2]: pte.ps
291 */
292 u8 last_pte_bitmap;
293
2d48a985
JR
294 bool nx;
295
ff03a073 296 u64 pdptrs[4]; /* pae */
d657a98e
ZX
297};
298
f5132b01
GN
299enum pmc_type {
300 KVM_PMC_GP = 0,
301 KVM_PMC_FIXED,
302};
303
304struct kvm_pmc {
305 enum pmc_type type;
306 u8 idx;
307 u64 counter;
308 u64 eventsel;
309 struct perf_event *perf_event;
310 struct kvm_vcpu *vcpu;
311};
312
313struct kvm_pmu {
314 unsigned nr_arch_gp_counters;
315 unsigned nr_arch_fixed_counters;
316 unsigned available_event_types;
317 u64 fixed_ctr_ctrl;
318 u64 global_ctrl;
319 u64 global_status;
320 u64 global_ovf_ctrl;
321 u64 counter_bitmask[2];
322 u64 global_ctrl_mask;
323 u8 version;
15c7ad51
RR
324 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
325 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
326 struct irq_work irq_work;
327 u64 reprogram_pmi;
328};
329
ad312c7c 330struct kvm_vcpu_arch {
5fdbf976
MT
331 /*
332 * rip and regs accesses must go through
333 * kvm_{register,rip}_{read,write} functions.
334 */
335 unsigned long regs[NR_VCPU_REGS];
336 u32 regs_avail;
337 u32 regs_dirty;
34c16eec
ZX
338
339 unsigned long cr0;
e8467fda 340 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
341 unsigned long cr2;
342 unsigned long cr3;
343 unsigned long cr4;
fc78f519 344 unsigned long cr4_guest_owned_bits;
34c16eec 345 unsigned long cr8;
1371d904 346 u32 hflags;
f6801dff 347 u64 efer;
34c16eec
ZX
348 u64 apic_base;
349 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 350 unsigned long apic_attention;
e1035715 351 int32_t apic_arb_prio;
34c16eec
ZX
352 int mp_state;
353 int sipi_vector;
354 u64 ia32_misc_enable_msr;
b209749f 355 bool tpr_access_reporting;
34c16eec 356
14dfe855
JR
357 /*
358 * Paging state of the vcpu
359 *
360 * If the vcpu runs in guest mode with two level paging this still saves
361 * the paging mode of the l1 guest. This context is always used to
362 * handle faults.
363 */
34c16eec 364 struct kvm_mmu mmu;
8df25a32 365
6539e738
JR
366 /*
367 * Paging state of an L2 guest (used for nested npt)
368 *
369 * This context will save all necessary information to walk page tables
370 * of the an L2 guest. This context is only initialized for page table
371 * walking and not for faulting since we never handle l2 page faults on
372 * the host.
373 */
374 struct kvm_mmu nested_mmu;
375
14dfe855
JR
376 /*
377 * Pointer to the mmu context currently used for
378 * gva_to_gpa translations.
379 */
380 struct kvm_mmu *walk_mmu;
381
53c07b18 382 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
383 struct kvm_mmu_memory_cache mmu_page_cache;
384 struct kvm_mmu_memory_cache mmu_page_header_cache;
385
98918833 386 struct fpu guest_fpu;
2acf923e 387 u64 xcr0;
34c16eec 388
34c16eec
ZX
389 struct kvm_pio_request pio;
390 void *pio_data;
391
66fd3f7f
GN
392 u8 event_exit_inst_len;
393
298101da
AK
394 struct kvm_queued_exception {
395 bool pending;
396 bool has_error_code;
ce7ddec4 397 bool reinject;
298101da
AK
398 u8 nr;
399 u32 error_code;
400 } exception;
401
937a7eae
AK
402 struct kvm_queued_interrupt {
403 bool pending;
66fd3f7f 404 bool soft;
937a7eae
AK
405 u8 nr;
406 } interrupt;
407
34c16eec
ZX
408 int halt_request; /* real mode on Intel only */
409
410 int cpuid_nent;
07716717 411 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
412 /* emulate context */
413
414 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
415 bool emulate_regs_need_sync_to_vcpu;
416 bool emulate_regs_need_sync_from_vcpu;
716d51ab 417 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
418
419 gpa_t time;
50d0a0f9 420 struct pvclock_vcpu_time_info hv_clock;
e48672fa 421 unsigned int hw_tsc_khz;
18068523
GOC
422 unsigned int time_offset;
423 struct page *time_page;
51d59c6b
MT
424 /* set guest stopped flag in pvclock flags field */
425 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
426
427 struct {
428 u64 msr_val;
429 u64 last_steal;
430 u64 accum_steal;
431 struct gfn_to_hva_cache stime;
432 struct kvm_steal_time steal;
433 } st;
434
1d5f066e
ZA
435 u64 last_guest_tsc;
436 u64 last_kernel_ns;
6f526ec5 437 u64 last_host_tsc;
0dd6a6ed 438 u64 tsc_offset_adjustment;
e26101b1
ZA
439 u64 this_tsc_nsec;
440 u64 this_tsc_write;
441 u8 this_tsc_generation;
c285545f 442 bool tsc_catchup;
cc578287
ZA
443 bool tsc_always_catchup;
444 s8 virtual_tsc_shift;
445 u32 virtual_tsc_mult;
446 u32 virtual_tsc_khz;
3419ffc8 447
7460fb4a
AK
448 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
449 unsigned nmi_pending; /* NMI queued after currently running handler */
450 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 451
0bed3b56
SY
452 struct mtrr_state_type mtrr_state;
453 u32 pat;
42dbaa5a
JK
454
455 int switch_db_regs;
42dbaa5a
JK
456 unsigned long db[KVM_NR_DB_REGS];
457 unsigned long dr6;
458 unsigned long dr7;
459 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 460 unsigned long guest_debug_dr7;
890ca9ae
HY
461
462 u64 mcg_cap;
463 u64 mcg_status;
464 u64 mcg_ctl;
465 u64 *mce_banks;
94fe45da 466
bebb106a
XG
467 /* Cache MMIO info */
468 u64 mmio_gva;
469 unsigned access;
470 gfn_t mmio_gfn;
471
f5132b01
GN
472 struct kvm_pmu pmu;
473
94fe45da 474 /* used for guest single stepping over the given code position */
94fe45da 475 unsigned long singlestep_rip;
f92653ee 476
10388a07
GN
477 /* fields used by HYPER-V emulation */
478 u64 hv_vapic;
f5f48ee1
SY
479
480 cpumask_var_t wbinvd_dirty_mask;
af585b92 481
1cb3f3ae
XG
482 unsigned long last_retry_eip;
483 unsigned long last_retry_addr;
484
af585b92
GN
485 struct {
486 bool halted;
487 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
488 struct gfn_to_hva_cache data;
489 u64 msr_val;
7c90705b 490 u32 id;
6adba527 491 bool send_user_only;
af585b92 492 } apf;
2b036c6b
BO
493
494 /* OSVW MSRs (AMD only) */
495 struct {
496 u64 length;
497 u64 status;
498 } osvw;
ae7a2a3f
MT
499
500 struct {
501 u64 msr_val;
502 struct gfn_to_hva_cache data;
503 } pv_eoi;
34c16eec
ZX
504};
505
db3fe4eb 506struct kvm_lpage_info {
db3fe4eb
TY
507 int write_count;
508};
509
510struct kvm_arch_memory_slot {
d89cc617 511 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
512 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
513};
514
1e08ec4a
GN
515struct kvm_apic_map {
516 struct rcu_head rcu;
517 u8 ldr_bits;
518 /* fields bellow are used to decode ldr values in different modes */
519 u32 cid_shift, cid_mask, lid_mask;
520 struct kvm_lapic *phys_map[256];
521 /* first index is cluster id second is cpu id in a cluster */
522 struct kvm_lapic *logical_map[16][16];
523};
524
fef9cce0 525struct kvm_arch {
49d5ca26 526 unsigned int n_used_mmu_pages;
f05e70ac 527 unsigned int n_requested_mmu_pages;
39de71ec 528 unsigned int n_max_mmu_pages;
332b207d 529 unsigned int indirect_shadow_pages;
f05e70ac
ZX
530 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
531 /*
532 * Hash table of struct kvm_mmu_page.
533 */
534 struct list_head active_mmu_pages;
4d5c5d0f 535 struct list_head assigned_dev_head;
19de40a8 536 struct iommu_domain *iommu_domain;
522c68c4 537 int iommu_flags;
d7deeeb0
ZX
538 struct kvm_pic *vpic;
539 struct kvm_ioapic *vioapic;
7837699f 540 struct kvm_pit *vpit;
cc6e462c 541 int vapics_in_nmi_mode;
1e08ec4a
GN
542 struct mutex apic_map_lock;
543 struct kvm_apic_map *apic_map;
bfc6d222 544
bfc6d222
ZX
545 unsigned int tss_addr;
546 struct page *apic_access_page;
18068523
GOC
547
548 gpa_t wall_clock;
b7ebfb05
SY
549
550 struct page *ept_identity_pagetable;
551 bool ept_identity_pagetable_done;
b927a3ce 552 gpa_t ept_identity_map_addr;
5550af4d
SY
553
554 unsigned long irq_sources_bitmap;
afbcf7ab 555 s64 kvmclock_offset;
038f8c11 556 raw_spinlock_t tsc_write_lock;
f38e098f 557 u64 last_tsc_nsec;
f38e098f 558 u64 last_tsc_write;
5d3cb0f6 559 u32 last_tsc_khz;
e26101b1
ZA
560 u64 cur_tsc_nsec;
561 u64 cur_tsc_write;
562 u64 cur_tsc_offset;
563 u8 cur_tsc_generation;
ffde22ac 564
d828199e
MT
565 spinlock_t pvclock_gtod_sync_lock;
566 bool use_master_clock;
567 u64 master_kernel_ns;
568 cycle_t master_cycle_now;
569
ffde22ac 570 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a
GN
571
572 /* fields used by HYPER-V emulation */
573 u64 hv_guest_os_id;
574 u64 hv_hypercall;
b034cf01
XG
575
576 #ifdef CONFIG_KVM_MMU_AUDIT
577 int audit_point;
578 #endif
d69fb81f
ZX
579};
580
0711456c
ZX
581struct kvm_vm_stat {
582 u32 mmu_shadow_zapped;
583 u32 mmu_pte_write;
584 u32 mmu_pte_updated;
585 u32 mmu_pde_zapped;
586 u32 mmu_flooded;
587 u32 mmu_recycled;
dfc5aa00 588 u32 mmu_cache_miss;
4731d4c7 589 u32 mmu_unsync;
0711456c 590 u32 remote_tlb_flush;
05da4558 591 u32 lpages;
0711456c
ZX
592};
593
77b4c255
ZX
594struct kvm_vcpu_stat {
595 u32 pf_fixed;
596 u32 pf_guest;
597 u32 tlb_flush;
598 u32 invlpg;
599
600 u32 exits;
601 u32 io_exits;
602 u32 mmio_exits;
603 u32 signal_exits;
604 u32 irq_window_exits;
f08864b4 605 u32 nmi_window_exits;
77b4c255
ZX
606 u32 halt_exits;
607 u32 halt_wakeup;
608 u32 request_irq_exits;
609 u32 irq_exits;
610 u32 host_state_reload;
611 u32 efer_reload;
612 u32 fpu_reload;
613 u32 insn_emulation;
614 u32 insn_emulation_fail;
f11c3a8d 615 u32 hypercalls;
fa89a817 616 u32 irq_injections;
c4abb7c9 617 u32 nmi_injections;
77b4c255 618};
ad312c7c 619
8a76d7f2
JR
620struct x86_instruction_info;
621
ea4a5ff8
ZX
622struct kvm_x86_ops {
623 int (*cpu_has_kvm_support)(void); /* __init */
624 int (*disabled_by_bios)(void); /* __init */
10474ae8 625 int (*hardware_enable)(void *dummy);
ea4a5ff8
ZX
626 void (*hardware_disable)(void *dummy);
627 void (*check_processor_compatibility)(void *rtn);
628 int (*hardware_setup)(void); /* __init */
629 void (*hardware_unsetup)(void); /* __exit */
774ead3a 630 bool (*cpu_has_accelerated_tpr)(void);
0e851880 631 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
632
633 /* Create, but do not attach this VCPU */
634 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
635 void (*vcpu_free)(struct kvm_vcpu *vcpu);
636 int (*vcpu_reset)(struct kvm_vcpu *vcpu);
637
638 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
639 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
640 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 641
c8639010 642 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
643 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
644 int (*set_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 data);
645 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
646 void (*get_segment)(struct kvm_vcpu *vcpu,
647 struct kvm_segment *var, int seg);
2e4d2653 648 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
649 void (*set_segment)(struct kvm_vcpu *vcpu,
650 struct kvm_segment *var, int seg);
651 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 652 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 653 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
654 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
655 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
656 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 657 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 658 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
659 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
660 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
661 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
662 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
020df079 663 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 664 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
665 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
666 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
6b52d186 667 void (*fpu_activate)(struct kvm_vcpu *vcpu);
02daab21 668 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
669
670 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 671
851ba692
AK
672 void (*run)(struct kvm_vcpu *vcpu);
673 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 674 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2
GC
675 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
676 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
ea4a5ff8
ZX
677 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
678 unsigned char *hypercall_addr);
66fd3f7f 679 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 680 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 681 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
682 bool has_error_code, u32 error_code,
683 bool reinject);
b463a6f7 684 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 685 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 686 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
687 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
688 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
95ba8273
GN
689 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
690 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
691 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
ea4a5ff8 692 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 693 int (*get_tdp_level)(void);
4b12f0de 694 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 695 int (*get_lpage_level)(void);
4e47c7a6 696 bool (*rdtscp_supported)(void);
ad756a16 697 bool (*invpcid_supported)(void);
f1e2b260 698 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 699
1c97f0a0
JR
700 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
701
d4330ef2
JR
702 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
703
f5f48ee1
SY
704 bool (*has_wbinvd_exit)(void);
705
cc578287 706 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
99e3e30a
ZA
707 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
708
857e4099 709 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 710 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 711
586f9607 712 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
713
714 int (*check_intercept)(struct kvm_vcpu *vcpu,
715 struct x86_instruction_info *info,
716 enum x86_intercept_stage stage);
ea4a5ff8
ZX
717};
718
af585b92 719struct kvm_arch_async_pf {
7c90705b 720 u32 token;
af585b92 721 gfn_t gfn;
fb67e14f 722 unsigned long cr3;
c4806acd 723 bool direct_map;
af585b92
GN
724};
725
97896d04
ZX
726extern struct kvm_x86_ops *kvm_x86_ops;
727
f1e2b260
MT
728static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
729 s64 adjustment)
730{
731 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
732}
733
734static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
735{
736 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
737}
738
54f1585a
ZX
739int kvm_mmu_module_init(void);
740void kvm_mmu_module_exit(void);
741
742void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
743int kvm_mmu_create(struct kvm_vcpu *vcpu);
744int kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 745void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 746 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a
ZX
747
748int kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
749void kvm_mmu_slot_remove_write_access(struct kvm *kvm, int slot);
5dc99b23
TY
750void kvm_mmu_write_protect_pt_masked(struct kvm *kvm,
751 struct kvm_memory_slot *slot,
752 gfn_t gfn_offset, unsigned long mask);
54f1585a 753void kvm_mmu_zap_all(struct kvm *kvm);
3ad82a7e 754unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
755void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
756
ff03a073 757int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 758
3200f405 759int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 760 const void *val, int bytes);
4b12f0de 761u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb
MT
762
763extern bool tdp_enabled;
9f811285 764
a3e06bbe
LJ
765u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
766
92a1f12d
JR
767/* control of guest tsc rate supported? */
768extern bool kvm_has_tsc_control;
769/* minimum supported tsc_khz for guests */
770extern u32 kvm_min_guest_tsc_khz;
771/* maximum supported tsc_khz for guests */
772extern u32 kvm_max_guest_tsc_khz;
773
54f1585a
ZX
774enum emulation_result {
775 EMULATE_DONE, /* no further processing */
776 EMULATE_DO_MMIO, /* kvm_run filled with mmio request */
777 EMULATE_FAIL, /* can't emulate this instruction */
778};
779
571008da
SY
780#define EMULTYPE_NO_DECODE (1 << 0)
781#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 782#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 783#define EMULTYPE_RETRY (1 << 3)
dc25e89e
AP
784int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
785 int emulation_type, void *insn, int insn_len);
51d8b661
AP
786
787static inline int emulate_instruction(struct kvm_vcpu *vcpu,
788 int emulation_type)
789{
dc25e89e 790 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
791}
792
f2b4b7dd 793void kvm_enable_efer_bits(u64);
54f1585a
ZX
794int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
795int kvm_set_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 data);
796
797struct x86_emulate_ctxt;
798
cf8f70bf 799int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
800void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
801int kvm_emulate_halt(struct kvm_vcpu *vcpu);
f5f48ee1 802int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 803
3e6e0aab 804void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 805int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
3e6e0aab 806
7f3d35fd
KW
807int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
808 int reason, bool has_error_code, u32 error_code);
37817f29 809
49a9b07e 810int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 811int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 812int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 813int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
814int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
815int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
816unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
817void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 818void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 819int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
820
821int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
822int kvm_set_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 data);
823
91586a3b
JK
824unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
825void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 826bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 827
298101da
AK
828void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
829void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
830void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
831void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 832void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
833int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
834 gfn_t gfn, void *data, int offset, int len,
835 u32 access);
6389ee94 836void kvm_propagate_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
0a79b009 837bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
298101da 838
1a577b72
MT
839static inline int __kvm_irq_line_state(unsigned long *irq_state,
840 int irq_source_id, int level)
841{
842 /* Logical OR for level trig interrupt */
843 if (level)
844 __set_bit(irq_source_id, irq_state);
845 else
846 __clear_bit(irq_source_id, irq_state);
847
848 return !!(*irq_state);
849}
850
851int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
852void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 853
3419ffc8
SY
854void kvm_inject_nmi(struct kvm_vcpu *vcpu);
855
10ab25cd 856int fx_init(struct kvm_vcpu *vcpu);
54f1585a 857
d835dfec 858void kvm_mmu_flush_tlb(struct kvm_vcpu *vcpu);
54f1585a 859void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 860 const u8 *new, int bytes);
1cb3f3ae 861int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
862int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
863void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
864int kvm_mmu_load(struct kvm_vcpu *vcpu);
865void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 866void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
e459e322 867gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access);
ab9ae313
AK
868gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
869 struct x86_exception *exception);
870gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
871 struct x86_exception *exception);
872gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
873 struct x86_exception *exception);
874gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
875 struct x86_exception *exception);
54f1585a
ZX
876
877int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
878
dc25e89e
AP
879int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
880 void *insn, int insn_len);
a7052897 881void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
34c16eec 882
18552672 883void kvm_enable_tdp(void);
5f4cb662 884void kvm_disable_tdp(void);
18552672 885
de7d789a 886int complete_pio(struct kvm_vcpu *vcpu);
f850e2e6 887bool kvm_check_iopl(struct kvm_vcpu *vcpu);
ec6d273d 888
e459e322
XG
889static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access)
890{
891 return gpa;
892}
893
ec6d273d
ZX
894static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
895{
896 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
897
898 return (struct kvm_mmu_page *)page_private(page);
899}
900
d6e88aec 901static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
902{
903 u16 ldt;
904 asm("sldt %0" : "=g"(ldt));
905 return ldt;
906}
907
d6e88aec 908static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
909{
910 asm("lldt %0" : : "rm"(sel));
911}
ec6d273d 912
ec6d273d
ZX
913#ifdef CONFIG_X86_64
914static inline unsigned long read_msr(unsigned long msr)
915{
916 u64 value;
917
918 rdmsrl(msr, value);
919 return value;
920}
921#endif
922
ec6d273d
ZX
923static inline u32 get_rdx_init_val(void)
924{
925 return 0x600; /* P6 family */
926}
927
c1a5d4f9
AK
928static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
929{
930 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
931}
932
ec6d273d
ZX
933#define TSS_IOPB_BASE_OFFSET 0x66
934#define TSS_BASE_SIZE 0x68
935#define TSS_IOPB_SIZE (65536 / 8)
936#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
937#define RMODE_TSS_SIZE \
938 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 939
37817f29
IE
940enum {
941 TASK_SWITCH_CALL = 0,
942 TASK_SWITCH_IRET = 1,
943 TASK_SWITCH_JMP = 2,
944 TASK_SWITCH_GATE = 3,
945};
946
1371d904 947#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
948#define HF_HIF_MASK (1 << 1)
949#define HF_VINTR_MASK (1 << 2)
95ba8273 950#define HF_NMI_MASK (1 << 3)
44c11430 951#define HF_IRET_MASK (1 << 4)
ec9e60b2 952#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 953
4ecac3fd
AK
954/*
955 * Hardware virtualization extension instructions may fault if a
956 * reboot turns off virtualization while processes are running.
957 * Trap the fault and ignore the instruction if that happens.
958 */
b7c4145b
AK
959asmlinkage void kvm_spurious_fault(void);
960extern bool kvm_rebooting;
4ecac3fd 961
5e520e62 962#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 963 "666: " insn "\n\t" \
b7c4145b 964 "668: \n\t" \
18b13e54 965 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 966 "667: \n\t" \
5e520e62 967 cleanup_insn "\n\t" \
b7c4145b
AK
968 "cmpb $0, kvm_rebooting \n\t" \
969 "jne 668b \n\t" \
8ceed347 970 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 971 "call kvm_spurious_fault \n\t" \
4ecac3fd 972 ".popsection \n\t" \
3ee89722 973 _ASM_EXTABLE(666b, 667b)
4ecac3fd 974
5e520e62
AK
975#define __kvm_handle_fault_on_reboot(insn) \
976 ____kvm_handle_fault_on_reboot(insn, "")
977
e930bffe
AA
978#define KVM_ARCH_WANT_MMU_NOTIFIER
979int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 980int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
e930bffe 981int kvm_age_hva(struct kvm *kvm, unsigned long hva);
8ee53820 982int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 983void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 984int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
a1b37100
GN
985int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
986int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 987int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
e930bffe 988
18863bdd 989void kvm_define_shared_msr(unsigned index, u32 msr);
d5696725 990void kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 991
f92653ee
JK
992bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
993
af585b92
GN
994void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
995 struct kvm_async_pf *work);
996void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
997 struct kvm_async_pf *work);
56028d08
GN
998void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
999 struct kvm_async_pf *work);
7c90705b 1000bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1001extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1002
db8fcefa
AP
1003void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1004
f5132b01
GN
1005int kvm_is_in_guest(void);
1006
1007void kvm_pmu_init(struct kvm_vcpu *vcpu);
1008void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1009void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1010void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1011bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1012int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
1013int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, u32 msr, u64 data);
1014int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1015void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1016void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1017
1965aae3 1018#endif /* _ASM_X86_KVM_HOST_H */
This page took 0.483444 seconds and 5 git commands to generate.