KVM: vmx: pass error code with internal error #2
[deliverable/linux.git] / arch / x86 / include / asm / kvm_host.h
CommitLineData
a656c8ef 1/*
043405e1
CO
2 * Kernel-based Virtual Machine driver for Linux
3 *
4 * This header defines architecture specific interfaces, x86 version
5 *
6 * This work is licensed under the terms of the GNU GPL, version 2. See
7 * the COPYING file in the top-level directory.
8 *
9 */
10
1965aae3
PA
11#ifndef _ASM_X86_KVM_HOST_H
12#define _ASM_X86_KVM_HOST_H
043405e1 13
34c16eec
ZX
14#include <linux/types.h>
15#include <linux/mm.h>
e930bffe 16#include <linux/mmu_notifier.h>
229456fc 17#include <linux/tracepoint.h>
f5f48ee1 18#include <linux/cpumask.h>
f5132b01 19#include <linux/irq_work.h>
34c16eec
ZX
20
21#include <linux/kvm.h>
22#include <linux/kvm_para.h>
edf88417 23#include <linux/kvm_types.h>
f5132b01 24#include <linux/perf_event.h>
d828199e
MT
25#include <linux/pvclock_gtod.h>
26#include <linux/clocksource.h>
34c16eec 27
50d0a0f9 28#include <asm/pvclock-abi.h>
e01a1b57 29#include <asm/desc.h>
0bed3b56 30#include <asm/mtrr.h>
9962d032 31#include <asm/msr-index.h>
3ee89722 32#include <asm/asm.h>
e01a1b57 33
cbf64358 34#define KVM_MAX_VCPUS 255
a59cb29e 35#define KVM_SOFT_MAX_VCPUS 160
1d4e7e3c 36#define KVM_USER_MEM_SLOTS 509
0743247f
AW
37/* memory slots that are not exposed to userspace */
38#define KVM_PRIVATE_MEM_SLOTS 3
bbacc0c1 39#define KVM_MEM_SLOTS_NUM (KVM_USER_MEM_SLOTS + KVM_PRIVATE_MEM_SLOTS)
93a5cef0 40
69a9f69b 41#define KVM_PIO_PAGE_OFFSET 1
542472b5 42#define KVM_COALESCED_MMIO_PAGE_OFFSET 2
69a9f69b 43
8175e5b7
AG
44#define KVM_IRQCHIP_NUM_PINS KVM_IOAPIC_NUM_PINS
45
cfec82cb
JR
46#define CR0_RESERVED_BITS \
47 (~(unsigned long)(X86_CR0_PE | X86_CR0_MP | X86_CR0_EM | X86_CR0_TS \
48 | X86_CR0_ET | X86_CR0_NE | X86_CR0_WP | X86_CR0_AM \
49 | X86_CR0_NW | X86_CR0_CD | X86_CR0_PG))
50
346874c9 51#define CR3_L_MODE_RESERVED_BITS 0xFFFFFF0000000000ULL
cfaa790a 52#define CR3_PCID_INVD BIT_64(63)
cfec82cb
JR
53#define CR4_RESERVED_BITS \
54 (~(unsigned long)(X86_CR4_VME | X86_CR4_PVI | X86_CR4_TSD | X86_CR4_DE\
55 | X86_CR4_PSE | X86_CR4_PAE | X86_CR4_MCE \
ad756a16 56 | X86_CR4_PGE | X86_CR4_PCE | X86_CR4_OSFXSR | X86_CR4_PCIDE \
afcbf13f 57 | X86_CR4_OSXSAVE | X86_CR4_SMEP | X86_CR4_FSGSBASE \
56d6efc2 58 | X86_CR4_OSXMMEXCPT | X86_CR4_VMXE | X86_CR4_SMAP))
cfec82cb
JR
59
60#define CR8_RESERVED_BITS (~(unsigned long)X86_CR8_TPR)
61
62
cd6e8f87 63
cd6e8f87 64#define INVALID_PAGE (~(hpa_t)0)
dd180b3e
XG
65#define VALID_PAGE(x) ((x) != INVALID_PAGE)
66
cd6e8f87
ZX
67#define UNMAPPED_GVA (~(gpa_t)0)
68
ec04b260 69/* KVM Hugepage definitions for x86 */
04326caa 70#define KVM_NR_PAGE_SIZES 3
82855413
JR
71#define KVM_HPAGE_GFN_SHIFT(x) (((x) - 1) * 9)
72#define KVM_HPAGE_SHIFT(x) (PAGE_SHIFT + KVM_HPAGE_GFN_SHIFT(x))
ec04b260
JR
73#define KVM_HPAGE_SIZE(x) (1UL << KVM_HPAGE_SHIFT(x))
74#define KVM_HPAGE_MASK(x) (~(KVM_HPAGE_SIZE(x) - 1))
75#define KVM_PAGES_PER_HPAGE(x) (KVM_HPAGE_SIZE(x) / PAGE_SIZE)
05da4558 76
6d9d41e5
CD
77static inline gfn_t gfn_to_index(gfn_t gfn, gfn_t base_gfn, int level)
78{
79 /* KVM_HPAGE_GFN_SHIFT(PT_PAGE_TABLE_LEVEL) must be 0. */
80 return (gfn >> KVM_HPAGE_GFN_SHIFT(level)) -
81 (base_gfn >> KVM_HPAGE_GFN_SHIFT(level));
82}
83
d657a98e
ZX
84#define KVM_PERMILLE_MMU_PAGES 20
85#define KVM_MIN_ALLOC_MMU_PAGES 64
1ae0a13d
DE
86#define KVM_MMU_HASH_SHIFT 10
87#define KVM_NUM_MMU_PAGES (1 << KVM_MMU_HASH_SHIFT)
d657a98e
ZX
88#define KVM_MIN_FREE_MMU_PAGES 5
89#define KVM_REFILL_PAGES 25
73c1160c 90#define KVM_MAX_CPUID_ENTRIES 80
0bed3b56 91#define KVM_NR_FIXED_MTRR_REGION 88
0d234daf 92#define KVM_NR_VAR_MTRR 8
d657a98e 93
af585b92
GN
94#define ASYNC_PF_PER_VCPU 64
95
5fdbf976 96enum kvm_reg {
2b3ccfa0
ZX
97 VCPU_REGS_RAX = 0,
98 VCPU_REGS_RCX = 1,
99 VCPU_REGS_RDX = 2,
100 VCPU_REGS_RBX = 3,
101 VCPU_REGS_RSP = 4,
102 VCPU_REGS_RBP = 5,
103 VCPU_REGS_RSI = 6,
104 VCPU_REGS_RDI = 7,
105#ifdef CONFIG_X86_64
106 VCPU_REGS_R8 = 8,
107 VCPU_REGS_R9 = 9,
108 VCPU_REGS_R10 = 10,
109 VCPU_REGS_R11 = 11,
110 VCPU_REGS_R12 = 12,
111 VCPU_REGS_R13 = 13,
112 VCPU_REGS_R14 = 14,
113 VCPU_REGS_R15 = 15,
114#endif
5fdbf976 115 VCPU_REGS_RIP,
2b3ccfa0
ZX
116 NR_VCPU_REGS
117};
118
6de4f3ad
AK
119enum kvm_reg_ex {
120 VCPU_EXREG_PDPTR = NR_VCPU_REGS,
aff48baa 121 VCPU_EXREG_CR3,
6de12732 122 VCPU_EXREG_RFLAGS,
2fb92db1 123 VCPU_EXREG_SEGMENTS,
6de4f3ad
AK
124};
125
2b3ccfa0 126enum {
81609e3e 127 VCPU_SREG_ES,
2b3ccfa0 128 VCPU_SREG_CS,
81609e3e 129 VCPU_SREG_SS,
2b3ccfa0 130 VCPU_SREG_DS,
2b3ccfa0
ZX
131 VCPU_SREG_FS,
132 VCPU_SREG_GS,
2b3ccfa0
ZX
133 VCPU_SREG_TR,
134 VCPU_SREG_LDTR,
135};
136
56e82318 137#include <asm/kvm_emulate.h>
2b3ccfa0 138
d657a98e
ZX
139#define KVM_NR_MEM_OBJS 40
140
42dbaa5a
JK
141#define KVM_NR_DB_REGS 4
142
143#define DR6_BD (1 << 13)
144#define DR6_BS (1 << 14)
6f43ed01
NA
145#define DR6_RTM (1 << 16)
146#define DR6_FIXED_1 0xfffe0ff0
147#define DR6_INIT 0xffff0ff0
148#define DR6_VOLATILE 0x0001e00f
42dbaa5a
JK
149
150#define DR7_BP_EN_MASK 0x000000ff
151#define DR7_GE (1 << 9)
152#define DR7_GD (1 << 13)
153#define DR7_FIXED_1 0x00000400
6f43ed01 154#define DR7_VOLATILE 0xffff2bff
42dbaa5a 155
c205fb7d
NA
156#define PFERR_PRESENT_BIT 0
157#define PFERR_WRITE_BIT 1
158#define PFERR_USER_BIT 2
159#define PFERR_RSVD_BIT 3
160#define PFERR_FETCH_BIT 4
161
162#define PFERR_PRESENT_MASK (1U << PFERR_PRESENT_BIT)
163#define PFERR_WRITE_MASK (1U << PFERR_WRITE_BIT)
164#define PFERR_USER_MASK (1U << PFERR_USER_BIT)
165#define PFERR_RSVD_MASK (1U << PFERR_RSVD_BIT)
166#define PFERR_FETCH_MASK (1U << PFERR_FETCH_BIT)
167
41383771
GN
168/* apic attention bits */
169#define KVM_APIC_CHECK_VAPIC 0
ae7a2a3f
MT
170/*
171 * The following bit is set with PV-EOI, unset on EOI.
172 * We detect PV-EOI changes by guest by comparing
173 * this bit with PV-EOI in guest memory.
174 * See the implementation in apic_update_pv_eoi.
175 */
176#define KVM_APIC_PV_EOI_PENDING 1
41383771 177
d657a98e
ZX
178/*
179 * We don't want allocation failures within the mmu code, so we preallocate
180 * enough memory for a single page fault in a cache.
181 */
182struct kvm_mmu_memory_cache {
183 int nobjs;
184 void *objects[KVM_NR_MEM_OBJS];
185};
186
d657a98e
ZX
187/*
188 * kvm_mmu_page_role, below, is defined as:
189 *
190 * bits 0:3 - total guest paging levels (2-4, or zero for real mode)
191 * bits 4:7 - page table level for this shadow (1-4)
192 * bits 8:9 - page table quadrant for 2-level guests
f6e2c02b
AK
193 * bit 16 - direct mapping of virtual to physical mapping at gfn
194 * used for real mode and two-dimensional paging
d657a98e
ZX
195 * bits 17:19 - common access permissions for all ptes in this shadow page
196 */
197union kvm_mmu_page_role {
198 unsigned word;
199 struct {
7d76b4d3 200 unsigned level:4;
5b7e0102 201 unsigned cr4_pae:1;
7d76b4d3
JP
202 unsigned quadrant:2;
203 unsigned pad_for_nice_hex_output:6;
f6e2c02b 204 unsigned direct:1;
7d76b4d3 205 unsigned access:3;
2e53d63a 206 unsigned invalid:1;
9645bb56 207 unsigned nxe:1;
3dbe1415 208 unsigned cr0_wp:1;
411c588d 209 unsigned smep_andnot_wp:1;
d657a98e
ZX
210 };
211};
212
213struct kvm_mmu_page {
214 struct list_head link;
215 struct hlist_node hash_link;
216
217 /*
218 * The following two entries are used to key the shadow page in the
219 * hash table.
220 */
221 gfn_t gfn;
222 union kvm_mmu_page_role role;
223
224 u64 *spt;
225 /* hold the gfn of each spte inside spt */
226 gfn_t *gfns;
4731d4c7 227 bool unsync;
0571d366 228 int root_count; /* Currently serving as active root */
60c8aec6 229 unsigned int unsync_children;
67052b35 230 unsigned long parent_ptes; /* Reverse mapping for parent_pte */
f6f8adee
XG
231
232 /* The page is obsolete if mmu_valid_gen != kvm->arch.mmu_valid_gen. */
5304b8d3 233 unsigned long mmu_valid_gen;
f6f8adee 234
0074ff63 235 DECLARE_BITMAP(unsync_child_bitmap, 512);
c2a2ac2b
XG
236
237#ifdef CONFIG_X86_32
accaefe0
XG
238 /*
239 * Used out of the mmu-lock to avoid reading spte values while an
240 * update is in progress; see the comments in __get_spte_lockless().
241 */
c2a2ac2b
XG
242 int clear_spte_count;
243#endif
244
0cbf8e43 245 /* Number of writes since the last time traversal visited this page. */
a30f47cb 246 int write_flooding_count;
d657a98e
ZX
247};
248
1c08364c
AK
249struct kvm_pio_request {
250 unsigned long count;
1c08364c
AK
251 int in;
252 int port;
253 int size;
1c08364c
AK
254};
255
d657a98e
ZX
256/*
257 * x86 supports 3 paging modes (4-level 64-bit, 3-level 64-bit, and 2-level
258 * 32-bit). The kvm_mmu structure abstracts the details of the current mmu
259 * mode.
260 */
261struct kvm_mmu {
f43addd4 262 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long root);
5777ed34 263 unsigned long (*get_cr3)(struct kvm_vcpu *vcpu);
e4e517b4 264 u64 (*get_pdptr)(struct kvm_vcpu *vcpu, int index);
78b2c54a
XG
265 int (*page_fault)(struct kvm_vcpu *vcpu, gva_t gva, u32 err,
266 bool prefault);
6389ee94
AK
267 void (*inject_page_fault)(struct kvm_vcpu *vcpu,
268 struct x86_exception *fault);
1871c602 269 gpa_t (*gva_to_gpa)(struct kvm_vcpu *vcpu, gva_t gva, u32 access,
ab9ae313 270 struct x86_exception *exception);
54987b7a
PB
271 gpa_t (*translate_gpa)(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
272 struct x86_exception *exception);
e8bc217a 273 int (*sync_page)(struct kvm_vcpu *vcpu,
a4a8e6f7 274 struct kvm_mmu_page *sp);
a7052897 275 void (*invlpg)(struct kvm_vcpu *vcpu, gva_t gva);
0f53b5b1 276 void (*update_pte)(struct kvm_vcpu *vcpu, struct kvm_mmu_page *sp,
7c562522 277 u64 *spte, const void *pte);
d657a98e
ZX
278 hpa_t root_hpa;
279 int root_level;
280 int shadow_root_level;
a770f6f2 281 union kvm_mmu_page_role base_role;
c5a78f2b 282 bool direct_map;
d657a98e 283
97d64b78
AK
284 /*
285 * Bitmap; bit set = permission fault
286 * Byte index: page fault error code [4:1]
287 * Bit index: pte permissions in ACC_* format
288 */
289 u8 permissions[16];
290
d657a98e 291 u64 *pae_root;
81407ca5 292 u64 *lm_root;
82725b20 293 u64 rsvd_bits_mask[2][4];
25d92081 294 u64 bad_mt_xwr;
ff03a073 295
6fd01b71
AK
296 /*
297 * Bitmap: bit set = last pte in walk
298 * index[0:1]: level (zero-based)
299 * index[2]: pte.ps
300 */
301 u8 last_pte_bitmap;
302
2d48a985
JR
303 bool nx;
304
ff03a073 305 u64 pdptrs[4]; /* pae */
d657a98e
ZX
306};
307
f5132b01
GN
308enum pmc_type {
309 KVM_PMC_GP = 0,
310 KVM_PMC_FIXED,
311};
312
313struct kvm_pmc {
314 enum pmc_type type;
315 u8 idx;
316 u64 counter;
317 u64 eventsel;
318 struct perf_event *perf_event;
319 struct kvm_vcpu *vcpu;
320};
321
322struct kvm_pmu {
323 unsigned nr_arch_gp_counters;
324 unsigned nr_arch_fixed_counters;
325 unsigned available_event_types;
326 u64 fixed_ctr_ctrl;
327 u64 global_ctrl;
328 u64 global_status;
329 u64 global_ovf_ctrl;
330 u64 counter_bitmask[2];
331 u64 global_ctrl_mask;
103af0a9 332 u64 reserved_bits;
f5132b01 333 u8 version;
15c7ad51
RR
334 struct kvm_pmc gp_counters[INTEL_PMC_MAX_GENERIC];
335 struct kvm_pmc fixed_counters[INTEL_PMC_MAX_FIXED];
f5132b01
GN
336 struct irq_work irq_work;
337 u64 reprogram_pmi;
338};
339
360b948d
PB
340enum {
341 KVM_DEBUGREG_BP_ENABLED = 1,
c77fb5fe 342 KVM_DEBUGREG_WONT_EXIT = 2,
360b948d
PB
343};
344
ad312c7c 345struct kvm_vcpu_arch {
5fdbf976
MT
346 /*
347 * rip and regs accesses must go through
348 * kvm_{register,rip}_{read,write} functions.
349 */
350 unsigned long regs[NR_VCPU_REGS];
351 u32 regs_avail;
352 u32 regs_dirty;
34c16eec
ZX
353
354 unsigned long cr0;
e8467fda 355 unsigned long cr0_guest_owned_bits;
34c16eec
ZX
356 unsigned long cr2;
357 unsigned long cr3;
358 unsigned long cr4;
fc78f519 359 unsigned long cr4_guest_owned_bits;
34c16eec 360 unsigned long cr8;
1371d904 361 u32 hflags;
f6801dff 362 u64 efer;
34c16eec
ZX
363 u64 apic_base;
364 struct kvm_lapic *apic; /* kernel irqchip context */
41383771 365 unsigned long apic_attention;
e1035715 366 int32_t apic_arb_prio;
34c16eec 367 int mp_state;
34c16eec 368 u64 ia32_misc_enable_msr;
b209749f 369 bool tpr_access_reporting;
20300099 370 u64 ia32_xss;
34c16eec 371
14dfe855
JR
372 /*
373 * Paging state of the vcpu
374 *
375 * If the vcpu runs in guest mode with two level paging this still saves
376 * the paging mode of the l1 guest. This context is always used to
377 * handle faults.
378 */
34c16eec 379 struct kvm_mmu mmu;
8df25a32 380
6539e738
JR
381 /*
382 * Paging state of an L2 guest (used for nested npt)
383 *
384 * This context will save all necessary information to walk page tables
385 * of the an L2 guest. This context is only initialized for page table
386 * walking and not for faulting since we never handle l2 page faults on
387 * the host.
388 */
389 struct kvm_mmu nested_mmu;
390
14dfe855
JR
391 /*
392 * Pointer to the mmu context currently used for
393 * gva_to_gpa translations.
394 */
395 struct kvm_mmu *walk_mmu;
396
53c07b18 397 struct kvm_mmu_memory_cache mmu_pte_list_desc_cache;
34c16eec
ZX
398 struct kvm_mmu_memory_cache mmu_page_cache;
399 struct kvm_mmu_memory_cache mmu_page_header_cache;
400
98918833 401 struct fpu guest_fpu;
2acf923e 402 u64 xcr0;
d7876f1b 403 u64 guest_supported_xcr0;
4344ee98 404 u32 guest_xstate_size;
34c16eec 405
34c16eec
ZX
406 struct kvm_pio_request pio;
407 void *pio_data;
408
66fd3f7f
GN
409 u8 event_exit_inst_len;
410
298101da
AK
411 struct kvm_queued_exception {
412 bool pending;
413 bool has_error_code;
ce7ddec4 414 bool reinject;
298101da
AK
415 u8 nr;
416 u32 error_code;
417 } exception;
418
937a7eae
AK
419 struct kvm_queued_interrupt {
420 bool pending;
66fd3f7f 421 bool soft;
937a7eae
AK
422 u8 nr;
423 } interrupt;
424
34c16eec
ZX
425 int halt_request; /* real mode on Intel only */
426
427 int cpuid_nent;
07716717 428 struct kvm_cpuid_entry2 cpuid_entries[KVM_MAX_CPUID_ENTRIES];
34c16eec
ZX
429 /* emulate context */
430
431 struct x86_emulate_ctxt emulate_ctxt;
7ae441ea
GN
432 bool emulate_regs_need_sync_to_vcpu;
433 bool emulate_regs_need_sync_from_vcpu;
716d51ab 434 int (*complete_userspace_io)(struct kvm_vcpu *vcpu);
18068523
GOC
435
436 gpa_t time;
50d0a0f9 437 struct pvclock_vcpu_time_info hv_clock;
e48672fa 438 unsigned int hw_tsc_khz;
0b79459b
AH
439 struct gfn_to_hva_cache pv_time;
440 bool pv_time_enabled;
51d59c6b
MT
441 /* set guest stopped flag in pvclock flags field */
442 bool pvclock_set_guest_stopped_request;
c9aaa895
GC
443
444 struct {
445 u64 msr_val;
446 u64 last_steal;
447 u64 accum_steal;
448 struct gfn_to_hva_cache stime;
449 struct kvm_steal_time steal;
450 } st;
451
1d5f066e 452 u64 last_guest_tsc;
6f526ec5 453 u64 last_host_tsc;
0dd6a6ed 454 u64 tsc_offset_adjustment;
e26101b1
ZA
455 u64 this_tsc_nsec;
456 u64 this_tsc_write;
0d3da0d2 457 u64 this_tsc_generation;
c285545f 458 bool tsc_catchup;
cc578287
ZA
459 bool tsc_always_catchup;
460 s8 virtual_tsc_shift;
461 u32 virtual_tsc_mult;
462 u32 virtual_tsc_khz;
ba904635 463 s64 ia32_tsc_adjust_msr;
3419ffc8 464
7460fb4a
AK
465 atomic_t nmi_queued; /* unprocessed asynchronous NMIs */
466 unsigned nmi_pending; /* NMI queued after currently running handler */
467 bool nmi_injected; /* Trying to inject an NMI this entry */
9ba075a6 468
0bed3b56 469 struct mtrr_state_type mtrr_state;
7cb060a9 470 u64 pat;
42dbaa5a 471
360b948d 472 unsigned switch_db_regs;
42dbaa5a
JK
473 unsigned long db[KVM_NR_DB_REGS];
474 unsigned long dr6;
475 unsigned long dr7;
476 unsigned long eff_db[KVM_NR_DB_REGS];
c8639010 477 unsigned long guest_debug_dr7;
890ca9ae
HY
478
479 u64 mcg_cap;
480 u64 mcg_status;
481 u64 mcg_ctl;
482 u64 *mce_banks;
94fe45da 483
bebb106a
XG
484 /* Cache MMIO info */
485 u64 mmio_gva;
486 unsigned access;
487 gfn_t mmio_gfn;
56f17dd3 488 u64 mmio_gen;
bebb106a 489
f5132b01
GN
490 struct kvm_pmu pmu;
491
94fe45da 492 /* used for guest single stepping over the given code position */
94fe45da 493 unsigned long singlestep_rip;
f92653ee 494
10388a07
GN
495 /* fields used by HYPER-V emulation */
496 u64 hv_vapic;
f5f48ee1
SY
497
498 cpumask_var_t wbinvd_dirty_mask;
af585b92 499
1cb3f3ae
XG
500 unsigned long last_retry_eip;
501 unsigned long last_retry_addr;
502
af585b92
GN
503 struct {
504 bool halted;
505 gfn_t gfns[roundup_pow_of_two(ASYNC_PF_PER_VCPU)];
344d9588
GN
506 struct gfn_to_hva_cache data;
507 u64 msr_val;
7c90705b 508 u32 id;
6adba527 509 bool send_user_only;
af585b92 510 } apf;
2b036c6b
BO
511
512 /* OSVW MSRs (AMD only) */
513 struct {
514 u64 length;
515 u64 status;
516 } osvw;
ae7a2a3f
MT
517
518 struct {
519 u64 msr_val;
520 struct gfn_to_hva_cache data;
521 } pv_eoi;
93c05d3e
XG
522
523 /*
524 * Indicate whether the access faults on its page table in guest
525 * which is set when fix page fault and used to detect unhandeable
526 * instruction.
527 */
528 bool write_fault_to_shadow_pgtable;
25d92081
YZ
529
530 /* set at EPT violation at this point */
531 unsigned long exit_qualification;
6aef266c
SV
532
533 /* pv related host specific info */
534 struct {
535 bool pv_unhalted;
536 } pv;
34c16eec
ZX
537};
538
db3fe4eb 539struct kvm_lpage_info {
db3fe4eb
TY
540 int write_count;
541};
542
543struct kvm_arch_memory_slot {
d89cc617 544 unsigned long *rmap[KVM_NR_PAGE_SIZES];
db3fe4eb
TY
545 struct kvm_lpage_info *lpage_info[KVM_NR_PAGE_SIZES - 1];
546};
547
1e08ec4a
GN
548struct kvm_apic_map {
549 struct rcu_head rcu;
550 u8 ldr_bits;
551 /* fields bellow are used to decode ldr values in different modes */
394457a9 552 u32 cid_shift, cid_mask, lid_mask, broadcast;
1e08ec4a
GN
553 struct kvm_lapic *phys_map[256];
554 /* first index is cluster id second is cpu id in a cluster */
555 struct kvm_lapic *logical_map[16][16];
556};
557
fef9cce0 558struct kvm_arch {
49d5ca26 559 unsigned int n_used_mmu_pages;
f05e70ac 560 unsigned int n_requested_mmu_pages;
39de71ec 561 unsigned int n_max_mmu_pages;
332b207d 562 unsigned int indirect_shadow_pages;
5304b8d3 563 unsigned long mmu_valid_gen;
f05e70ac
ZX
564 struct hlist_head mmu_page_hash[KVM_NUM_MMU_PAGES];
565 /*
566 * Hash table of struct kvm_mmu_page.
567 */
568 struct list_head active_mmu_pages;
365c8868
XG
569 struct list_head zapped_obsolete_pages;
570
4d5c5d0f 571 struct list_head assigned_dev_head;
19de40a8 572 struct iommu_domain *iommu_domain;
d96eb2c6 573 bool iommu_noncoherent;
e0f0bbc5
AW
574#define __KVM_HAVE_ARCH_NONCOHERENT_DMA
575 atomic_t noncoherent_dma_count;
d7deeeb0
ZX
576 struct kvm_pic *vpic;
577 struct kvm_ioapic *vioapic;
7837699f 578 struct kvm_pit *vpit;
cc6e462c 579 int vapics_in_nmi_mode;
1e08ec4a
GN
580 struct mutex apic_map_lock;
581 struct kvm_apic_map *apic_map;
bfc6d222 582
bfc6d222 583 unsigned int tss_addr;
c24ae0dc 584 bool apic_access_page_done;
18068523
GOC
585
586 gpa_t wall_clock;
b7ebfb05 587
b7ebfb05 588 bool ept_identity_pagetable_done;
b927a3ce 589 gpa_t ept_identity_map_addr;
5550af4d
SY
590
591 unsigned long irq_sources_bitmap;
afbcf7ab 592 s64 kvmclock_offset;
038f8c11 593 raw_spinlock_t tsc_write_lock;
f38e098f 594 u64 last_tsc_nsec;
f38e098f 595 u64 last_tsc_write;
5d3cb0f6 596 u32 last_tsc_khz;
e26101b1
ZA
597 u64 cur_tsc_nsec;
598 u64 cur_tsc_write;
599 u64 cur_tsc_offset;
0d3da0d2 600 u64 cur_tsc_generation;
b48aa97e 601 int nr_vcpus_matched_tsc;
ffde22ac 602
d828199e
MT
603 spinlock_t pvclock_gtod_sync_lock;
604 bool use_master_clock;
605 u64 master_kernel_ns;
606 cycle_t master_cycle_now;
7e44e449 607 struct delayed_work kvmclock_update_work;
332967a3 608 struct delayed_work kvmclock_sync_work;
d828199e 609
ffde22ac 610 struct kvm_xen_hvm_config xen_hvm_config;
55cd8e5a 611
6ef768fa
PB
612 /* reads protected by irq_srcu, writes by irq_lock */
613 struct hlist_head mask_notifier_list;
614
55cd8e5a
GN
615 /* fields used by HYPER-V emulation */
616 u64 hv_guest_os_id;
617 u64 hv_hypercall;
e984097b 618 u64 hv_tsc_page;
b034cf01
XG
619
620 #ifdef CONFIG_KVM_MMU_AUDIT
621 int audit_point;
622 #endif
54750f2c
MT
623
624 bool boot_vcpu_runs_old_kvmclock;
d69fb81f
ZX
625};
626
0711456c
ZX
627struct kvm_vm_stat {
628 u32 mmu_shadow_zapped;
629 u32 mmu_pte_write;
630 u32 mmu_pte_updated;
631 u32 mmu_pde_zapped;
632 u32 mmu_flooded;
633 u32 mmu_recycled;
dfc5aa00 634 u32 mmu_cache_miss;
4731d4c7 635 u32 mmu_unsync;
0711456c 636 u32 remote_tlb_flush;
05da4558 637 u32 lpages;
0711456c
ZX
638};
639
77b4c255
ZX
640struct kvm_vcpu_stat {
641 u32 pf_fixed;
642 u32 pf_guest;
643 u32 tlb_flush;
644 u32 invlpg;
645
646 u32 exits;
647 u32 io_exits;
648 u32 mmio_exits;
649 u32 signal_exits;
650 u32 irq_window_exits;
f08864b4 651 u32 nmi_window_exits;
77b4c255 652 u32 halt_exits;
f7819512 653 u32 halt_successful_poll;
77b4c255
ZX
654 u32 halt_wakeup;
655 u32 request_irq_exits;
656 u32 irq_exits;
657 u32 host_state_reload;
658 u32 efer_reload;
659 u32 fpu_reload;
660 u32 insn_emulation;
661 u32 insn_emulation_fail;
f11c3a8d 662 u32 hypercalls;
fa89a817 663 u32 irq_injections;
c4abb7c9 664 u32 nmi_injections;
77b4c255 665};
ad312c7c 666
8a76d7f2
JR
667struct x86_instruction_info;
668
8fe8ab46
WA
669struct msr_data {
670 bool host_initiated;
671 u32 index;
672 u64 data;
673};
674
cb5281a5
PB
675struct kvm_lapic_irq {
676 u32 vector;
677 u32 delivery_mode;
678 u32 dest_mode;
679 u32 level;
680 u32 trig_mode;
681 u32 shorthand;
682 u32 dest_id;
683};
684
ea4a5ff8
ZX
685struct kvm_x86_ops {
686 int (*cpu_has_kvm_support)(void); /* __init */
687 int (*disabled_by_bios)(void); /* __init */
13a34e06
RK
688 int (*hardware_enable)(void);
689 void (*hardware_disable)(void);
ea4a5ff8
ZX
690 void (*check_processor_compatibility)(void *rtn);
691 int (*hardware_setup)(void); /* __init */
692 void (*hardware_unsetup)(void); /* __exit */
774ead3a 693 bool (*cpu_has_accelerated_tpr)(void);
0e851880 694 void (*cpuid_update)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
695
696 /* Create, but do not attach this VCPU */
697 struct kvm_vcpu *(*vcpu_create)(struct kvm *kvm, unsigned id);
698 void (*vcpu_free)(struct kvm_vcpu *vcpu);
57f252f2 699 void (*vcpu_reset)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
700
701 void (*prepare_guest_switch)(struct kvm_vcpu *vcpu);
702 void (*vcpu_load)(struct kvm_vcpu *vcpu, int cpu);
703 void (*vcpu_put)(struct kvm_vcpu *vcpu);
ea4a5ff8 704
c8639010 705 void (*update_db_bp_intercept)(struct kvm_vcpu *vcpu);
ea4a5ff8 706 int (*get_msr)(struct kvm_vcpu *vcpu, u32 msr_index, u64 *pdata);
8fe8ab46 707 int (*set_msr)(struct kvm_vcpu *vcpu, struct msr_data *msr);
ea4a5ff8
ZX
708 u64 (*get_segment_base)(struct kvm_vcpu *vcpu, int seg);
709 void (*get_segment)(struct kvm_vcpu *vcpu,
710 struct kvm_segment *var, int seg);
2e4d2653 711 int (*get_cpl)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
712 void (*set_segment)(struct kvm_vcpu *vcpu,
713 struct kvm_segment *var, int seg);
714 void (*get_cs_db_l_bits)(struct kvm_vcpu *vcpu, int *db, int *l);
e8467fda 715 void (*decache_cr0_guest_bits)(struct kvm_vcpu *vcpu);
aff48baa 716 void (*decache_cr3)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
717 void (*decache_cr4_guest_bits)(struct kvm_vcpu *vcpu);
718 void (*set_cr0)(struct kvm_vcpu *vcpu, unsigned long cr0);
719 void (*set_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
5e1746d6 720 int (*set_cr4)(struct kvm_vcpu *vcpu, unsigned long cr4);
ea4a5ff8 721 void (*set_efer)(struct kvm_vcpu *vcpu, u64 efer);
89a27f4d
GN
722 void (*get_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
723 void (*set_idt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
724 void (*get_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
725 void (*set_gdt)(struct kvm_vcpu *vcpu, struct desc_ptr *dt);
73aaf249
JK
726 u64 (*get_dr6)(struct kvm_vcpu *vcpu);
727 void (*set_dr6)(struct kvm_vcpu *vcpu, unsigned long value);
c77fb5fe 728 void (*sync_dirty_debug_regs)(struct kvm_vcpu *vcpu);
020df079 729 void (*set_dr7)(struct kvm_vcpu *vcpu, unsigned long value);
5fdbf976 730 void (*cache_reg)(struct kvm_vcpu *vcpu, enum kvm_reg reg);
ea4a5ff8
ZX
731 unsigned long (*get_rflags)(struct kvm_vcpu *vcpu);
732 void (*set_rflags)(struct kvm_vcpu *vcpu, unsigned long rflags);
02daab21 733 void (*fpu_deactivate)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
734
735 void (*tlb_flush)(struct kvm_vcpu *vcpu);
ea4a5ff8 736
851ba692
AK
737 void (*run)(struct kvm_vcpu *vcpu);
738 int (*handle_exit)(struct kvm_vcpu *vcpu);
ea4a5ff8 739 void (*skip_emulated_instruction)(struct kvm_vcpu *vcpu);
2809f5d2 740 void (*set_interrupt_shadow)(struct kvm_vcpu *vcpu, int mask);
37ccdcbe 741 u32 (*get_interrupt_shadow)(struct kvm_vcpu *vcpu);
ea4a5ff8
ZX
742 void (*patch_hypercall)(struct kvm_vcpu *vcpu,
743 unsigned char *hypercall_addr);
66fd3f7f 744 void (*set_irq)(struct kvm_vcpu *vcpu);
95ba8273 745 void (*set_nmi)(struct kvm_vcpu *vcpu);
298101da 746 void (*queue_exception)(struct kvm_vcpu *vcpu, unsigned nr,
ce7ddec4
JR
747 bool has_error_code, u32 error_code,
748 bool reinject);
b463a6f7 749 void (*cancel_injection)(struct kvm_vcpu *vcpu);
78646121 750 int (*interrupt_allowed)(struct kvm_vcpu *vcpu);
95ba8273 751 int (*nmi_allowed)(struct kvm_vcpu *vcpu);
3cfc3092
JK
752 bool (*get_nmi_mask)(struct kvm_vcpu *vcpu);
753 void (*set_nmi_mask)(struct kvm_vcpu *vcpu, bool masked);
c9a7953f
JK
754 void (*enable_nmi_window)(struct kvm_vcpu *vcpu);
755 void (*enable_irq_window)(struct kvm_vcpu *vcpu);
95ba8273 756 void (*update_cr8_intercept)(struct kvm_vcpu *vcpu, int tpr, int irr);
c7c9c56c
YZ
757 int (*vm_has_apicv)(struct kvm *kvm);
758 void (*hwapic_irr_update)(struct kvm_vcpu *vcpu, int max_irr);
759 void (*hwapic_isr_update)(struct kvm *kvm, int isr);
760 void (*load_eoi_exitmap)(struct kvm_vcpu *vcpu, u64 *eoi_exit_bitmap);
8d14695f 761 void (*set_virtual_x2apic_mode)(struct kvm_vcpu *vcpu, bool set);
4256f43f 762 void (*set_apic_access_page_addr)(struct kvm_vcpu *vcpu, hpa_t hpa);
a20ed54d
YZ
763 void (*deliver_posted_interrupt)(struct kvm_vcpu *vcpu, int vector);
764 void (*sync_pir_to_irr)(struct kvm_vcpu *vcpu);
ea4a5ff8 765 int (*set_tss_addr)(struct kvm *kvm, unsigned int addr);
67253af5 766 int (*get_tdp_level)(void);
4b12f0de 767 u64 (*get_mt_mask)(struct kvm_vcpu *vcpu, gfn_t gfn, bool is_mmio);
17cc3935 768 int (*get_lpage_level)(void);
4e47c7a6 769 bool (*rdtscp_supported)(void);
ad756a16 770 bool (*invpcid_supported)(void);
f1e2b260 771 void (*adjust_tsc_offset)(struct kvm_vcpu *vcpu, s64 adjustment, bool host);
344f414f 772
1c97f0a0
JR
773 void (*set_tdp_cr3)(struct kvm_vcpu *vcpu, unsigned long cr3);
774
d4330ef2
JR
775 void (*set_supported_cpuid)(u32 func, struct kvm_cpuid_entry2 *entry);
776
f5f48ee1
SY
777 bool (*has_wbinvd_exit)(void);
778
cc578287 779 void (*set_tsc_khz)(struct kvm_vcpu *vcpu, u32 user_tsc_khz, bool scale);
ba904635 780 u64 (*read_tsc_offset)(struct kvm_vcpu *vcpu);
99e3e30a
ZA
781 void (*write_tsc_offset)(struct kvm_vcpu *vcpu, u64 offset);
782
857e4099 783 u64 (*compute_tsc_offset)(struct kvm_vcpu *vcpu, u64 target_tsc);
886b470c 784 u64 (*read_l1_tsc)(struct kvm_vcpu *vcpu, u64 host_tsc);
857e4099 785
586f9607 786 void (*get_exit_info)(struct kvm_vcpu *vcpu, u64 *info1, u64 *info2);
8a76d7f2
JR
787
788 int (*check_intercept)(struct kvm_vcpu *vcpu,
789 struct x86_instruction_info *info,
790 enum x86_intercept_stage stage);
a547c6db 791 void (*handle_external_intr)(struct kvm_vcpu *vcpu);
da8999d3 792 bool (*mpx_supported)(void);
55412b2e 793 bool (*xsaves_supported)(void);
b6b8a145
JK
794
795 int (*check_nested_events)(struct kvm_vcpu *vcpu, bool external_intr);
ae97a3b8
RK
796
797 void (*sched_in)(struct kvm_vcpu *kvm, int cpu);
88178fd4
KH
798
799 /*
800 * Arch-specific dirty logging hooks. These hooks are only supposed to
801 * be valid if the specific arch has hardware-accelerated dirty logging
802 * mechanism. Currently only for PML on VMX.
803 *
804 * - slot_enable_log_dirty:
805 * called when enabling log dirty mode for the slot.
806 * - slot_disable_log_dirty:
807 * called when disabling log dirty mode for the slot.
808 * also called when slot is created with log dirty disabled.
809 * - flush_log_dirty:
810 * called before reporting dirty_bitmap to userspace.
811 * - enable_log_dirty_pt_masked:
812 * called when reenabling log dirty for the GFNs in the mask after
813 * corresponding bits are cleared in slot->dirty_bitmap.
814 */
815 void (*slot_enable_log_dirty)(struct kvm *kvm,
816 struct kvm_memory_slot *slot);
817 void (*slot_disable_log_dirty)(struct kvm *kvm,
818 struct kvm_memory_slot *slot);
819 void (*flush_log_dirty)(struct kvm *kvm);
820 void (*enable_log_dirty_pt_masked)(struct kvm *kvm,
821 struct kvm_memory_slot *slot,
822 gfn_t offset, unsigned long mask);
ea4a5ff8
ZX
823};
824
af585b92 825struct kvm_arch_async_pf {
7c90705b 826 u32 token;
af585b92 827 gfn_t gfn;
fb67e14f 828 unsigned long cr3;
c4806acd 829 bool direct_map;
af585b92
GN
830};
831
97896d04
ZX
832extern struct kvm_x86_ops *kvm_x86_ops;
833
f1e2b260
MT
834static inline void adjust_tsc_offset_guest(struct kvm_vcpu *vcpu,
835 s64 adjustment)
836{
837 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, false);
838}
839
840static inline void adjust_tsc_offset_host(struct kvm_vcpu *vcpu, s64 adjustment)
841{
842 kvm_x86_ops->adjust_tsc_offset(vcpu, adjustment, true);
843}
844
54f1585a
ZX
845int kvm_mmu_module_init(void);
846void kvm_mmu_module_exit(void);
847
848void kvm_mmu_destroy(struct kvm_vcpu *vcpu);
849int kvm_mmu_create(struct kvm_vcpu *vcpu);
8a3c1a33 850void kvm_mmu_setup(struct kvm_vcpu *vcpu);
7b52345e 851void kvm_mmu_set_mask_ptes(u64 user_mask, u64 accessed_mask,
4b12f0de 852 u64 dirty_mask, u64 nx_mask, u64 x_mask);
54f1585a 853
8a3c1a33 854void kvm_mmu_reset_context(struct kvm_vcpu *vcpu);
1c91cad4
KH
855void kvm_mmu_slot_remove_write_access(struct kvm *kvm,
856 struct kvm_memory_slot *memslot);
f4b4b180
KH
857void kvm_mmu_slot_leaf_clear_dirty(struct kvm *kvm,
858 struct kvm_memory_slot *memslot);
859void kvm_mmu_slot_largepage_remove_write_access(struct kvm *kvm,
860 struct kvm_memory_slot *memslot);
861void kvm_mmu_slot_set_dirty(struct kvm *kvm,
862 struct kvm_memory_slot *memslot);
863void kvm_mmu_clear_dirty_pt_masked(struct kvm *kvm,
864 struct kvm_memory_slot *slot,
865 gfn_t gfn_offset, unsigned long mask);
54f1585a 866void kvm_mmu_zap_all(struct kvm *kvm);
f8f55942 867void kvm_mmu_invalidate_mmio_sptes(struct kvm *kvm);
3ad82a7e 868unsigned int kvm_mmu_calculate_mmu_pages(struct kvm *kvm);
54f1585a
ZX
869void kvm_mmu_change_mmu_pages(struct kvm *kvm, unsigned int kvm_nr_mmu_pages);
870
ff03a073 871int load_pdptrs(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu, unsigned long cr3);
cc4b6871 872
3200f405 873int emulator_write_phys(struct kvm_vcpu *vcpu, gpa_t gpa,
9f811285 874 const void *val, int bytes);
4b12f0de 875u8 kvm_get_guest_memory_type(struct kvm_vcpu *vcpu, gfn_t gfn);
2f333bcb 876
6ef768fa
PB
877struct kvm_irq_mask_notifier {
878 void (*func)(struct kvm_irq_mask_notifier *kimn, bool masked);
879 int irq;
880 struct hlist_node link;
881};
882
883void kvm_register_irq_mask_notifier(struct kvm *kvm, int irq,
884 struct kvm_irq_mask_notifier *kimn);
885void kvm_unregister_irq_mask_notifier(struct kvm *kvm, int irq,
886 struct kvm_irq_mask_notifier *kimn);
887void kvm_fire_mask_notifiers(struct kvm *kvm, unsigned irqchip, unsigned pin,
888 bool mask);
889
2f333bcb 890extern bool tdp_enabled;
9f811285 891
a3e06bbe
LJ
892u64 vcpu_tsc_khz(struct kvm_vcpu *vcpu);
893
92a1f12d
JR
894/* control of guest tsc rate supported? */
895extern bool kvm_has_tsc_control;
896/* minimum supported tsc_khz for guests */
897extern u32 kvm_min_guest_tsc_khz;
898/* maximum supported tsc_khz for guests */
899extern u32 kvm_max_guest_tsc_khz;
900
54f1585a 901enum emulation_result {
ac0a48c3
PB
902 EMULATE_DONE, /* no further processing */
903 EMULATE_USER_EXIT, /* kvm_run ready for userspace exit */
54f1585a
ZX
904 EMULATE_FAIL, /* can't emulate this instruction */
905};
906
571008da
SY
907#define EMULTYPE_NO_DECODE (1 << 0)
908#define EMULTYPE_TRAP_UD (1 << 1)
ba8afb6b 909#define EMULTYPE_SKIP (1 << 2)
1cb3f3ae 910#define EMULTYPE_RETRY (1 << 3)
991eebf9 911#define EMULTYPE_NO_REEXECUTE (1 << 4)
dc25e89e
AP
912int x86_emulate_instruction(struct kvm_vcpu *vcpu, unsigned long cr2,
913 int emulation_type, void *insn, int insn_len);
51d8b661
AP
914
915static inline int emulate_instruction(struct kvm_vcpu *vcpu,
916 int emulation_type)
917{
dc25e89e 918 return x86_emulate_instruction(vcpu, 0, emulation_type, NULL, 0);
51d8b661
AP
919}
920
f2b4b7dd 921void kvm_enable_efer_bits(u64);
384bb783 922bool kvm_valid_efer(struct kvm_vcpu *vcpu, u64 efer);
54f1585a 923int kvm_get_msr(struct kvm_vcpu *vcpu, u32 msr_index, u64 *data);
8fe8ab46 924int kvm_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a
ZX
925
926struct x86_emulate_ctxt;
927
cf8f70bf 928int kvm_fast_pio_out(struct kvm_vcpu *vcpu, int size, unsigned short port);
54f1585a
ZX
929void kvm_emulate_cpuid(struct kvm_vcpu *vcpu);
930int kvm_emulate_halt(struct kvm_vcpu *vcpu);
5cb56059 931int kvm_vcpu_halt(struct kvm_vcpu *vcpu);
f5f48ee1 932int kvm_emulate_wbinvd(struct kvm_vcpu *vcpu);
54f1585a 933
3e6e0aab 934void kvm_get_segment(struct kvm_vcpu *vcpu, struct kvm_segment *var, int seg);
c697518a 935int kvm_load_segment_descriptor(struct kvm_vcpu *vcpu, u16 selector, int seg);
2b4a273b 936void kvm_vcpu_deliver_sipi_vector(struct kvm_vcpu *vcpu, u8 vector);
3e6e0aab 937
7f3d35fd
KW
938int kvm_task_switch(struct kvm_vcpu *vcpu, u16 tss_selector, int idt_index,
939 int reason, bool has_error_code, u32 error_code);
37817f29 940
49a9b07e 941int kvm_set_cr0(struct kvm_vcpu *vcpu, unsigned long cr0);
2390218b 942int kvm_set_cr3(struct kvm_vcpu *vcpu, unsigned long cr3);
a83b29c6 943int kvm_set_cr4(struct kvm_vcpu *vcpu, unsigned long cr4);
eea1cff9 944int kvm_set_cr8(struct kvm_vcpu *vcpu, unsigned long cr8);
020df079
GN
945int kvm_set_dr(struct kvm_vcpu *vcpu, int dr, unsigned long val);
946int kvm_get_dr(struct kvm_vcpu *vcpu, int dr, unsigned long *val);
2d3ad1f4
AK
947unsigned long kvm_get_cr8(struct kvm_vcpu *vcpu);
948void kvm_lmsw(struct kvm_vcpu *vcpu, unsigned long msw);
54f1585a 949void kvm_get_cs_db_l_bits(struct kvm_vcpu *vcpu, int *db, int *l);
2acf923e 950int kvm_set_xcr(struct kvm_vcpu *vcpu, u32 index, u64 xcr);
54f1585a
ZX
951
952int kvm_get_msr_common(struct kvm_vcpu *vcpu, u32 msr, u64 *pdata);
8fe8ab46 953int kvm_set_msr_common(struct kvm_vcpu *vcpu, struct msr_data *msr);
54f1585a 954
91586a3b
JK
955unsigned long kvm_get_rflags(struct kvm_vcpu *vcpu);
956void kvm_set_rflags(struct kvm_vcpu *vcpu, unsigned long rflags);
022cd0e8 957bool kvm_rdpmc(struct kvm_vcpu *vcpu);
91586a3b 958
298101da
AK
959void kvm_queue_exception(struct kvm_vcpu *vcpu, unsigned nr);
960void kvm_queue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
ce7ddec4
JR
961void kvm_requeue_exception(struct kvm_vcpu *vcpu, unsigned nr);
962void kvm_requeue_exception_e(struct kvm_vcpu *vcpu, unsigned nr, u32 error_code);
6389ee94 963void kvm_inject_page_fault(struct kvm_vcpu *vcpu, struct x86_exception *fault);
ec92fe44
JR
964int kvm_read_guest_page_mmu(struct kvm_vcpu *vcpu, struct kvm_mmu *mmu,
965 gfn_t gfn, void *data, int offset, int len,
966 u32 access);
0a79b009 967bool kvm_require_cpl(struct kvm_vcpu *vcpu, int required_cpl);
16f8a6f9 968bool kvm_require_dr(struct kvm_vcpu *vcpu, int dr);
298101da 969
1a577b72
MT
970static inline int __kvm_irq_line_state(unsigned long *irq_state,
971 int irq_source_id, int level)
972{
973 /* Logical OR for level trig interrupt */
974 if (level)
975 __set_bit(irq_source_id, irq_state);
976 else
977 __clear_bit(irq_source_id, irq_state);
978
979 return !!(*irq_state);
980}
981
982int kvm_pic_set_irq(struct kvm_pic *pic, int irq, int irq_source_id, int level);
983void kvm_pic_clear_all(struct kvm_pic *pic, int irq_source_id);
3de42dc0 984
3419ffc8
SY
985void kvm_inject_nmi(struct kvm_vcpu *vcpu);
986
10ab25cd 987int fx_init(struct kvm_vcpu *vcpu);
54f1585a 988
54f1585a 989void kvm_mmu_pte_write(struct kvm_vcpu *vcpu, gpa_t gpa,
f57f2ef5 990 const u8 *new, int bytes);
1cb3f3ae 991int kvm_mmu_unprotect_page(struct kvm *kvm, gfn_t gfn);
54f1585a
ZX
992int kvm_mmu_unprotect_page_virt(struct kvm_vcpu *vcpu, gva_t gva);
993void __kvm_mmu_free_some_pages(struct kvm_vcpu *vcpu);
994int kvm_mmu_load(struct kvm_vcpu *vcpu);
995void kvm_mmu_unload(struct kvm_vcpu *vcpu);
0ba73cda 996void kvm_mmu_sync_roots(struct kvm_vcpu *vcpu);
54987b7a
PB
997gpa_t translate_nested_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
998 struct x86_exception *exception);
ab9ae313
AK
999gpa_t kvm_mmu_gva_to_gpa_read(struct kvm_vcpu *vcpu, gva_t gva,
1000 struct x86_exception *exception);
1001gpa_t kvm_mmu_gva_to_gpa_fetch(struct kvm_vcpu *vcpu, gva_t gva,
1002 struct x86_exception *exception);
1003gpa_t kvm_mmu_gva_to_gpa_write(struct kvm_vcpu *vcpu, gva_t gva,
1004 struct x86_exception *exception);
1005gpa_t kvm_mmu_gva_to_gpa_system(struct kvm_vcpu *vcpu, gva_t gva,
1006 struct x86_exception *exception);
54f1585a
ZX
1007
1008int kvm_emulate_hypercall(struct kvm_vcpu *vcpu);
1009
dc25e89e
AP
1010int kvm_mmu_page_fault(struct kvm_vcpu *vcpu, gva_t gva, u32 error_code,
1011 void *insn, int insn_len);
a7052897 1012void kvm_mmu_invlpg(struct kvm_vcpu *vcpu, gva_t gva);
d8d173da 1013void kvm_mmu_new_cr3(struct kvm_vcpu *vcpu);
34c16eec 1014
18552672 1015void kvm_enable_tdp(void);
5f4cb662 1016void kvm_disable_tdp(void);
18552672 1017
54987b7a
PB
1018static inline gpa_t translate_gpa(struct kvm_vcpu *vcpu, gpa_t gpa, u32 access,
1019 struct x86_exception *exception)
e459e322
XG
1020{
1021 return gpa;
1022}
1023
ec6d273d
ZX
1024static inline struct kvm_mmu_page *page_header(hpa_t shadow_page)
1025{
1026 struct page *page = pfn_to_page(shadow_page >> PAGE_SHIFT);
1027
1028 return (struct kvm_mmu_page *)page_private(page);
1029}
1030
d6e88aec 1031static inline u16 kvm_read_ldt(void)
ec6d273d
ZX
1032{
1033 u16 ldt;
1034 asm("sldt %0" : "=g"(ldt));
1035 return ldt;
1036}
1037
d6e88aec 1038static inline void kvm_load_ldt(u16 sel)
ec6d273d
ZX
1039{
1040 asm("lldt %0" : : "rm"(sel));
1041}
ec6d273d 1042
ec6d273d
ZX
1043#ifdef CONFIG_X86_64
1044static inline unsigned long read_msr(unsigned long msr)
1045{
1046 u64 value;
1047
1048 rdmsrl(msr, value);
1049 return value;
1050}
1051#endif
1052
ec6d273d
ZX
1053static inline u32 get_rdx_init_val(void)
1054{
1055 return 0x600; /* P6 family */
1056}
1057
c1a5d4f9
AK
1058static inline void kvm_inject_gp(struct kvm_vcpu *vcpu, u32 error_code)
1059{
1060 kvm_queue_exception_e(vcpu, GP_VECTOR, error_code);
1061}
1062
854e8bb1
NA
1063static inline u64 get_canonical(u64 la)
1064{
1065 return ((int64_t)la << 16) >> 16;
1066}
1067
1068static inline bool is_noncanonical_address(u64 la)
1069{
1070#ifdef CONFIG_X86_64
1071 return get_canonical(la) != la;
1072#else
1073 return false;
1074#endif
1075}
1076
ec6d273d
ZX
1077#define TSS_IOPB_BASE_OFFSET 0x66
1078#define TSS_BASE_SIZE 0x68
1079#define TSS_IOPB_SIZE (65536 / 8)
1080#define TSS_REDIRECTION_SIZE (256 / 8)
7d76b4d3
JP
1081#define RMODE_TSS_SIZE \
1082 (TSS_BASE_SIZE + TSS_REDIRECTION_SIZE + TSS_IOPB_SIZE + 1)
53e0aa7b 1083
37817f29
IE
1084enum {
1085 TASK_SWITCH_CALL = 0,
1086 TASK_SWITCH_IRET = 1,
1087 TASK_SWITCH_JMP = 2,
1088 TASK_SWITCH_GATE = 3,
1089};
1090
1371d904 1091#define HF_GIF_MASK (1 << 0)
3d6368ef
AG
1092#define HF_HIF_MASK (1 << 1)
1093#define HF_VINTR_MASK (1 << 2)
95ba8273 1094#define HF_NMI_MASK (1 << 3)
44c11430 1095#define HF_IRET_MASK (1 << 4)
ec9e60b2 1096#define HF_GUEST_MASK (1 << 5) /* VCPU is in guest-mode */
1371d904 1097
4ecac3fd
AK
1098/*
1099 * Hardware virtualization extension instructions may fault if a
1100 * reboot turns off virtualization while processes are running.
1101 * Trap the fault and ignore the instruction if that happens.
1102 */
b7c4145b 1103asmlinkage void kvm_spurious_fault(void);
4ecac3fd 1104
5e520e62 1105#define ____kvm_handle_fault_on_reboot(insn, cleanup_insn) \
4ecac3fd 1106 "666: " insn "\n\t" \
b7c4145b 1107 "668: \n\t" \
18b13e54 1108 ".pushsection .fixup, \"ax\" \n" \
4ecac3fd 1109 "667: \n\t" \
5e520e62 1110 cleanup_insn "\n\t" \
b7c4145b
AK
1111 "cmpb $0, kvm_rebooting \n\t" \
1112 "jne 668b \n\t" \
8ceed347 1113 __ASM_SIZE(push) " $666b \n\t" \
b7c4145b 1114 "call kvm_spurious_fault \n\t" \
4ecac3fd 1115 ".popsection \n\t" \
3ee89722 1116 _ASM_EXTABLE(666b, 667b)
4ecac3fd 1117
5e520e62
AK
1118#define __kvm_handle_fault_on_reboot(insn) \
1119 ____kvm_handle_fault_on_reboot(insn, "")
1120
e930bffe
AA
1121#define KVM_ARCH_WANT_MMU_NOTIFIER
1122int kvm_unmap_hva(struct kvm *kvm, unsigned long hva);
b3ae2096 1123int kvm_unmap_hva_range(struct kvm *kvm, unsigned long start, unsigned long end);
57128468 1124int kvm_age_hva(struct kvm *kvm, unsigned long start, unsigned long end);
8ee53820 1125int kvm_test_age_hva(struct kvm *kvm, unsigned long hva);
3da0dd43 1126void kvm_set_spte_hva(struct kvm *kvm, unsigned long hva, pte_t pte);
82725b20 1127int cpuid_maxphyaddr(struct kvm_vcpu *vcpu);
c7c9c56c 1128int kvm_cpu_has_injectable_intr(struct kvm_vcpu *v);
a1b37100
GN
1129int kvm_cpu_has_interrupt(struct kvm_vcpu *vcpu);
1130int kvm_arch_interrupt_allowed(struct kvm_vcpu *vcpu);
0b71785d 1131int kvm_cpu_get_interrupt(struct kvm_vcpu *v);
66450a21 1132void kvm_vcpu_reset(struct kvm_vcpu *vcpu);
4256f43f 1133void kvm_vcpu_reload_apic_access_page(struct kvm_vcpu *vcpu);
fe71557a
TC
1134void kvm_arch_mmu_notifier_invalidate_page(struct kvm *kvm,
1135 unsigned long address);
e930bffe 1136
18863bdd 1137void kvm_define_shared_msr(unsigned index, u32 msr);
8b3c3104 1138int kvm_set_shared_msr(unsigned index, u64 val, u64 mask);
18863bdd 1139
82b32774 1140unsigned long kvm_get_linear_rip(struct kvm_vcpu *vcpu);
f92653ee
JK
1141bool kvm_is_linear_rip(struct kvm_vcpu *vcpu, unsigned long linear_rip);
1142
af585b92
GN
1143void kvm_arch_async_page_not_present(struct kvm_vcpu *vcpu,
1144 struct kvm_async_pf *work);
1145void kvm_arch_async_page_present(struct kvm_vcpu *vcpu,
1146 struct kvm_async_pf *work);
56028d08
GN
1147void kvm_arch_async_page_ready(struct kvm_vcpu *vcpu,
1148 struct kvm_async_pf *work);
7c90705b 1149bool kvm_arch_can_inject_async_page_present(struct kvm_vcpu *vcpu);
af585b92
GN
1150extern bool kvm_find_async_pf_gfn(struct kvm_vcpu *vcpu, gfn_t gfn);
1151
db8fcefa
AP
1152void kvm_complete_insn_gp(struct kvm_vcpu *vcpu, int err);
1153
f5132b01
GN
1154int kvm_is_in_guest(void);
1155
1156void kvm_pmu_init(struct kvm_vcpu *vcpu);
1157void kvm_pmu_destroy(struct kvm_vcpu *vcpu);
1158void kvm_pmu_reset(struct kvm_vcpu *vcpu);
1159void kvm_pmu_cpuid_update(struct kvm_vcpu *vcpu);
1160bool kvm_pmu_msr(struct kvm_vcpu *vcpu, u32 msr);
1161int kvm_pmu_get_msr(struct kvm_vcpu *vcpu, u32 msr, u64 *data);
afd80d85 1162int kvm_pmu_set_msr(struct kvm_vcpu *vcpu, struct msr_data *msr_info);
67f4d428 1163int kvm_pmu_check_pmc(struct kvm_vcpu *vcpu, unsigned pmc);
f5132b01
GN
1164int kvm_pmu_read_pmc(struct kvm_vcpu *vcpu, unsigned pmc, u64 *data);
1165void kvm_handle_pmu_event(struct kvm_vcpu *vcpu);
1166void kvm_deliver_pmi(struct kvm_vcpu *vcpu);
1167
1965aae3 1168#endif /* _ASM_X86_KVM_HOST_H */
This page took 0.550878 seconds and 5 git commands to generate.