BUG: headers with BUG/BUG_ON etc. need linux/bug.h
[deliverable/linux.git] / arch / x86 / include / asm / paravirt.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PARAVIRT_H
2#define _ASM_X86_PARAVIRT_H
d3561b7f
RR
3/* Various instructions on x86 need to be replaced for
4 * para-virtualization: those hooks are defined here. */
b239fb25
JF
5
6#ifdef CONFIG_PARAVIRT
54321d94 7#include <asm/pgtable_types.h>
658be9d3 8#include <asm/asm.h>
d3561b7f 9
ac5672f8 10#include <asm/paravirt_types.h>
ecb93d1c 11
d3561b7f 12#ifndef __ASSEMBLY__
187f1882 13#include <linux/bug.h>
3dc494e8 14#include <linux/types.h>
d4c10477 15#include <linux/cpumask.h>
1a45b7aa 16
f8822f42
JF
17static inline int paravirt_enabled(void)
18{
93b1eab3 19 return pv_info.paravirt_enabled;
f8822f42 20}
d3561b7f 21
faca6227 22static inline void load_sp0(struct tss_struct *tss,
d3561b7f
RR
23 struct thread_struct *thread)
24{
faca6227 25 PVOP_VCALL2(pv_cpu_ops.load_sp0, tss, thread);
d3561b7f
RR
26}
27
d3561b7f
RR
28/* The paravirtualized CPUID instruction. */
29static inline void __cpuid(unsigned int *eax, unsigned int *ebx,
30 unsigned int *ecx, unsigned int *edx)
31{
93b1eab3 32 PVOP_VCALL4(pv_cpu_ops.cpuid, eax, ebx, ecx, edx);
d3561b7f
RR
33}
34
35/*
36 * These special macros can be used to get or set a debugging register
37 */
f8822f42
JF
38static inline unsigned long paravirt_get_debugreg(int reg)
39{
93b1eab3 40 return PVOP_CALL1(unsigned long, pv_cpu_ops.get_debugreg, reg);
f8822f42
JF
41}
42#define get_debugreg(var, reg) var = paravirt_get_debugreg(reg)
43static inline void set_debugreg(unsigned long val, int reg)
44{
93b1eab3 45 PVOP_VCALL2(pv_cpu_ops.set_debugreg, reg, val);
f8822f42 46}
d3561b7f 47
f8822f42
JF
48static inline void clts(void)
49{
93b1eab3 50 PVOP_VCALL0(pv_cpu_ops.clts);
f8822f42 51}
d3561b7f 52
f8822f42
JF
53static inline unsigned long read_cr0(void)
54{
93b1eab3 55 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr0);
f8822f42 56}
d3561b7f 57
f8822f42
JF
58static inline void write_cr0(unsigned long x)
59{
93b1eab3 60 PVOP_VCALL1(pv_cpu_ops.write_cr0, x);
f8822f42
JF
61}
62
63static inline unsigned long read_cr2(void)
64{
93b1eab3 65 return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr2);
f8822f42
JF
66}
67
68static inline void write_cr2(unsigned long x)
69{
93b1eab3 70 PVOP_VCALL1(pv_mmu_ops.write_cr2, x);
f8822f42
JF
71}
72
73static inline unsigned long read_cr3(void)
74{
93b1eab3 75 return PVOP_CALL0(unsigned long, pv_mmu_ops.read_cr3);
f8822f42 76}
d3561b7f 77
f8822f42
JF
78static inline void write_cr3(unsigned long x)
79{
93b1eab3 80 PVOP_VCALL1(pv_mmu_ops.write_cr3, x);
f8822f42 81}
d3561b7f 82
f8822f42
JF
83static inline unsigned long read_cr4(void)
84{
93b1eab3 85 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4);
f8822f42
JF
86}
87static inline unsigned long read_cr4_safe(void)
88{
93b1eab3 89 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr4_safe);
f8822f42 90}
d3561b7f 91
f8822f42
JF
92static inline void write_cr4(unsigned long x)
93{
93b1eab3 94 PVOP_VCALL1(pv_cpu_ops.write_cr4, x);
f8822f42 95}
3dc494e8 96
94ea03cd 97#ifdef CONFIG_X86_64
4c9890c2
GOC
98static inline unsigned long read_cr8(void)
99{
100 return PVOP_CALL0(unsigned long, pv_cpu_ops.read_cr8);
101}
102
103static inline void write_cr8(unsigned long x)
104{
105 PVOP_VCALL1(pv_cpu_ops.write_cr8, x);
106}
94ea03cd 107#endif
4c9890c2 108
df9ee292 109static inline void arch_safe_halt(void)
d3561b7f 110{
93b1eab3 111 PVOP_VCALL0(pv_irq_ops.safe_halt);
d3561b7f
RR
112}
113
114static inline void halt(void)
115{
c8217b83 116 PVOP_VCALL0(pv_irq_ops.halt);
f8822f42
JF
117}
118
119static inline void wbinvd(void)
120{
93b1eab3 121 PVOP_VCALL0(pv_cpu_ops.wbinvd);
d3561b7f 122}
d3561b7f 123
93b1eab3 124#define get_kernel_rpl() (pv_info.kernel_rpl)
d3561b7f 125
f8822f42
JF
126static inline u64 paravirt_read_msr(unsigned msr, int *err)
127{
93b1eab3 128 return PVOP_CALL2(u64, pv_cpu_ops.read_msr, msr, err);
f8822f42 129}
132ec92f
BP
130
131static inline int paravirt_rdmsr_regs(u32 *regs)
132{
133 return PVOP_CALL1(int, pv_cpu_ops.rdmsr_regs, regs);
134}
135
f8822f42
JF
136static inline int paravirt_write_msr(unsigned msr, unsigned low, unsigned high)
137{
93b1eab3 138 return PVOP_CALL3(int, pv_cpu_ops.write_msr, msr, low, high);
f8822f42
JF
139}
140
132ec92f
BP
141static inline int paravirt_wrmsr_regs(u32 *regs)
142{
143 return PVOP_CALL1(int, pv_cpu_ops.wrmsr_regs, regs);
144}
145
90a0a06a 146/* These should all do BUG_ON(_err), but our headers are too tangled. */
49cd740b
JP
147#define rdmsr(msr, val1, val2) \
148do { \
f8822f42
JF
149 int _err; \
150 u64 _l = paravirt_read_msr(msr, &_err); \
151 val1 = (u32)_l; \
152 val2 = _l >> 32; \
49cd740b 153} while (0)
d3561b7f 154
49cd740b
JP
155#define wrmsr(msr, val1, val2) \
156do { \
f8822f42 157 paravirt_write_msr(msr, val1, val2); \
49cd740b 158} while (0)
d3561b7f 159
49cd740b
JP
160#define rdmsrl(msr, val) \
161do { \
f8822f42
JF
162 int _err; \
163 val = paravirt_read_msr(msr, &_err); \
49cd740b 164} while (0)
d3561b7f 165
49cd740b
JP
166#define wrmsrl(msr, val) wrmsr(msr, (u32)((u64)(val)), ((u64)(val))>>32)
167#define wrmsr_safe(msr, a, b) paravirt_write_msr(msr, a, b)
d3561b7f
RR
168
169/* rdmsr with exception handling */
49cd740b
JP
170#define rdmsr_safe(msr, a, b) \
171({ \
f8822f42
JF
172 int _err; \
173 u64 _l = paravirt_read_msr(msr, &_err); \
174 (*a) = (u32)_l; \
175 (*b) = _l >> 32; \
49cd740b
JP
176 _err; \
177})
d3561b7f 178
132ec92f
BP
179#define rdmsr_safe_regs(regs) paravirt_rdmsr_regs(regs)
180#define wrmsr_safe_regs(regs) paravirt_wrmsr_regs(regs)
181
1de87bd4
AK
182static inline int rdmsrl_safe(unsigned msr, unsigned long long *p)
183{
184 int err;
185
186 *p = paravirt_read_msr(msr, &err);
187 return err;
188}
b05f78f5
YL
189static inline int rdmsrl_amd_safe(unsigned msr, unsigned long long *p)
190{
177fed1e 191 u32 gprs[8] = { 0 };
b05f78f5
YL
192 int err;
193
177fed1e
BP
194 gprs[1] = msr;
195 gprs[7] = 0x9c5a203a;
196
197 err = paravirt_rdmsr_regs(gprs);
198
199 *p = gprs[0] | ((u64)gprs[2] << 32);
200
b05f78f5
YL
201 return err;
202}
f8822f42 203
177fed1e
BP
204static inline int wrmsrl_amd_safe(unsigned msr, unsigned long long val)
205{
206 u32 gprs[8] = { 0 };
207
208 gprs[0] = (u32)val;
209 gprs[1] = msr;
210 gprs[2] = val >> 32;
211 gprs[7] = 0x9c5a203a;
212
213 return paravirt_wrmsr_regs(gprs);
214}
215
f8822f42
JF
216static inline u64 paravirt_read_tsc(void)
217{
93b1eab3 218 return PVOP_CALL0(u64, pv_cpu_ops.read_tsc);
f8822f42 219}
d3561b7f 220
49cd740b
JP
221#define rdtscl(low) \
222do { \
f8822f42
JF
223 u64 _l = paravirt_read_tsc(); \
224 low = (int)_l; \
49cd740b 225} while (0)
d3561b7f 226
f8822f42 227#define rdtscll(val) (val = paravirt_read_tsc())
d3561b7f 228
688340ea
JF
229static inline unsigned long long paravirt_sched_clock(void)
230{
93b1eab3 231 return PVOP_CALL0(unsigned long long, pv_time_ops.sched_clock);
688340ea 232}
6cb9a835 233
3c404b57
GC
234struct jump_label_key;
235extern struct jump_label_key paravirt_steal_enabled;
236extern struct jump_label_key paravirt_steal_rq_enabled;
237
238static inline u64 paravirt_steal_clock(int cpu)
239{
240 return PVOP_CALL1(u64, pv_time_ops.steal_clock, cpu);
241}
242
f8822f42
JF
243static inline unsigned long long paravirt_read_pmc(int counter)
244{
93b1eab3 245 return PVOP_CALL1(u64, pv_cpu_ops.read_pmc, counter);
f8822f42 246}
d3561b7f 247
49cd740b
JP
248#define rdpmc(counter, low, high) \
249do { \
f8822f42
JF
250 u64 _l = paravirt_read_pmc(counter); \
251 low = (u32)_l; \
252 high = _l >> 32; \
49cd740b 253} while (0)
3dc494e8 254
e5aaac44
GOC
255static inline unsigned long long paravirt_rdtscp(unsigned int *aux)
256{
257 return PVOP_CALL1(u64, pv_cpu_ops.read_tscp, aux);
258}
259
260#define rdtscp(low, high, aux) \
261do { \
262 int __aux; \
263 unsigned long __val = paravirt_rdtscp(&__aux); \
264 (low) = (u32)__val; \
265 (high) = (u32)(__val >> 32); \
266 (aux) = __aux; \
267} while (0)
268
269#define rdtscpll(val, aux) \
270do { \
271 unsigned long __aux; \
272 val = paravirt_rdtscp(&__aux); \
273 (aux) = __aux; \
274} while (0)
275
38ffbe66
JF
276static inline void paravirt_alloc_ldt(struct desc_struct *ldt, unsigned entries)
277{
278 PVOP_VCALL2(pv_cpu_ops.alloc_ldt, ldt, entries);
279}
280
281static inline void paravirt_free_ldt(struct desc_struct *ldt, unsigned entries)
282{
283 PVOP_VCALL2(pv_cpu_ops.free_ldt, ldt, entries);
284}
285
f8822f42
JF
286static inline void load_TR_desc(void)
287{
93b1eab3 288 PVOP_VCALL0(pv_cpu_ops.load_tr_desc);
f8822f42 289}
6b68f01b 290static inline void load_gdt(const struct desc_ptr *dtr)
f8822f42 291{
93b1eab3 292 PVOP_VCALL1(pv_cpu_ops.load_gdt, dtr);
f8822f42 293}
6b68f01b 294static inline void load_idt(const struct desc_ptr *dtr)
f8822f42 295{
93b1eab3 296 PVOP_VCALL1(pv_cpu_ops.load_idt, dtr);
f8822f42
JF
297}
298static inline void set_ldt(const void *addr, unsigned entries)
299{
93b1eab3 300 PVOP_VCALL2(pv_cpu_ops.set_ldt, addr, entries);
f8822f42 301}
6b68f01b 302static inline void store_gdt(struct desc_ptr *dtr)
f8822f42 303{
93b1eab3 304 PVOP_VCALL1(pv_cpu_ops.store_gdt, dtr);
f8822f42 305}
6b68f01b 306static inline void store_idt(struct desc_ptr *dtr)
f8822f42 307{
93b1eab3 308 PVOP_VCALL1(pv_cpu_ops.store_idt, dtr);
f8822f42
JF
309}
310static inline unsigned long paravirt_store_tr(void)
311{
93b1eab3 312 return PVOP_CALL0(unsigned long, pv_cpu_ops.store_tr);
f8822f42
JF
313}
314#define store_tr(tr) ((tr) = paravirt_store_tr())
315static inline void load_TLS(struct thread_struct *t, unsigned cpu)
316{
93b1eab3 317 PVOP_VCALL2(pv_cpu_ops.load_tls, t, cpu);
f8822f42 318}
75b8bb3e 319
9f9d489a
JF
320#ifdef CONFIG_X86_64
321static inline void load_gs_index(unsigned int gs)
322{
323 PVOP_VCALL1(pv_cpu_ops.load_gs_index, gs);
324}
325#endif
326
75b8bb3e
GOC
327static inline void write_ldt_entry(struct desc_struct *dt, int entry,
328 const void *desc)
f8822f42 329{
75b8bb3e 330 PVOP_VCALL3(pv_cpu_ops.write_ldt_entry, dt, entry, desc);
f8822f42 331}
014b15be
GOC
332
333static inline void write_gdt_entry(struct desc_struct *dt, int entry,
334 void *desc, int type)
f8822f42 335{
014b15be 336 PVOP_VCALL4(pv_cpu_ops.write_gdt_entry, dt, entry, desc, type);
f8822f42 337}
014b15be 338
8d947344 339static inline void write_idt_entry(gate_desc *dt, int entry, const gate_desc *g)
f8822f42 340{
8d947344 341 PVOP_VCALL3(pv_cpu_ops.write_idt_entry, dt, entry, g);
f8822f42
JF
342}
343static inline void set_iopl_mask(unsigned mask)
344{
93b1eab3 345 PVOP_VCALL1(pv_cpu_ops.set_iopl_mask, mask);
f8822f42 346}
3dc494e8 347
d3561b7f 348/* The paravirtualized I/O functions */
49cd740b
JP
349static inline void slow_down_io(void)
350{
93b1eab3 351 pv_cpu_ops.io_delay();
d3561b7f 352#ifdef REALLY_SLOW_IO
93b1eab3
JF
353 pv_cpu_ops.io_delay();
354 pv_cpu_ops.io_delay();
355 pv_cpu_ops.io_delay();
d3561b7f
RR
356#endif
357}
358
ae5da273
ZA
359#ifdef CONFIG_SMP
360static inline void startup_ipi_hook(int phys_apicid, unsigned long start_eip,
361 unsigned long start_esp)
362{
93b1eab3
JF
363 PVOP_VCALL3(pv_apic_ops.startup_ipi_hook,
364 phys_apicid, start_eip, start_esp);
ae5da273
ZA
365}
366#endif
13623d79 367
d6dd61c8
JF
368static inline void paravirt_activate_mm(struct mm_struct *prev,
369 struct mm_struct *next)
370{
93b1eab3 371 PVOP_VCALL2(pv_mmu_ops.activate_mm, prev, next);
d6dd61c8
JF
372}
373
374static inline void arch_dup_mmap(struct mm_struct *oldmm,
375 struct mm_struct *mm)
376{
93b1eab3 377 PVOP_VCALL2(pv_mmu_ops.dup_mmap, oldmm, mm);
d6dd61c8
JF
378}
379
380static inline void arch_exit_mmap(struct mm_struct *mm)
381{
93b1eab3 382 PVOP_VCALL1(pv_mmu_ops.exit_mmap, mm);
d6dd61c8
JF
383}
384
f8822f42
JF
385static inline void __flush_tlb(void)
386{
93b1eab3 387 PVOP_VCALL0(pv_mmu_ops.flush_tlb_user);
f8822f42
JF
388}
389static inline void __flush_tlb_global(void)
390{
93b1eab3 391 PVOP_VCALL0(pv_mmu_ops.flush_tlb_kernel);
f8822f42
JF
392}
393static inline void __flush_tlb_single(unsigned long addr)
394{
93b1eab3 395 PVOP_VCALL1(pv_mmu_ops.flush_tlb_single, addr);
f8822f42 396}
da181a8b 397
4595f962
RR
398static inline void flush_tlb_others(const struct cpumask *cpumask,
399 struct mm_struct *mm,
d4c10477
JF
400 unsigned long va)
401{
4595f962 402 PVOP_VCALL3(pv_mmu_ops.flush_tlb_others, cpumask, mm, va);
d4c10477
JF
403}
404
eba0045f
JF
405static inline int paravirt_pgd_alloc(struct mm_struct *mm)
406{
407 return PVOP_CALL1(int, pv_mmu_ops.pgd_alloc, mm);
408}
409
410static inline void paravirt_pgd_free(struct mm_struct *mm, pgd_t *pgd)
411{
412 PVOP_VCALL2(pv_mmu_ops.pgd_free, mm, pgd);
413}
414
f8639939 415static inline void paravirt_alloc_pte(struct mm_struct *mm, unsigned long pfn)
f8822f42 416{
6944a9c8 417 PVOP_VCALL2(pv_mmu_ops.alloc_pte, mm, pfn);
f8822f42 418}
f8639939 419static inline void paravirt_release_pte(unsigned long pfn)
f8822f42 420{
6944a9c8 421 PVOP_VCALL1(pv_mmu_ops.release_pte, pfn);
f8822f42 422}
c119ecce 423
f8639939 424static inline void paravirt_alloc_pmd(struct mm_struct *mm, unsigned long pfn)
f8822f42 425{
6944a9c8 426 PVOP_VCALL2(pv_mmu_ops.alloc_pmd, mm, pfn);
f8822f42 427}
c119ecce 428
f8639939 429static inline void paravirt_release_pmd(unsigned long pfn)
da181a8b 430{
6944a9c8 431 PVOP_VCALL1(pv_mmu_ops.release_pmd, pfn);
da181a8b
RR
432}
433
f8639939 434static inline void paravirt_alloc_pud(struct mm_struct *mm, unsigned long pfn)
2761fa09
JF
435{
436 PVOP_VCALL2(pv_mmu_ops.alloc_pud, mm, pfn);
437}
f8639939 438static inline void paravirt_release_pud(unsigned long pfn)
2761fa09
JF
439{
440 PVOP_VCALL1(pv_mmu_ops.release_pud, pfn);
441}
442
f8822f42
JF
443static inline void pte_update(struct mm_struct *mm, unsigned long addr,
444 pte_t *ptep)
da181a8b 445{
93b1eab3 446 PVOP_VCALL3(pv_mmu_ops.pte_update, mm, addr, ptep);
da181a8b 447}
331127f7
AA
448static inline void pmd_update(struct mm_struct *mm, unsigned long addr,
449 pmd_t *pmdp)
450{
451 PVOP_VCALL3(pv_mmu_ops.pmd_update, mm, addr, pmdp);
452}
da181a8b 453
f8822f42
JF
454static inline void pte_update_defer(struct mm_struct *mm, unsigned long addr,
455 pte_t *ptep)
da181a8b 456{
93b1eab3 457 PVOP_VCALL3(pv_mmu_ops.pte_update_defer, mm, addr, ptep);
da181a8b
RR
458}
459
331127f7
AA
460static inline void pmd_update_defer(struct mm_struct *mm, unsigned long addr,
461 pmd_t *pmdp)
462{
463 PVOP_VCALL3(pv_mmu_ops.pmd_update_defer, mm, addr, pmdp);
464}
465
773221f4 466static inline pte_t __pte(pteval_t val)
da181a8b 467{
773221f4
JF
468 pteval_t ret;
469
470 if (sizeof(pteval_t) > sizeof(long))
da5de7c2
JF
471 ret = PVOP_CALLEE2(pteval_t,
472 pv_mmu_ops.make_pte,
473 val, (u64)val >> 32);
773221f4 474 else
da5de7c2
JF
475 ret = PVOP_CALLEE1(pteval_t,
476 pv_mmu_ops.make_pte,
477 val);
773221f4 478
c8e5393a 479 return (pte_t) { .pte = ret };
da181a8b
RR
480}
481
773221f4
JF
482static inline pteval_t pte_val(pte_t pte)
483{
484 pteval_t ret;
485
486 if (sizeof(pteval_t) > sizeof(long))
da5de7c2
JF
487 ret = PVOP_CALLEE2(pteval_t, pv_mmu_ops.pte_val,
488 pte.pte, (u64)pte.pte >> 32);
773221f4 489 else
da5de7c2
JF
490 ret = PVOP_CALLEE1(pteval_t, pv_mmu_ops.pte_val,
491 pte.pte);
773221f4
JF
492
493 return ret;
494}
495
ef38503e 496static inline pgd_t __pgd(pgdval_t val)
da181a8b 497{
ef38503e
JF
498 pgdval_t ret;
499
500 if (sizeof(pgdval_t) > sizeof(long))
da5de7c2
JF
501 ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.make_pgd,
502 val, (u64)val >> 32);
ef38503e 503 else
da5de7c2
JF
504 ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.make_pgd,
505 val);
ef38503e
JF
506
507 return (pgd_t) { ret };
508}
509
510static inline pgdval_t pgd_val(pgd_t pgd)
511{
512 pgdval_t ret;
513
514 if (sizeof(pgdval_t) > sizeof(long))
da5de7c2
JF
515 ret = PVOP_CALLEE2(pgdval_t, pv_mmu_ops.pgd_val,
516 pgd.pgd, (u64)pgd.pgd >> 32);
ef38503e 517 else
da5de7c2
JF
518 ret = PVOP_CALLEE1(pgdval_t, pv_mmu_ops.pgd_val,
519 pgd.pgd);
ef38503e
JF
520
521 return ret;
f8822f42
JF
522}
523
08b882c6
JF
524#define __HAVE_ARCH_PTEP_MODIFY_PROT_TRANSACTION
525static inline pte_t ptep_modify_prot_start(struct mm_struct *mm, unsigned long addr,
526 pte_t *ptep)
527{
528 pteval_t ret;
529
530 ret = PVOP_CALL3(pteval_t, pv_mmu_ops.ptep_modify_prot_start,
531 mm, addr, ptep);
532
533 return (pte_t) { .pte = ret };
534}
535
536static inline void ptep_modify_prot_commit(struct mm_struct *mm, unsigned long addr,
537 pte_t *ptep, pte_t pte)
538{
539 if (sizeof(pteval_t) > sizeof(long))
540 /* 5 arg words */
541 pv_mmu_ops.ptep_modify_prot_commit(mm, addr, ptep, pte);
542 else
543 PVOP_VCALL4(pv_mmu_ops.ptep_modify_prot_commit,
544 mm, addr, ptep, pte.pte);
545}
546
4eed80cd
JF
547static inline void set_pte(pte_t *ptep, pte_t pte)
548{
549 if (sizeof(pteval_t) > sizeof(long))
550 PVOP_VCALL3(pv_mmu_ops.set_pte, ptep,
551 pte.pte, (u64)pte.pte >> 32);
552 else
553 PVOP_VCALL2(pv_mmu_ops.set_pte, ptep,
554 pte.pte);
555}
556
557static inline void set_pte_at(struct mm_struct *mm, unsigned long addr,
558 pte_t *ptep, pte_t pte)
559{
560 if (sizeof(pteval_t) > sizeof(long))
561 /* 5 arg words */
562 pv_mmu_ops.set_pte_at(mm, addr, ptep, pte);
563 else
564 PVOP_VCALL4(pv_mmu_ops.set_pte_at, mm, addr, ptep, pte.pte);
565}
566
331127f7
AA
567#ifdef CONFIG_TRANSPARENT_HUGEPAGE
568static inline void set_pmd_at(struct mm_struct *mm, unsigned long addr,
569 pmd_t *pmdp, pmd_t pmd)
570{
331127f7
AA
571 if (sizeof(pmdval_t) > sizeof(long))
572 /* 5 arg words */
573 pv_mmu_ops.set_pmd_at(mm, addr, pmdp, pmd);
574 else
cacf061c
AA
575 PVOP_VCALL4(pv_mmu_ops.set_pmd_at, mm, addr, pmdp,
576 native_pmd_val(pmd));
331127f7
AA
577}
578#endif
579
60b3f626
JF
580static inline void set_pmd(pmd_t *pmdp, pmd_t pmd)
581{
582 pmdval_t val = native_pmd_val(pmd);
583
584 if (sizeof(pmdval_t) > sizeof(long))
585 PVOP_VCALL3(pv_mmu_ops.set_pmd, pmdp, val, (u64)val >> 32);
586 else
587 PVOP_VCALL2(pv_mmu_ops.set_pmd, pmdp, val);
588}
589
1fe91514
GOC
590#if PAGETABLE_LEVELS >= 3
591static inline pmd_t __pmd(pmdval_t val)
592{
593 pmdval_t ret;
594
595 if (sizeof(pmdval_t) > sizeof(long))
da5de7c2
JF
596 ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.make_pmd,
597 val, (u64)val >> 32);
1fe91514 598 else
da5de7c2
JF
599 ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.make_pmd,
600 val);
1fe91514
GOC
601
602 return (pmd_t) { ret };
603}
604
605static inline pmdval_t pmd_val(pmd_t pmd)
606{
607 pmdval_t ret;
608
609 if (sizeof(pmdval_t) > sizeof(long))
da5de7c2
JF
610 ret = PVOP_CALLEE2(pmdval_t, pv_mmu_ops.pmd_val,
611 pmd.pmd, (u64)pmd.pmd >> 32);
1fe91514 612 else
da5de7c2
JF
613 ret = PVOP_CALLEE1(pmdval_t, pv_mmu_ops.pmd_val,
614 pmd.pmd);
1fe91514
GOC
615
616 return ret;
617}
618
619static inline void set_pud(pud_t *pudp, pud_t pud)
620{
621 pudval_t val = native_pud_val(pud);
622
623 if (sizeof(pudval_t) > sizeof(long))
624 PVOP_VCALL3(pv_mmu_ops.set_pud, pudp,
625 val, (u64)val >> 32);
626 else
627 PVOP_VCALL2(pv_mmu_ops.set_pud, pudp,
628 val);
629}
9042219c
EH
630#if PAGETABLE_LEVELS == 4
631static inline pud_t __pud(pudval_t val)
632{
633 pudval_t ret;
634
635 if (sizeof(pudval_t) > sizeof(long))
da5de7c2
JF
636 ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.make_pud,
637 val, (u64)val >> 32);
9042219c 638 else
da5de7c2
JF
639 ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.make_pud,
640 val);
9042219c
EH
641
642 return (pud_t) { ret };
643}
644
645static inline pudval_t pud_val(pud_t pud)
646{
647 pudval_t ret;
648
649 if (sizeof(pudval_t) > sizeof(long))
4767afbf
JF
650 ret = PVOP_CALLEE2(pudval_t, pv_mmu_ops.pud_val,
651 pud.pud, (u64)pud.pud >> 32);
9042219c 652 else
4767afbf
JF
653 ret = PVOP_CALLEE1(pudval_t, pv_mmu_ops.pud_val,
654 pud.pud);
9042219c
EH
655
656 return ret;
657}
658
659static inline void set_pgd(pgd_t *pgdp, pgd_t pgd)
660{
661 pgdval_t val = native_pgd_val(pgd);
662
663 if (sizeof(pgdval_t) > sizeof(long))
664 PVOP_VCALL3(pv_mmu_ops.set_pgd, pgdp,
665 val, (u64)val >> 32);
666 else
667 PVOP_VCALL2(pv_mmu_ops.set_pgd, pgdp,
668 val);
669}
670
671static inline void pgd_clear(pgd_t *pgdp)
672{
673 set_pgd(pgdp, __pgd(0));
674}
675
676static inline void pud_clear(pud_t *pudp)
677{
678 set_pud(pudp, __pud(0));
679}
680
681#endif /* PAGETABLE_LEVELS == 4 */
682
1fe91514
GOC
683#endif /* PAGETABLE_LEVELS >= 3 */
684
4eed80cd
JF
685#ifdef CONFIG_X86_PAE
686/* Special-case pte-setting operations for PAE, which can't update a
687 64-bit pte atomically */
688static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
689{
690 PVOP_VCALL3(pv_mmu_ops.set_pte_atomic, ptep,
691 pte.pte, pte.pte >> 32);
692}
693
4eed80cd
JF
694static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
695 pte_t *ptep)
696{
697 PVOP_VCALL3(pv_mmu_ops.pte_clear, mm, addr, ptep);
698}
60b3f626
JF
699
700static inline void pmd_clear(pmd_t *pmdp)
701{
702 PVOP_VCALL1(pv_mmu_ops.pmd_clear, pmdp);
703}
4eed80cd
JF
704#else /* !CONFIG_X86_PAE */
705static inline void set_pte_atomic(pte_t *ptep, pte_t pte)
706{
707 set_pte(ptep, pte);
708}
709
4eed80cd
JF
710static inline void pte_clear(struct mm_struct *mm, unsigned long addr,
711 pte_t *ptep)
712{
713 set_pte_at(mm, addr, ptep, __pte(0));
714}
60b3f626
JF
715
716static inline void pmd_clear(pmd_t *pmdp)
717{
718 set_pmd(pmdp, __pmd(0));
719}
4eed80cd
JF
720#endif /* CONFIG_X86_PAE */
721
7fd7d83d 722#define __HAVE_ARCH_START_CONTEXT_SWITCH
224101ed 723static inline void arch_start_context_switch(struct task_struct *prev)
f8822f42 724{
224101ed 725 PVOP_VCALL1(pv_cpu_ops.start_context_switch, prev);
f8822f42
JF
726}
727
224101ed 728static inline void arch_end_context_switch(struct task_struct *next)
f8822f42 729{
224101ed 730 PVOP_VCALL1(pv_cpu_ops.end_context_switch, next);
f8822f42
JF
731}
732
9226d125 733#define __HAVE_ARCH_ENTER_LAZY_MMU_MODE
f8822f42
JF
734static inline void arch_enter_lazy_mmu_mode(void)
735{
8965c1c0 736 PVOP_VCALL0(pv_mmu_ops.lazy_mode.enter);
f8822f42
JF
737}
738
739static inline void arch_leave_lazy_mmu_mode(void)
740{
8965c1c0 741 PVOP_VCALL0(pv_mmu_ops.lazy_mode.leave);
f8822f42
JF
742}
743
d85cf93d 744void arch_flush_lazy_mmu_mode(void);
9226d125 745
aeaaa59c 746static inline void __set_fixmap(unsigned /* enum fixed_addresses */ idx,
3b3809ac 747 phys_addr_t phys, pgprot_t flags)
aeaaa59c
JF
748{
749 pv_mmu_ops.set_fixmap(idx, phys, flags);
750}
751
b4ecc126 752#if defined(CONFIG_SMP) && defined(CONFIG_PARAVIRT_SPINLOCKS)
4bb689ee 753
0199c4e6 754static inline int arch_spin_is_locked(struct arch_spinlock *lock)
74d4affd
JF
755{
756 return PVOP_CALL1(int, pv_lock_ops.spin_is_locked, lock);
757}
758
0199c4e6 759static inline int arch_spin_is_contended(struct arch_spinlock *lock)
74d4affd
JF
760{
761 return PVOP_CALL1(int, pv_lock_ops.spin_is_contended, lock);
762}
0199c4e6 763#define arch_spin_is_contended arch_spin_is_contended
74d4affd 764
0199c4e6 765static __always_inline void arch_spin_lock(struct arch_spinlock *lock)
74d4affd 766{
32172561 767 PVOP_VCALL1(pv_lock_ops.spin_lock, lock);
74d4affd
JF
768}
769
0199c4e6 770static __always_inline void arch_spin_lock_flags(struct arch_spinlock *lock,
63d3a75d
JF
771 unsigned long flags)
772{
773 PVOP_VCALL2(pv_lock_ops.spin_lock_flags, lock, flags);
774}
775
0199c4e6 776static __always_inline int arch_spin_trylock(struct arch_spinlock *lock)
74d4affd
JF
777{
778 return PVOP_CALL1(int, pv_lock_ops.spin_trylock, lock);
779}
780
0199c4e6 781static __always_inline void arch_spin_unlock(struct arch_spinlock *lock)
74d4affd 782{
32172561 783 PVOP_VCALL1(pv_lock_ops.spin_unlock, lock);
74d4affd
JF
784}
785
4bb689ee
IM
786#endif
787
2e47d3e6 788#ifdef CONFIG_X86_32
ecb93d1c
JF
789#define PV_SAVE_REGS "pushl %ecx; pushl %edx;"
790#define PV_RESTORE_REGS "popl %edx; popl %ecx;"
791
792/* save and restore all caller-save registers, except return value */
e584f559
JF
793#define PV_SAVE_ALL_CALLER_REGS "pushl %ecx;"
794#define PV_RESTORE_ALL_CALLER_REGS "popl %ecx;"
ecb93d1c 795
2e47d3e6
GOC
796#define PV_FLAGS_ARG "0"
797#define PV_EXTRA_CLOBBERS
798#define PV_VEXTRA_CLOBBERS
799#else
ecb93d1c
JF
800/* save and restore all caller-save registers, except return value */
801#define PV_SAVE_ALL_CALLER_REGS \
802 "push %rcx;" \
803 "push %rdx;" \
804 "push %rsi;" \
805 "push %rdi;" \
806 "push %r8;" \
807 "push %r9;" \
808 "push %r10;" \
809 "push %r11;"
810#define PV_RESTORE_ALL_CALLER_REGS \
811 "pop %r11;" \
812 "pop %r10;" \
813 "pop %r9;" \
814 "pop %r8;" \
815 "pop %rdi;" \
816 "pop %rsi;" \
817 "pop %rdx;" \
818 "pop %rcx;"
819
2e47d3e6
GOC
820/* We save some registers, but all of them, that's too much. We clobber all
821 * caller saved registers but the argument parameter */
822#define PV_SAVE_REGS "pushq %%rdi;"
823#define PV_RESTORE_REGS "popq %%rdi;"
c24481e9
JF
824#define PV_EXTRA_CLOBBERS EXTRA_CLOBBERS, "rcx" , "rdx", "rsi"
825#define PV_VEXTRA_CLOBBERS EXTRA_CLOBBERS, "rdi", "rcx" , "rdx", "rsi"
2e47d3e6
GOC
826#define PV_FLAGS_ARG "D"
827#endif
828
ecb93d1c
JF
829/*
830 * Generate a thunk around a function which saves all caller-save
831 * registers except for the return value. This allows C functions to
832 * be called from assembler code where fewer than normal registers are
833 * available. It may also help code generation around calls from C
834 * code if the common case doesn't use many registers.
835 *
836 * When a callee is wrapped in a thunk, the caller can assume that all
837 * arg regs and all scratch registers are preserved across the
838 * call. The return value in rax/eax will not be saved, even for void
839 * functions.
840 */
841#define PV_CALLEE_SAVE_REGS_THUNK(func) \
842 extern typeof(func) __raw_callee_save_##func; \
843 static void *__##func##__ __used = func; \
844 \
845 asm(".pushsection .text;" \
846 "__raw_callee_save_" #func ": " \
847 PV_SAVE_ALL_CALLER_REGS \
848 "call " #func ";" \
849 PV_RESTORE_ALL_CALLER_REGS \
850 "ret;" \
851 ".popsection")
852
853/* Get a reference to a callee-save function */
854#define PV_CALLEE_SAVE(func) \
855 ((struct paravirt_callee_save) { __raw_callee_save_##func })
856
857/* Promise that "func" already uses the right calling convention */
858#define __PV_IS_CALLEE_SAVE(func) \
859 ((struct paravirt_callee_save) { func })
860
b5908548 861static inline notrace unsigned long arch_local_save_flags(void)
139ec7c4 862{
71999d98 863 return PVOP_CALLEE0(unsigned long, pv_irq_ops.save_fl);
139ec7c4
RR
864}
865
b5908548 866static inline notrace void arch_local_irq_restore(unsigned long f)
139ec7c4 867{
71999d98 868 PVOP_VCALLEE1(pv_irq_ops.restore_fl, f);
139ec7c4
RR
869}
870
b5908548 871static inline notrace void arch_local_irq_disable(void)
139ec7c4 872{
71999d98 873 PVOP_VCALLEE0(pv_irq_ops.irq_disable);
139ec7c4
RR
874}
875
b5908548 876static inline notrace void arch_local_irq_enable(void)
139ec7c4 877{
71999d98 878 PVOP_VCALLEE0(pv_irq_ops.irq_enable);
139ec7c4
RR
879}
880
b5908548 881static inline notrace unsigned long arch_local_irq_save(void)
139ec7c4
RR
882{
883 unsigned long f;
884
df9ee292
DH
885 f = arch_local_save_flags();
886 arch_local_irq_disable();
139ec7c4
RR
887 return f;
888}
889
74d4affd 890
294688c0 891/* Make sure as little as possible of this mess escapes. */
d5822035 892#undef PARAVIRT_CALL
1a45b7aa
JF
893#undef __PVOP_CALL
894#undef __PVOP_VCALL
f8822f42
JF
895#undef PVOP_VCALL0
896#undef PVOP_CALL0
897#undef PVOP_VCALL1
898#undef PVOP_CALL1
899#undef PVOP_VCALL2
900#undef PVOP_CALL2
901#undef PVOP_VCALL3
902#undef PVOP_CALL3
903#undef PVOP_VCALL4
904#undef PVOP_CALL4
139ec7c4 905
6f30c1ac
TG
906extern void default_banner(void);
907
d3561b7f
RR
908#else /* __ASSEMBLY__ */
909
658be9d3 910#define _PVSITE(ptype, clobbers, ops, word, algn) \
139ec7c4
RR
911771:; \
912 ops; \
913772:; \
914 .pushsection .parainstructions,"a"; \
658be9d3
GOC
915 .align algn; \
916 word 771b; \
139ec7c4
RR
917 .byte ptype; \
918 .byte 772b-771b; \
919 .short clobbers; \
920 .popsection
921
658be9d3 922
9104a18d 923#define COND_PUSH(set, mask, reg) \
ecb93d1c 924 .if ((~(set)) & mask); push %reg; .endif
9104a18d 925#define COND_POP(set, mask, reg) \
ecb93d1c 926 .if ((~(set)) & mask); pop %reg; .endif
9104a18d 927
658be9d3 928#ifdef CONFIG_X86_64
9104a18d
JF
929
930#define PV_SAVE_REGS(set) \
931 COND_PUSH(set, CLBR_RAX, rax); \
932 COND_PUSH(set, CLBR_RCX, rcx); \
933 COND_PUSH(set, CLBR_RDX, rdx); \
934 COND_PUSH(set, CLBR_RSI, rsi); \
935 COND_PUSH(set, CLBR_RDI, rdi); \
936 COND_PUSH(set, CLBR_R8, r8); \
937 COND_PUSH(set, CLBR_R9, r9); \
938 COND_PUSH(set, CLBR_R10, r10); \
939 COND_PUSH(set, CLBR_R11, r11)
940#define PV_RESTORE_REGS(set) \
941 COND_POP(set, CLBR_R11, r11); \
942 COND_POP(set, CLBR_R10, r10); \
943 COND_POP(set, CLBR_R9, r9); \
944 COND_POP(set, CLBR_R8, r8); \
945 COND_POP(set, CLBR_RDI, rdi); \
946 COND_POP(set, CLBR_RSI, rsi); \
947 COND_POP(set, CLBR_RDX, rdx); \
948 COND_POP(set, CLBR_RCX, rcx); \
949 COND_POP(set, CLBR_RAX, rax)
950
6057fc82 951#define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 8)
658be9d3 952#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .quad, 8)
491eccb7 953#define PARA_INDIRECT(addr) *addr(%rip)
658be9d3 954#else
9104a18d
JF
955#define PV_SAVE_REGS(set) \
956 COND_PUSH(set, CLBR_EAX, eax); \
957 COND_PUSH(set, CLBR_EDI, edi); \
958 COND_PUSH(set, CLBR_ECX, ecx); \
959 COND_PUSH(set, CLBR_EDX, edx)
960#define PV_RESTORE_REGS(set) \
961 COND_POP(set, CLBR_EDX, edx); \
962 COND_POP(set, CLBR_ECX, ecx); \
963 COND_POP(set, CLBR_EDI, edi); \
964 COND_POP(set, CLBR_EAX, eax)
965
6057fc82 966#define PARA_PATCH(struct, off) ((PARAVIRT_PATCH_##struct + (off)) / 4)
658be9d3 967#define PARA_SITE(ptype, clobbers, ops) _PVSITE(ptype, clobbers, ops, .long, 4)
491eccb7 968#define PARA_INDIRECT(addr) *%cs:addr
658be9d3
GOC
969#endif
970
93b1eab3
JF
971#define INTERRUPT_RETURN \
972 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_iret), CLBR_NONE, \
491eccb7 973 jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_iret))
d5822035
JF
974
975#define DISABLE_INTERRUPTS(clobbers) \
93b1eab3 976 PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_disable), clobbers, \
ecb93d1c 977 PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
491eccb7 978 call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_disable); \
ecb93d1c 979 PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
d5822035
JF
980
981#define ENABLE_INTERRUPTS(clobbers) \
93b1eab3 982 PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_irq_enable), clobbers, \
ecb93d1c 983 PV_SAVE_REGS(clobbers | CLBR_CALLEE_SAVE); \
491eccb7 984 call PARA_INDIRECT(pv_irq_ops+PV_IRQ_irq_enable); \
ecb93d1c 985 PV_RESTORE_REGS(clobbers | CLBR_CALLEE_SAVE);)
d5822035 986
2be29982
JF
987#define USERGS_SYSRET32 \
988 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret32), \
6abcd98f 989 CLBR_NONE, \
2be29982 990 jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret32))
2e47d3e6 991
6057fc82 992#ifdef CONFIG_X86_32
491eccb7
JF
993#define GET_CR0_INTO_EAX \
994 push %ecx; push %edx; \
995 call PARA_INDIRECT(pv_cpu_ops+PV_CPU_read_cr0); \
42c24fa2 996 pop %edx; pop %ecx
2be29982
JF
997
998#define ENABLE_INTERRUPTS_SYSEXIT \
999 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
1000 CLBR_NONE, \
1001 jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
1002
1003
1004#else /* !CONFIG_X86_32 */
a00394f8
JF
1005
1006/*
1007 * If swapgs is used while the userspace stack is still current,
1008 * there's no way to call a pvop. The PV replacement *must* be
1009 * inlined, or the swapgs instruction must be trapped and emulated.
1010 */
1011#define SWAPGS_UNSAFE_STACK \
1012 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
1013 swapgs)
1014
9104a18d
JF
1015/*
1016 * Note: swapgs is very special, and in practise is either going to be
1017 * implemented with a single "swapgs" instruction or something very
1018 * special. Either way, we don't need to save any registers for
1019 * it.
1020 */
e801f864
GOC
1021#define SWAPGS \
1022 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_swapgs), CLBR_NONE, \
9104a18d 1023 call PARA_INDIRECT(pv_cpu_ops+PV_CPU_swapgs) \
e801f864
GOC
1024 )
1025
491eccb7
JF
1026#define GET_CR2_INTO_RCX \
1027 call PARA_INDIRECT(pv_mmu_ops+PV_MMU_read_cr2); \
1028 movq %rax, %rcx; \
4a8c4c4e
GOC
1029 xorq %rax, %rax;
1030
fab58420
JF
1031#define PARAVIRT_ADJUST_EXCEPTION_FRAME \
1032 PARA_SITE(PARA_PATCH(pv_irq_ops, PV_IRQ_adjust_exception_frame), \
1033 CLBR_NONE, \
1034 call PARA_INDIRECT(pv_irq_ops+PV_IRQ_adjust_exception_frame))
1035
2be29982
JF
1036#define USERGS_SYSRET64 \
1037 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_usergs_sysret64), \
d75cd22f 1038 CLBR_NONE, \
2be29982
JF
1039 jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_usergs_sysret64))
1040
1041#define ENABLE_INTERRUPTS_SYSEXIT32 \
1042 PARA_SITE(PARA_PATCH(pv_cpu_ops, PV_CPU_irq_enable_sysexit), \
1043 CLBR_NONE, \
1044 jmp PARA_INDIRECT(pv_cpu_ops+PV_CPU_irq_enable_sysexit))
1045#endif /* CONFIG_X86_32 */
139ec7c4 1046
d3561b7f 1047#endif /* __ASSEMBLY__ */
6f30c1ac
TG
1048#else /* CONFIG_PARAVIRT */
1049# define default_banner x86_init_noop
1050#endif /* !CONFIG_PARAVIRT */
1965aae3 1051#endif /* _ASM_X86_PARAVIRT_H */
This page took 0.875674 seconds and 5 git commands to generate.