perf, x86: Implement arch event mask as quirk
[deliverable/linux.git] / arch / x86 / include / asm / perf_event.h
CommitLineData
cdd6c482
IM
1#ifndef _ASM_X86_PERF_EVENT_H
2#define _ASM_X86_PERF_EVENT_H
003a46cf 3
eb2b8618 4/*
cdd6c482 5 * Performance event hw details:
eb2b8618
IM
6 */
7
a072738e 8#define X86_PMC_MAX_GENERIC 32
eb2b8618
IM
9#define X86_PMC_MAX_FIXED 3
10
862a1a5f
IM
11#define X86_PMC_IDX_GENERIC 0
12#define X86_PMC_IDX_FIXED 32
13#define X86_PMC_IDX_MAX 64
14
241771ef
IM
15#define MSR_ARCH_PERFMON_PERFCTR0 0xc1
16#define MSR_ARCH_PERFMON_PERFCTR1 0xc2
003a46cf 17
241771ef
IM
18#define MSR_ARCH_PERFMON_EVENTSEL0 0x186
19#define MSR_ARCH_PERFMON_EVENTSEL1 0x187
003a46cf 20
a098f448
RR
21#define ARCH_PERFMON_EVENTSEL_EVENT 0x000000FFULL
22#define ARCH_PERFMON_EVENTSEL_UMASK 0x0000FF00ULL
23#define ARCH_PERFMON_EVENTSEL_USR (1ULL << 16)
24#define ARCH_PERFMON_EVENTSEL_OS (1ULL << 17)
25#define ARCH_PERFMON_EVENTSEL_EDGE (1ULL << 18)
26#define ARCH_PERFMON_EVENTSEL_INT (1ULL << 20)
27#define ARCH_PERFMON_EVENTSEL_ANY (1ULL << 21)
28#define ARCH_PERFMON_EVENTSEL_ENABLE (1ULL << 22)
29#define ARCH_PERFMON_EVENTSEL_INV (1ULL << 23)
30#define ARCH_PERFMON_EVENTSEL_CMASK 0xFF000000ULL
31
011af857
JR
32#define AMD_PERFMON_EVENTSEL_GUESTONLY (1ULL << 40)
33#define AMD_PERFMON_EVENTSEL_HOSTONLY (1ULL << 41)
34
a098f448
RR
35#define AMD64_EVENTSEL_EVENT \
36 (ARCH_PERFMON_EVENTSEL_EVENT | (0x0FULL << 32))
37#define INTEL_ARCH_EVENT_MASK \
38 (ARCH_PERFMON_EVENTSEL_UMASK | ARCH_PERFMON_EVENTSEL_EVENT)
39
40#define X86_RAW_EVENT_MASK \
41 (ARCH_PERFMON_EVENTSEL_EVENT | \
42 ARCH_PERFMON_EVENTSEL_UMASK | \
43 ARCH_PERFMON_EVENTSEL_EDGE | \
44 ARCH_PERFMON_EVENTSEL_INV | \
45 ARCH_PERFMON_EVENTSEL_CMASK)
46#define AMD64_RAW_EVENT_MASK \
47 (X86_RAW_EVENT_MASK | \
48 AMD64_EVENTSEL_EVENT)
ee5789db
RR
49#define AMD64_NUM_COUNTERS 4
50#define AMD64_NUM_COUNTERS_F15H 6
51#define AMD64_NUM_COUNTERS_MAX AMD64_NUM_COUNTERS_F15H
04a705df 52
ee5789db 53#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_SEL 0x3c
241771ef 54#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_UMASK (0x00 << 8)
ee5789db 55#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX 0
003a46cf 56#define ARCH_PERFMON_UNHALTED_CORE_CYCLES_PRESENT \
241771ef
IM
57 (1 << (ARCH_PERFMON_UNHALTED_CORE_CYCLES_INDEX))
58
ee5789db 59#define ARCH_PERFMON_BRANCH_MISSES_RETIRED 6
ffb871bc 60#define ARCH_PERFMON_EVENTS_COUNT 7
003a46cf 61
eb2b8618
IM
62/*
63 * Intel "Architectural Performance Monitoring" CPUID
64 * detection/enumeration details:
65 */
003a46cf
TG
66union cpuid10_eax {
67 struct {
68 unsigned int version_id:8;
948b1bb8 69 unsigned int num_counters:8;
003a46cf
TG
70 unsigned int bit_width:8;
71 unsigned int mask_length:8;
72 } split;
73 unsigned int full;
74};
75
ffb871bc
GN
76union cpuid10_ebx {
77 struct {
78 unsigned int no_unhalted_core_cycles:1;
79 unsigned int no_instructions_retired:1;
80 unsigned int no_unhalted_reference_cycles:1;
81 unsigned int no_llc_reference:1;
82 unsigned int no_llc_misses:1;
83 unsigned int no_branch_instruction_retired:1;
84 unsigned int no_branch_misses_retired:1;
85 } split;
86 unsigned int full;
87};
88
703e937c
IM
89union cpuid10_edx {
90 struct {
e768aee8
LS
91 unsigned int num_counters_fixed:5;
92 unsigned int bit_width_fixed:8;
93 unsigned int reserved:19;
703e937c
IM
94 } split;
95 unsigned int full;
96};
97
98
99/*
cdd6c482 100 * Fixed-purpose performance events:
703e937c
IM
101 */
102
862a1a5f
IM
103/*
104 * All 3 fixed-mode PMCs are configured via this single MSR:
105 */
106#define MSR_ARCH_PERFMON_FIXED_CTR_CTRL 0x38d
107
108/*
109 * The counts are available in three separate MSRs:
110 */
111
703e937c
IM
112/* Instr_Retired.Any: */
113#define MSR_ARCH_PERFMON_FIXED_CTR0 0x309
2f18d1e8 114#define X86_PMC_IDX_FIXED_INSTRUCTIONS (X86_PMC_IDX_FIXED + 0)
703e937c
IM
115
116/* CPU_CLK_Unhalted.Core: */
117#define MSR_ARCH_PERFMON_FIXED_CTR1 0x30a
2f18d1e8 118#define X86_PMC_IDX_FIXED_CPU_CYCLES (X86_PMC_IDX_FIXED + 1)
703e937c
IM
119
120/* CPU_CLK_Unhalted.Ref: */
121#define MSR_ARCH_PERFMON_FIXED_CTR2 0x30b
2f18d1e8 122#define X86_PMC_IDX_FIXED_BUS_CYCLES (X86_PMC_IDX_FIXED + 2)
703e937c 123
30dd568c
MM
124/*
125 * We model BTS tracing as another fixed-mode PMC.
126 *
cdd6c482
IM
127 * We choose a value in the middle of the fixed event range, since lower
128 * values are used by actual fixed events and higher values are used
30dd568c
MM
129 * to indicate other overflow conditions in the PERF_GLOBAL_STATUS msr.
130 */
131#define X86_PMC_IDX_FIXED_BTS (X86_PMC_IDX_FIXED + 16)
132
ee5789db
RR
133/*
134 * IBS cpuid feature detection
135 */
136
137#define IBS_CPUID_FEATURES 0x8000001b
138
139/*
140 * Same bit mask as for IBS cpuid feature flags (Fn8000_001B_EAX), but
141 * bit 0 is used to indicate the existence of IBS.
142 */
143#define IBS_CAPS_AVAIL (1U<<0)
144#define IBS_CAPS_FETCHSAM (1U<<1)
145#define IBS_CAPS_OPSAM (1U<<2)
146#define IBS_CAPS_RDWROPCNT (1U<<3)
147#define IBS_CAPS_OPCNT (1U<<4)
148#define IBS_CAPS_BRNTRGT (1U<<5)
149#define IBS_CAPS_OPCNTEXT (1U<<6)
150
151#define IBS_CAPS_DEFAULT (IBS_CAPS_AVAIL \
152 | IBS_CAPS_FETCHSAM \
153 | IBS_CAPS_OPSAM)
154
155/*
156 * IBS APIC setup
157 */
158#define IBSCTL 0x1cc
159#define IBSCTL_LVT_OFFSET_VALID (1ULL<<8)
160#define IBSCTL_LVT_OFFSET_MASK 0x0F
161
1d6040f1 162/* IbsFetchCtl bits/masks */
b47fad3b
RR
163#define IBS_FETCH_RAND_EN (1ULL<<57)
164#define IBS_FETCH_VAL (1ULL<<49)
165#define IBS_FETCH_ENABLE (1ULL<<48)
166#define IBS_FETCH_CNT 0xFFFF0000ULL
167#define IBS_FETCH_MAX_CNT 0x0000FFFFULL
1d6040f1
RR
168
169/* IbsOpCtl bits */
b47fad3b
RR
170#define IBS_OP_CNT_CTL (1ULL<<19)
171#define IBS_OP_VAL (1ULL<<18)
172#define IBS_OP_ENABLE (1ULL<<17)
173#define IBS_OP_MAX_CNT 0x0000FFFFULL
174#define IBS_OP_MAX_CNT_EXT 0x007FFFFFULL /* not a register bit mask */
30dd568c 175
b7169166
RR
176extern u32 get_ibs_caps(void);
177
cdd6c482 178#ifdef CONFIG_PERF_EVENTS
cdd6c482 179extern void perf_events_lapic_init(void);
194002b2 180
cdd6c482 181#define PERF_EVENT_INDEX_OFFSET 0
194002b2 182
ef21f683
PZ
183/*
184 * Abuse bit 3 of the cpu eflags register to indicate proper PEBS IP fixups.
185 * This flag is otherwise unused and ABI specified to be 0, so nobody should
186 * care what we do with it.
187 */
188#define PERF_EFLAGS_EXACT (1UL << 3)
189
39447b38
ZY
190struct pt_regs;
191extern unsigned long perf_instruction_pointer(struct pt_regs *regs);
192extern unsigned long perf_misc_flags(struct pt_regs *regs);
193#define perf_misc_flags(regs) perf_misc_flags(regs)
ef21f683 194
b0f82b81
FW
195#include <asm/stacktrace.h>
196
197/*
198 * We abuse bit 3 from flags to pass exact information, see perf_misc_flags
199 * and the comment with PERF_EFLAGS_EXACT.
200 */
201#define perf_arch_fetch_caller_regs(regs, __ip) { \
202 (regs)->ip = (__ip); \
203 (regs)->bp = caller_frame_pointer(); \
204 (regs)->cs = __KERNEL_CS; \
205 regs->flags = 0; \
9e46294d
FW
206 asm volatile( \
207 _ASM_MOV "%%"_ASM_SP ", %0\n" \
208 : "=m" ((regs)->sp) \
209 :: "memory" \
210 ); \
b0f82b81
FW
211}
212
144d31e6
GN
213struct perf_guest_switch_msr {
214 unsigned msr;
215 u64 host, guest;
216};
217
218extern struct perf_guest_switch_msr *perf_guest_get_msrs(int *nr);
241771ef 219#else
144d31e6
GN
220static inline perf_guest_switch_msr *perf_guest_get_msrs(int *nr)
221{
222 *nr = 0;
223 return NULL;
224}
225
cdd6c482 226static inline void perf_events_lapic_init(void) { }
241771ef
IM
227#endif
228
cdd6c482 229#endif /* _ASM_X86_PERF_EVENT_H */
This page took 0.234029 seconds and 5 git commands to generate.