mm: save soft-dirty bits on swapped pages
[deliverable/linux.git] / arch / x86 / include / asm / pgtable.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PGTABLE_H
2#define _ASM_X86_PGTABLE_H
6c386655 3
c47c1b1f 4#include <asm/page.h>
1adcaafe 5#include <asm/e820.h>
c47c1b1f 6
8d19c99f 7#include <asm/pgtable_types.h>
b2bc2731 8
8a7b12f7 9/*
10 * Macro to mark a page protection value as UC-
11 */
12#define pgprot_noncached(prot) \
13 ((boot_cpu_data.x86 > 3) \
14 ? (__pgprot(pgprot_val(prot) | _PAGE_CACHE_UC_MINUS)) \
15 : (prot))
16
4614139c 17#ifndef __ASSEMBLY__
195466dc 18
55a6ca25
PA
19#include <asm/x86_init.h>
20
8405b122
JF
21/*
22 * ZERO_PAGE is a global shared page that is always zero: used
23 * for zero-mapped memory areas etc..
24 */
3cbaeafe 25extern unsigned long empty_zero_page[PAGE_SIZE / sizeof(unsigned long)];
8405b122
JF
26#define ZERO_PAGE(vaddr) (virt_to_page(empty_zero_page))
27
e3ed910d
JF
28extern spinlock_t pgd_lock;
29extern struct list_head pgd_list;
8405b122 30
617d34d9
JF
31extern struct mm_struct *pgd_page_get_mm(struct page *page);
32
54321d94
JF
33#ifdef CONFIG_PARAVIRT
34#include <asm/paravirt.h>
35#else /* !CONFIG_PARAVIRT */
36#define set_pte(ptep, pte) native_set_pte(ptep, pte)
37#define set_pte_at(mm, addr, ptep, pte) native_set_pte_at(mm, addr, ptep, pte)
2609ae6d 38#define set_pmd_at(mm, addr, pmdp, pmd) native_set_pmd_at(mm, addr, pmdp, pmd)
54321d94 39
54321d94
JF
40#define set_pte_atomic(ptep, pte) \
41 native_set_pte_atomic(ptep, pte)
42
43#define set_pmd(pmdp, pmd) native_set_pmd(pmdp, pmd)
44
45#ifndef __PAGETABLE_PUD_FOLDED
46#define set_pgd(pgdp, pgd) native_set_pgd(pgdp, pgd)
47#define pgd_clear(pgd) native_pgd_clear(pgd)
48#endif
49
50#ifndef set_pud
51# define set_pud(pudp, pud) native_set_pud(pudp, pud)
52#endif
53
54#ifndef __PAGETABLE_PMD_FOLDED
55#define pud_clear(pud) native_pud_clear(pud)
56#endif
57
58#define pte_clear(mm, addr, ptep) native_pte_clear(mm, addr, ptep)
59#define pmd_clear(pmd) native_pmd_clear(pmd)
60
61#define pte_update(mm, addr, ptep) do { } while (0)
62#define pte_update_defer(mm, addr, ptep) do { } while (0)
2609ae6d
AA
63#define pmd_update(mm, addr, ptep) do { } while (0)
64#define pmd_update_defer(mm, addr, ptep) do { } while (0)
54321d94 65
54321d94
JF
66#define pgd_val(x) native_pgd_val(x)
67#define __pgd(x) native_make_pgd(x)
68
69#ifndef __PAGETABLE_PUD_FOLDED
70#define pud_val(x) native_pud_val(x)
71#define __pud(x) native_make_pud(x)
72#endif
73
74#ifndef __PAGETABLE_PMD_FOLDED
75#define pmd_val(x) native_pmd_val(x)
76#define __pmd(x) native_make_pmd(x)
77#endif
78
79#define pte_val(x) native_pte_val(x)
80#define __pte(x) native_make_pte(x)
81
224101ed
JF
82#define arch_end_context_switch(prev) do {} while(0)
83
54321d94
JF
84#endif /* CONFIG_PARAVIRT */
85
4614139c
JF
86/*
87 * The following only work if pte_present() is true.
88 * Undefined behaviour if not..
89 */
3cbaeafe
JP
90static inline int pte_dirty(pte_t pte)
91{
a15af1c9 92 return pte_flags(pte) & _PAGE_DIRTY;
3cbaeafe
JP
93}
94
95static inline int pte_young(pte_t pte)
96{
a15af1c9 97 return pte_flags(pte) & _PAGE_ACCESSED;
3cbaeafe
JP
98}
99
f2d6bfe9
JW
100static inline int pmd_young(pmd_t pmd)
101{
102 return pmd_flags(pmd) & _PAGE_ACCESSED;
103}
104
3cbaeafe
JP
105static inline int pte_write(pte_t pte)
106{
a15af1c9 107 return pte_flags(pte) & _PAGE_RW;
3cbaeafe
JP
108}
109
110static inline int pte_file(pte_t pte)
111{
a15af1c9 112 return pte_flags(pte) & _PAGE_FILE;
3cbaeafe
JP
113}
114
115static inline int pte_huge(pte_t pte)
116{
a15af1c9 117 return pte_flags(pte) & _PAGE_PSE;
4614139c
JF
118}
119
3cbaeafe
JP
120static inline int pte_global(pte_t pte)
121{
a15af1c9 122 return pte_flags(pte) & _PAGE_GLOBAL;
3cbaeafe
JP
123}
124
125static inline int pte_exec(pte_t pte)
126{
a15af1c9 127 return !(pte_flags(pte) & _PAGE_NX);
3cbaeafe
JP
128}
129
7e675137
NP
130static inline int pte_special(pte_t pte)
131{
606ee44d 132 return pte_flags(pte) & _PAGE_SPECIAL;
7e675137
NP
133}
134
91030ca1
HD
135static inline unsigned long pte_pfn(pte_t pte)
136{
137 return (pte_val(pte) & PTE_PFN_MASK) >> PAGE_SHIFT;
138}
139
087975b0
AM
140static inline unsigned long pmd_pfn(pmd_t pmd)
141{
142 return (pmd_val(pmd) & PTE_PFN_MASK) >> PAGE_SHIFT;
143}
144
0ee364eb
MG
145static inline unsigned long pud_pfn(pud_t pud)
146{
147 return (pud_val(pud) & PTE_PFN_MASK) >> PAGE_SHIFT;
148}
149
91030ca1
HD
150#define pte_page(pte) pfn_to_page(pte_pfn(pte))
151
3cbaeafe
JP
152static inline int pmd_large(pmd_t pte)
153{
027ef6c8 154 return pmd_flags(pte) & _PAGE_PSE;
3cbaeafe
JP
155}
156
f2d6bfe9
JW
157#ifdef CONFIG_TRANSPARENT_HUGEPAGE
158static inline int pmd_trans_splitting(pmd_t pmd)
159{
160 return pmd_val(pmd) & _PAGE_SPLITTING;
161}
162
163static inline int pmd_trans_huge(pmd_t pmd)
164{
165 return pmd_val(pmd) & _PAGE_PSE;
166}
4b7167b9
AA
167
168static inline int has_transparent_hugepage(void)
169{
170 return cpu_has_pse;
171}
f2d6bfe9
JW
172#endif /* CONFIG_TRANSPARENT_HUGEPAGE */
173
6522869c
JF
174static inline pte_t pte_set_flags(pte_t pte, pteval_t set)
175{
176 pteval_t v = native_pte_val(pte);
177
178 return native_make_pte(v | set);
179}
180
181static inline pte_t pte_clear_flags(pte_t pte, pteval_t clear)
182{
183 pteval_t v = native_pte_val(pte);
184
185 return native_make_pte(v & ~clear);
186}
187
3cbaeafe
JP
188static inline pte_t pte_mkclean(pte_t pte)
189{
6522869c 190 return pte_clear_flags(pte, _PAGE_DIRTY);
3cbaeafe
JP
191}
192
193static inline pte_t pte_mkold(pte_t pte)
194{
6522869c 195 return pte_clear_flags(pte, _PAGE_ACCESSED);
3cbaeafe
JP
196}
197
198static inline pte_t pte_wrprotect(pte_t pte)
199{
6522869c 200 return pte_clear_flags(pte, _PAGE_RW);
3cbaeafe
JP
201}
202
203static inline pte_t pte_mkexec(pte_t pte)
204{
6522869c 205 return pte_clear_flags(pte, _PAGE_NX);
3cbaeafe
JP
206}
207
208static inline pte_t pte_mkdirty(pte_t pte)
209{
0f8975ec 210 return pte_set_flags(pte, _PAGE_DIRTY | _PAGE_SOFT_DIRTY);
3cbaeafe
JP
211}
212
213static inline pte_t pte_mkyoung(pte_t pte)
214{
6522869c 215 return pte_set_flags(pte, _PAGE_ACCESSED);
3cbaeafe
JP
216}
217
218static inline pte_t pte_mkwrite(pte_t pte)
219{
6522869c 220 return pte_set_flags(pte, _PAGE_RW);
3cbaeafe
JP
221}
222
223static inline pte_t pte_mkhuge(pte_t pte)
224{
6522869c 225 return pte_set_flags(pte, _PAGE_PSE);
3cbaeafe
JP
226}
227
228static inline pte_t pte_clrhuge(pte_t pte)
229{
6522869c 230 return pte_clear_flags(pte, _PAGE_PSE);
3cbaeafe
JP
231}
232
233static inline pte_t pte_mkglobal(pte_t pte)
234{
6522869c 235 return pte_set_flags(pte, _PAGE_GLOBAL);
3cbaeafe
JP
236}
237
238static inline pte_t pte_clrglobal(pte_t pte)
239{
6522869c 240 return pte_clear_flags(pte, _PAGE_GLOBAL);
3cbaeafe 241}
4614139c 242
7e675137
NP
243static inline pte_t pte_mkspecial(pte_t pte)
244{
6522869c 245 return pte_set_flags(pte, _PAGE_SPECIAL);
7e675137
NP
246}
247
f2d6bfe9
JW
248static inline pmd_t pmd_set_flags(pmd_t pmd, pmdval_t set)
249{
250 pmdval_t v = native_pmd_val(pmd);
251
252 return __pmd(v | set);
253}
254
255static inline pmd_t pmd_clear_flags(pmd_t pmd, pmdval_t clear)
256{
257 pmdval_t v = native_pmd_val(pmd);
258
259 return __pmd(v & ~clear);
260}
261
262static inline pmd_t pmd_mkold(pmd_t pmd)
263{
264 return pmd_clear_flags(pmd, _PAGE_ACCESSED);
265}
266
267static inline pmd_t pmd_wrprotect(pmd_t pmd)
268{
269 return pmd_clear_flags(pmd, _PAGE_RW);
270}
271
272static inline pmd_t pmd_mkdirty(pmd_t pmd)
273{
0f8975ec 274 return pmd_set_flags(pmd, _PAGE_DIRTY | _PAGE_SOFT_DIRTY);
f2d6bfe9
JW
275}
276
277static inline pmd_t pmd_mkhuge(pmd_t pmd)
278{
279 return pmd_set_flags(pmd, _PAGE_PSE);
280}
281
282static inline pmd_t pmd_mkyoung(pmd_t pmd)
283{
284 return pmd_set_flags(pmd, _PAGE_ACCESSED);
285}
286
287static inline pmd_t pmd_mkwrite(pmd_t pmd)
288{
289 return pmd_set_flags(pmd, _PAGE_RW);
290}
291
292static inline pmd_t pmd_mknotpresent(pmd_t pmd)
293{
294 return pmd_clear_flags(pmd, _PAGE_PRESENT);
295}
296
0f8975ec
PE
297static inline int pte_soft_dirty(pte_t pte)
298{
299 return pte_flags(pte) & _PAGE_SOFT_DIRTY;
300}
301
302static inline int pmd_soft_dirty(pmd_t pmd)
303{
304 return pmd_flags(pmd) & _PAGE_SOFT_DIRTY;
305}
306
307static inline pte_t pte_mksoft_dirty(pte_t pte)
308{
309 return pte_set_flags(pte, _PAGE_SOFT_DIRTY);
310}
311
312static inline pmd_t pmd_mksoft_dirty(pmd_t pmd)
313{
314 return pmd_set_flags(pmd, _PAGE_SOFT_DIRTY);
315}
316
179ef71c
CG
317static inline pte_t pte_swp_mksoft_dirty(pte_t pte)
318{
319 return pte_set_flags(pte, _PAGE_SWP_SOFT_DIRTY);
320}
321
322static inline int pte_swp_soft_dirty(pte_t pte)
323{
324 return pte_flags(pte) & _PAGE_SWP_SOFT_DIRTY;
325}
326
327static inline pte_t pte_swp_clear_soft_dirty(pte_t pte)
328{
329 return pte_clear_flags(pte, _PAGE_SWP_SOFT_DIRTY);
330}
331
b534816b
JF
332/*
333 * Mask out unsupported bits in a present pgprot. Non-present pgprots
334 * can use those bits for other purposes, so leave them be.
335 */
336static inline pgprotval_t massage_pgprot(pgprot_t pgprot)
337{
338 pgprotval_t protval = pgprot_val(pgprot);
339
340 if (protval & _PAGE_PRESENT)
341 protval &= __supported_pte_mask;
342
343 return protval;
344}
345
6fdc05d4
JF
346static inline pte_t pfn_pte(unsigned long page_nr, pgprot_t pgprot)
347{
b534816b
JF
348 return __pte(((phys_addr_t)page_nr << PAGE_SHIFT) |
349 massage_pgprot(pgprot));
6fdc05d4
JF
350}
351
352static inline pmd_t pfn_pmd(unsigned long page_nr, pgprot_t pgprot)
353{
b534816b
JF
354 return __pmd(((phys_addr_t)page_nr << PAGE_SHIFT) |
355 massage_pgprot(pgprot));
6fdc05d4
JF
356}
357
38472311
IM
358static inline pte_t pte_modify(pte_t pte, pgprot_t newprot)
359{
360 pteval_t val = pte_val(pte);
361
362 /*
363 * Chop off the NX bit (if present), and add the NX portion of
364 * the newprot (if present):
365 */
1c12c4cf 366 val &= _PAGE_CHG_MASK;
b534816b 367 val |= massage_pgprot(newprot) & ~_PAGE_CHG_MASK;
38472311
IM
368
369 return __pte(val);
370}
371
c489f125
JW
372static inline pmd_t pmd_modify(pmd_t pmd, pgprot_t newprot)
373{
374 pmdval_t val = pmd_val(pmd);
375
376 val &= _HPAGE_CHG_MASK;
377 val |= massage_pgprot(newprot) & ~_HPAGE_CHG_MASK;
378
379 return __pmd(val);
380}
381
1c12c4cf
VP
382/* mprotect needs to preserve PAT bits when updating vm_page_prot */
383#define pgprot_modify pgprot_modify
384static inline pgprot_t pgprot_modify(pgprot_t oldprot, pgprot_t newprot)
385{
386 pgprotval_t preservebits = pgprot_val(oldprot) & _PAGE_CHG_MASK;
387 pgprotval_t addbits = pgprot_val(newprot);
388 return __pgprot(preservebits | addbits);
389}
390
77be1fab 391#define pte_pgprot(x) __pgprot(pte_flags(x) & PTE_FLAGS_MASK)
c6ca18eb 392
b534816b 393#define canon_pgprot(p) __pgprot(massage_pgprot(p))
1e8e23bc 394
1adcaafe
SS
395static inline int is_new_memtype_allowed(u64 paddr, unsigned long size,
396 unsigned long flags,
397 unsigned long new_flags)
afc7d20c 398{
1adcaafe 399 /*
55a6ca25 400 * PAT type is always WB for untracked ranges, so no need to check.
1adcaafe 401 */
8a271389 402 if (x86_platform.is_untracked_pat_range(paddr, paddr + size))
1adcaafe
SS
403 return 1;
404
afc7d20c 405 /*
406 * Certain new memtypes are not allowed with certain
407 * requested memtype:
408 * - request is uncached, return cannot be write-back
409 * - request is write-combine, return cannot be write-back
410 */
411 if ((flags == _PAGE_CACHE_UC_MINUS &&
412 new_flags == _PAGE_CACHE_WB) ||
413 (flags == _PAGE_CACHE_WC &&
414 new_flags == _PAGE_CACHE_WB)) {
415 return 0;
416 }
417
418 return 1;
419}
420
458a3e64
TH
421pmd_t *populate_extra_pmd(unsigned long vaddr);
422pte_t *populate_extra_pte(unsigned long vaddr);
4614139c
JF
423#endif /* __ASSEMBLY__ */
424
96a388de 425#ifdef CONFIG_X86_32
a1ce3928 426# include <asm/pgtable_32.h>
96a388de 427#else
a1ce3928 428# include <asm/pgtable_64.h>
96a388de 429#endif
6c386655 430
aca159db 431#ifndef __ASSEMBLY__
f476961c 432#include <linux/mm_types.h>
4cbeb51b 433#include <linux/log2.h>
aca159db 434
a034a010
JF
435static inline int pte_none(pte_t pte)
436{
437 return !pte.pte;
438}
439
8de01da3
JF
440#define __HAVE_ARCH_PTE_SAME
441static inline int pte_same(pte_t a, pte_t b)
442{
443 return a.pte == b.pte;
444}
445
7c683851
JF
446static inline int pte_present(pte_t a)
447{
be3a7284
AA
448 return pte_flags(a) & (_PAGE_PRESENT | _PAGE_PROTNONE |
449 _PAGE_NUMA);
7c683851
JF
450}
451
2c3cf556
RR
452#define pte_accessible pte_accessible
453static inline int pte_accessible(pte_t a)
454{
455 return pte_flags(a) & _PAGE_PRESENT;
456}
457
eb63657e 458static inline int pte_hidden(pte_t pte)
dfec072e 459{
eb63657e 460 return pte_flags(pte) & _PAGE_HIDDEN;
dfec072e
VN
461}
462
649e8ef6
JF
463static inline int pmd_present(pmd_t pmd)
464{
027ef6c8
AA
465 /*
466 * Checking for _PAGE_PSE is needed too because
467 * split_huge_page will temporarily clear the present bit (but
468 * the _PAGE_PSE flag will remain set at all times while the
469 * _PAGE_PRESENT bit is clear).
470 */
be3a7284
AA
471 return pmd_flags(pmd) & (_PAGE_PRESENT | _PAGE_PROTNONE | _PAGE_PSE |
472 _PAGE_NUMA);
649e8ef6
JF
473}
474
4fea801a
JF
475static inline int pmd_none(pmd_t pmd)
476{
477 /* Only check low word on 32-bit platforms, since it might be
478 out of sync with upper half. */
26c8e317 479 return (unsigned long)native_pmd_val(pmd) == 0;
4fea801a
JF
480}
481
3ffb3564
JF
482static inline unsigned long pmd_page_vaddr(pmd_t pmd)
483{
484 return (unsigned long)__va(pmd_val(pmd) & PTE_PFN_MASK);
485}
486
e5f7f202
IM
487/*
488 * Currently stuck as a macro due to indirect forward reference to
489 * linux/mmzone.h's __section_mem_map_addr() definition:
490 */
db3eb96f 491#define pmd_page(pmd) pfn_to_page((pmd_val(pmd) & PTE_PFN_MASK) >> PAGE_SHIFT)
20063ca4 492
e24d7eee
JF
493/*
494 * the pmd page can be thought of an array like this: pmd_t[PTRS_PER_PMD]
495 *
496 * this macro returns the index of the entry in the pmd page which would
497 * control the given virtual address
498 */
ce0c0f9e 499static inline unsigned long pmd_index(unsigned long address)
e24d7eee
JF
500{
501 return (address >> PMD_SHIFT) & (PTRS_PER_PMD - 1);
502}
503
97e2817d
JF
504/*
505 * Conversion functions: convert a page and protection to a page entry,
506 * and a page entry and page directory to the page they refer to.
507 *
508 * (Currently stuck as a macro because of indirect forward reference
509 * to linux/mm.h:page_to_nid())
510 */
511#define mk_pte(page, pgprot) pfn_pte(page_to_pfn(page), (pgprot))
512
346309cf
JF
513/*
514 * the pte page can be thought of an array like this: pte_t[PTRS_PER_PTE]
515 *
516 * this function returns the index of the entry in the pte page which would
517 * control the given virtual address
518 */
ce0c0f9e 519static inline unsigned long pte_index(unsigned long address)
346309cf
JF
520{
521 return (address >> PAGE_SHIFT) & (PTRS_PER_PTE - 1);
522}
523
3fbc2444
JF
524static inline pte_t *pte_offset_kernel(pmd_t *pmd, unsigned long address)
525{
526 return (pte_t *)pmd_page_vaddr(*pmd) + pte_index(address);
527}
528
99510238
JF
529static inline int pmd_bad(pmd_t pmd)
530{
be3a7284
AA
531#ifdef CONFIG_NUMA_BALANCING
532 /* pmd_numa check */
533 if ((pmd_flags(pmd) & (_PAGE_NUMA|_PAGE_PRESENT)) == _PAGE_NUMA)
534 return 0;
535#endif
18a7a199 536 return (pmd_flags(pmd) & ~_PAGE_USER) != _KERNPG_TABLE;
99510238
JF
537}
538
cc290ca3
JF
539static inline unsigned long pages_to_mb(unsigned long npg)
540{
541 return npg >> (20 - PAGE_SHIFT);
542}
543
5ba7c913 544#if PAGETABLE_LEVELS > 2
deb79cfb
JF
545static inline int pud_none(pud_t pud)
546{
26c8e317 547 return native_pud_val(pud) == 0;
deb79cfb
JF
548}
549
5ba7c913
JF
550static inline int pud_present(pud_t pud)
551{
18a7a199 552 return pud_flags(pud) & _PAGE_PRESENT;
5ba7c913 553}
6fff47e3
JF
554
555static inline unsigned long pud_page_vaddr(pud_t pud)
556{
557 return (unsigned long)__va((unsigned long)pud_val(pud) & PTE_PFN_MASK);
558}
f476961c 559
e5f7f202
IM
560/*
561 * Currently stuck as a macro due to indirect forward reference to
562 * linux/mmzone.h's __section_mem_map_addr() definition:
563 */
564#define pud_page(pud) pfn_to_page(pud_val(pud) >> PAGE_SHIFT)
01ade20d
JF
565
566/* Find an entry in the second-level page table.. */
567static inline pmd_t *pmd_offset(pud_t *pud, unsigned long address)
568{
569 return (pmd_t *)pud_page_vaddr(*pud) + pmd_index(address);
570}
3180fba0 571
3f6cbef1
JF
572static inline int pud_large(pud_t pud)
573{
e2f5bda9 574 return (pud_val(pud) & (_PAGE_PSE | _PAGE_PRESENT)) ==
3f6cbef1
JF
575 (_PAGE_PSE | _PAGE_PRESENT);
576}
a61bb29a
JF
577
578static inline int pud_bad(pud_t pud)
579{
18a7a199 580 return (pud_flags(pud) & ~(_KERNPG_TABLE | _PAGE_USER)) != 0;
a61bb29a 581}
e2f5bda9
JF
582#else
583static inline int pud_large(pud_t pud)
584{
585 return 0;
586}
5ba7c913
JF
587#endif /* PAGETABLE_LEVELS > 2 */
588
9f38d7e8
JF
589#if PAGETABLE_LEVELS > 3
590static inline int pgd_present(pgd_t pgd)
591{
18a7a199 592 return pgd_flags(pgd) & _PAGE_PRESENT;
9f38d7e8 593}
c5f040b1
JF
594
595static inline unsigned long pgd_page_vaddr(pgd_t pgd)
596{
597 return (unsigned long)__va((unsigned long)pgd_val(pgd) & PTE_PFN_MASK);
598}
777cba16 599
e5f7f202
IM
600/*
601 * Currently stuck as a macro due to indirect forward reference to
602 * linux/mmzone.h's __section_mem_map_addr() definition:
603 */
604#define pgd_page(pgd) pfn_to_page(pgd_val(pgd) >> PAGE_SHIFT)
7cfb8102
JF
605
606/* to find an entry in a page-table-directory. */
ce0c0f9e 607static inline unsigned long pud_index(unsigned long address)
7cfb8102
JF
608{
609 return (address >> PUD_SHIFT) & (PTRS_PER_PUD - 1);
610}
3d081b18
JF
611
612static inline pud_t *pud_offset(pgd_t *pgd, unsigned long address)
613{
614 return (pud_t *)pgd_page_vaddr(*pgd) + pud_index(address);
615}
30f10316
JF
616
617static inline int pgd_bad(pgd_t pgd)
618{
18a7a199 619 return (pgd_flags(pgd) & ~_PAGE_USER) != _KERNPG_TABLE;
30f10316 620}
7325cc2e
JF
621
622static inline int pgd_none(pgd_t pgd)
623{
26c8e317 624 return !native_pgd_val(pgd);
7325cc2e 625}
9f38d7e8
JF
626#endif /* PAGETABLE_LEVELS > 3 */
627
4614139c
JF
628#endif /* __ASSEMBLY__ */
629
fb15a9b3
JF
630/*
631 * the pgd page can be thought of an array like this: pgd_t[PTRS_PER_PGD]
632 *
633 * this macro returns the index of the entry in the pgd page which would
634 * control the given virtual address
635 */
636#define pgd_index(address) (((address) >> PGDIR_SHIFT) & (PTRS_PER_PGD - 1))
637
638/*
639 * pgd_offset() returns a (pgd_t *)
640 * pgd_index() is used get the offset into the pgd page's array of pgd_t's;
641 */
642#define pgd_offset(mm, address) ((mm)->pgd + pgd_index((address)))
643/*
644 * a shortcut which implies the use of the kernel's pgd, instead
645 * of a process's
646 */
647#define pgd_offset_k(address) pgd_offset(&init_mm, (address))
648
649
68db065c
JF
650#define KERNEL_PGD_BOUNDARY pgd_index(PAGE_OFFSET)
651#define KERNEL_PGD_PTRS (PTRS_PER_PGD - KERNEL_PGD_BOUNDARY)
652
195466dc
JF
653#ifndef __ASSEMBLY__
654
2c1b284e 655extern int direct_gbpages;
22ddfcaa 656void init_mem_mapping(void);
8d57470d 657void early_alloc_pgt_buf(void);
2c1b284e 658
4891645e
JF
659/* local pte updates need not use xchg for locking */
660static inline pte_t native_local_ptep_get_and_clear(pte_t *ptep)
661{
662 pte_t res = *ptep;
663
664 /* Pure native function needs no input for mm, addr */
665 native_pte_clear(NULL, 0, ptep);
666 return res;
667}
668
f2d6bfe9
JW
669static inline pmd_t native_local_pmdp_get_and_clear(pmd_t *pmdp)
670{
671 pmd_t res = *pmdp;
672
673 native_pmd_clear(pmdp);
674 return res;
675}
676
4891645e
JF
677static inline void native_set_pte_at(struct mm_struct *mm, unsigned long addr,
678 pte_t *ptep , pte_t pte)
679{
680 native_set_pte(ptep, pte);
681}
682
0a47de52
AA
683static inline void native_set_pmd_at(struct mm_struct *mm, unsigned long addr,
684 pmd_t *pmdp , pmd_t pmd)
685{
686 native_set_pmd(pmdp, pmd);
687}
688
195466dc
JF
689#ifndef CONFIG_PARAVIRT
690/*
691 * Rules for using pte_update - it must be called after any PTE update which
692 * has not been done using the set_pte / clear_pte interfaces. It is used by
693 * shadow mode hypervisors to resynchronize the shadow page tables. Kernel PTE
694 * updates should either be sets, clears, or set_pte_atomic for P->P
695 * transitions, which means this hook should only be called for user PTEs.
696 * This hook implies a P->P protection or access change has taken place, which
697 * requires a subsequent TLB flush. The notification can optionally be delayed
698 * until the TLB flush event by using the pte_update_defer form of the
699 * interface, but care must be taken to assure that the flush happens while
700 * still holding the same page table lock so that the shadow and primary pages
701 * do not become out of sync on SMP.
702 */
703#define pte_update(mm, addr, ptep) do { } while (0)
704#define pte_update_defer(mm, addr, ptep) do { } while (0)
705#endif
706
195466dc
JF
707/*
708 * We only update the dirty/accessed state if we set
709 * the dirty bit by hand in the kernel, since the hardware
710 * will do the accessed bit for us, and we don't want to
711 * race with other CPU's that might be updating the dirty
712 * bit at the same time.
713 */
bea41808
JF
714struct vm_area_struct;
715
195466dc 716#define __HAVE_ARCH_PTEP_SET_ACCESS_FLAGS
ee5aa8d3
JF
717extern int ptep_set_access_flags(struct vm_area_struct *vma,
718 unsigned long address, pte_t *ptep,
719 pte_t entry, int dirty);
195466dc
JF
720
721#define __HAVE_ARCH_PTEP_TEST_AND_CLEAR_YOUNG
f9fbf1a3
JF
722extern int ptep_test_and_clear_young(struct vm_area_struct *vma,
723 unsigned long addr, pte_t *ptep);
195466dc
JF
724
725#define __HAVE_ARCH_PTEP_CLEAR_YOUNG_FLUSH
c20311e1
JF
726extern int ptep_clear_flush_young(struct vm_area_struct *vma,
727 unsigned long address, pte_t *ptep);
195466dc
JF
728
729#define __HAVE_ARCH_PTEP_GET_AND_CLEAR
3cbaeafe
JP
730static inline pte_t ptep_get_and_clear(struct mm_struct *mm, unsigned long addr,
731 pte_t *ptep)
195466dc
JF
732{
733 pte_t pte = native_ptep_get_and_clear(ptep);
734 pte_update(mm, addr, ptep);
735 return pte;
736}
737
738#define __HAVE_ARCH_PTEP_GET_AND_CLEAR_FULL
3cbaeafe
JP
739static inline pte_t ptep_get_and_clear_full(struct mm_struct *mm,
740 unsigned long addr, pte_t *ptep,
741 int full)
195466dc
JF
742{
743 pte_t pte;
744 if (full) {
745 /*
746 * Full address destruction in progress; paravirt does not
747 * care about updates and native needs no locking
748 */
749 pte = native_local_ptep_get_and_clear(ptep);
750 } else {
751 pte = ptep_get_and_clear(mm, addr, ptep);
752 }
753 return pte;
754}
755
756#define __HAVE_ARCH_PTEP_SET_WRPROTECT
3cbaeafe
JP
757static inline void ptep_set_wrprotect(struct mm_struct *mm,
758 unsigned long addr, pte_t *ptep)
195466dc 759{
d8d89827 760 clear_bit(_PAGE_BIT_RW, (unsigned long *)&ptep->pte);
195466dc
JF
761 pte_update(mm, addr, ptep);
762}
763
2ac13462 764#define flush_tlb_fix_spurious_fault(vma, address) do { } while (0)
61c77326 765
f2d6bfe9
JW
766#define mk_pmd(page, pgprot) pfn_pmd(page_to_pfn(page), (pgprot))
767
768#define __HAVE_ARCH_PMDP_SET_ACCESS_FLAGS
769extern int pmdp_set_access_flags(struct vm_area_struct *vma,
770 unsigned long address, pmd_t *pmdp,
771 pmd_t entry, int dirty);
772
773#define __HAVE_ARCH_PMDP_TEST_AND_CLEAR_YOUNG
774extern int pmdp_test_and_clear_young(struct vm_area_struct *vma,
775 unsigned long addr, pmd_t *pmdp);
776
777#define __HAVE_ARCH_PMDP_CLEAR_YOUNG_FLUSH
778extern int pmdp_clear_flush_young(struct vm_area_struct *vma,
779 unsigned long address, pmd_t *pmdp);
780
781
782#define __HAVE_ARCH_PMDP_SPLITTING_FLUSH
783extern void pmdp_splitting_flush(struct vm_area_struct *vma,
784 unsigned long addr, pmd_t *pmdp);
785
786#define __HAVE_ARCH_PMD_WRITE
787static inline int pmd_write(pmd_t pmd)
788{
789 return pmd_flags(pmd) & _PAGE_RW;
790}
791
792#define __HAVE_ARCH_PMDP_GET_AND_CLEAR
793static inline pmd_t pmdp_get_and_clear(struct mm_struct *mm, unsigned long addr,
794 pmd_t *pmdp)
795{
796 pmd_t pmd = native_pmdp_get_and_clear(pmdp);
797 pmd_update(mm, addr, pmdp);
798 return pmd;
799}
800
801#define __HAVE_ARCH_PMDP_SET_WRPROTECT
802static inline void pmdp_set_wrprotect(struct mm_struct *mm,
803 unsigned long addr, pmd_t *pmdp)
804{
805 clear_bit(_PAGE_BIT_RW, (unsigned long *)pmdp);
806 pmd_update(mm, addr, pmdp);
807}
808
85958b46
JF
809/*
810 * clone_pgd_range(pgd_t *dst, pgd_t *src, int count);
811 *
812 * dst - pointer to pgd range anwhere on a pgd page
813 * src - ""
814 * count - the number of pgds to copy.
815 *
816 * dst and src can be on the same page, but the range must not overlap,
817 * and must not cross a page boundary.
818 */
819static inline void clone_pgd_range(pgd_t *dst, pgd_t *src, int count)
820{
821 memcpy(dst, src, count * sizeof(pgd_t));
822}
823
4cbeb51b
DH
824#define PTE_SHIFT ilog2(PTRS_PER_PTE)
825static inline int page_level_shift(enum pg_level level)
826{
827 return (PAGE_SHIFT - PTE_SHIFT) + level * PTE_SHIFT;
828}
829static inline unsigned long page_level_size(enum pg_level level)
830{
831 return 1UL << page_level_shift(level);
832}
833static inline unsigned long page_level_mask(enum pg_level level)
834{
835 return ~(page_level_size(level) - 1);
836}
85958b46 837
602e0186
KS
838/*
839 * The x86 doesn't have any external MMU info: the kernel page
840 * tables contain all the necessary information.
841 */
842static inline void update_mmu_cache(struct vm_area_struct *vma,
843 unsigned long addr, pte_t *ptep)
844{
845}
846static inline void update_mmu_cache_pmd(struct vm_area_struct *vma,
847 unsigned long addr, pmd_t *pmd)
848{
849}
85958b46 850
195466dc
JF
851#include <asm-generic/pgtable.h>
852#endif /* __ASSEMBLY__ */
853
1965aae3 854#endif /* _ASM_X86_PGTABLE_H */
This page took 0.942031 seconds and 5 git commands to generate.