x86: unify pmd_pfn
[deliverable/linux.git] / arch / x86 / include / asm / pgtable_64.h
CommitLineData
1965aae3
PA
1#ifndef _ASM_X86_PGTABLE_64_H
2#define _ASM_X86_PGTABLE_64_H
1da177e4 3
6df95fd7 4#include <linux/const.h>
9d291e78
VG
5#ifndef __ASSEMBLY__
6
1da177e4
LT
7/*
8 * This file contains the functions and defines necessary to modify and use
9 * the x86-64 page table tree.
10 */
11#include <asm/processor.h>
1977f032 12#include <linux/bitops.h>
1da177e4
LT
13#include <linux/threads.h>
14#include <asm/pda.h>
15
16extern pud_t level3_kernel_pgt[512];
1da177e4
LT
17extern pud_t level3_ident_pgt[512];
18extern pmd_t level2_kernel_pgt[512];
084a2a4e
JF
19extern pmd_t level2_fixmap_pgt[512];
20extern pmd_t level2_ident_pgt[512];
1da177e4 21extern pgd_t init_level4_pgt[];
1da177e4 22
e3ebadd9 23#define swapper_pg_dir init_level4_pgt
1da177e4 24
1da177e4 25extern void paging_init(void);
1da177e4 26
9d291e78
VG
27#endif /* !__ASSEMBLY__ */
28
85958b46 29#define SHARED_KERNEL_PMD 0
e4b71dcf 30
1da177e4
LT
31/*
32 * PGDIR_SHIFT determines what a top-level page table entry can map
33 */
34#define PGDIR_SHIFT 39
35#define PTRS_PER_PGD 512
36
37/*
38 * 3rd level page
39 */
40#define PUD_SHIFT 30
41#define PTRS_PER_PUD 512
42
43/*
44 * PMD_SHIFT determines the size of the area a middle-level
45 * page table can map
46 */
47#define PMD_SHIFT 21
48#define PTRS_PER_PMD 512
49
50/*
51 * entries per page directory level
52 */
53#define PTRS_PER_PTE 512
54
9d291e78
VG
55#ifndef __ASSEMBLY__
56
7f94401e
JP
57#define pte_ERROR(e) \
58 printk("%s:%d: bad pte %p(%016lx).\n", \
59 __FILE__, __LINE__, &(e), pte_val(e))
60#define pmd_ERROR(e) \
61 printk("%s:%d: bad pmd %p(%016lx).\n", \
62 __FILE__, __LINE__, &(e), pmd_val(e))
63#define pud_ERROR(e) \
64 printk("%s:%d: bad pud %p(%016lx).\n", \
65 __FILE__, __LINE__, &(e), pud_val(e))
66#define pgd_ERROR(e) \
67 printk("%s:%d: bad pgd %p(%016lx).\n", \
68 __FILE__, __LINE__, &(e), pgd_val(e))
1da177e4
LT
69
70#define pgd_none(x) (!pgd_val(x))
71#define pud_none(x) (!pud_val(x))
72
4891645e
JF
73struct mm_struct;
74
0814e0ba
EH
75void set_pte_vaddr_pud(pud_t *pud_page, unsigned long vaddr, pte_t new_pte);
76
77
4891645e
JF
78static inline void native_pte_clear(struct mm_struct *mm, unsigned long addr,
79 pte_t *ptep)
1da177e4 80{
4891645e
JF
81 *ptep = native_make_pte(0);
82}
1da177e4 83
4891645e 84static inline void native_set_pte(pte_t *ptep, pte_t pte)
1da177e4 85{
4891645e
JF
86 *ptep = pte;
87}
1da177e4 88
b65e6390
IM
89static inline void native_set_pte_atomic(pte_t *ptep, pte_t pte)
90{
91 native_set_pte(ptep, pte);
92}
93
4891645e 94static inline pte_t native_ptep_get_and_clear(pte_t *xp)
1da177e4 95{
4891645e
JF
96#ifdef CONFIG_SMP
97 return native_make_pte(xchg(&xp->pte, 0));
98#else
7f94401e
JP
99 /* native_local_ptep_get_and_clear,
100 but duplicated because of cyclic dependency */
4891645e
JF
101 pte_t ret = *xp;
102 native_pte_clear(NULL, 0, xp);
103 return ret;
104#endif
1da177e4
LT
105}
106
4891645e 107static inline void native_set_pmd(pmd_t *pmdp, pmd_t pmd)
1da177e4 108{
4891645e 109 *pmdp = pmd;
1da177e4
LT
110}
111
4891645e 112static inline void native_pmd_clear(pmd_t *pmd)
1da177e4 113{
4891645e
JF
114 native_set_pmd(pmd, native_make_pmd(0));
115}
1da177e4 116
4891645e 117static inline void native_set_pud(pud_t *pudp, pud_t pud)
1da177e4 118{
4891645e 119 *pudp = pud;
1da177e4
LT
120}
121
4891645e
JF
122static inline void native_pud_clear(pud_t *pud)
123{
124 native_set_pud(pud, native_make_pud(0));
125}
61e06037 126
4891645e
JF
127static inline void native_set_pgd(pgd_t *pgdp, pgd_t pgd)
128{
129 *pgdp = pgd;
130}
8c65b4a6 131
7f94401e 132static inline void native_pgd_clear(pgd_t *pgd)
61e06037 133{
4891645e 134 native_set_pgd(pgd, native_make_pgd(0));
61e06037
ZA
135}
136
9d291e78
VG
137#endif /* !__ASSEMBLY__ */
138
7f94401e
JP
139#define PMD_SIZE (_AC(1, UL) << PMD_SHIFT)
140#define PMD_MASK (~(PMD_SIZE - 1))
141#define PUD_SIZE (_AC(1, UL) << PUD_SHIFT)
142#define PUD_MASK (~(PUD_SIZE - 1))
143#define PGDIR_SIZE (_AC(1, UL) << PGDIR_SHIFT)
144#define PGDIR_MASK (~(PGDIR_SIZE - 1))
1da177e4 145
1da177e4 146
b6fd6f26 147#define MAXMEM _AC(__AC(1, UL) << MAX_PHYSMEM_BITS, UL)
63f6564d
RD
148#define VMALLOC_START _AC(0xffffc20000000000, UL)
149#define VMALLOC_END _AC(0xffffe1ffffffffff, UL)
0889eba5 150#define VMEMMAP_START _AC(0xffffe20000000000, UL)
85eb69a1 151#define MODULES_VADDR _AC(0xffffffffa0000000, UL)
66d4bdf2 152#define MODULES_END _AC(0xffffffffff000000, UL)
1da177e4
LT
153#define MODULES_LEN (MODULES_END - MODULES_VADDR)
154
9d291e78
VG
155#ifndef __ASSEMBLY__
156
a8375bd8 157static inline int pgd_bad(pgd_t pgd)
eab724e5 158{
59438c9f 159 return (pgd_val(pgd) & ~(PTE_PFN_MASK | _PAGE_USER)) != _KERNPG_TABLE;
eab724e5 160}
1da177e4 161
a8375bd8 162static inline int pud_bad(pud_t pud)
1da177e4 163{
59438c9f 164 return (pud_val(pud) & ~(PTE_PFN_MASK | _PAGE_USER)) != _KERNPG_TABLE;
eab724e5
JB
165}
166
a8375bd8 167static inline int pmd_bad(pmd_t pmd)
eab724e5 168{
59438c9f 169 return (pmd_val(pmd) & ~(PTE_PFN_MASK | _PAGE_USER)) != _KERNPG_TABLE;
1da177e4
LT
170}
171
7f94401e 172#define pages_to_mb(x) ((x) >> (20 - PAGE_SHIFT)) /* FIXME: is this right? */
1da177e4 173
1da177e4
LT
174/*
175 * Conversion functions: convert a page and protection to a page entry,
176 * and a page entry and page directory to the page they refer to.
177 */
178
1da177e4
LT
179/*
180 * Level 4 access.
181 */
e00fc542 182static inline int pgd_large(pgd_t pgd) { return 0; }
e7a9b0b3 183#define mk_kernel_pgd(address) __pgd((address) | _KERNPG_TABLE)
1da177e4
LT
184
185/* PUD - Level3 access */
1da177e4 186
61e19a34
AK
187static inline int pud_large(pud_t pte)
188{
7f94401e
JP
189 return (pud_val(pte) & (_PAGE_PSE | _PAGE_PRESENT)) ==
190 (_PAGE_PSE | _PAGE_PRESENT);
61e19a34
AK
191}
192
1da177e4 193/* PMD - Level 2 access */
7f94401e
JP
194#define pte_to_pgoff(pte) ((pte_val((pte)) & PHYSICAL_PAGE_MASK) >> PAGE_SHIFT)
195#define pgoff_to_pte(off) ((pte_t) { .pte = ((off) << PAGE_SHIFT) | \
196 _PAGE_FILE })
1da177e4
LT
197#define PTE_FILE_MAX_BITS __PHYSICAL_MASK_SHIFT
198
199/* PTE - Level 1 access. */
200
201/* page, protection -> pte */
7f94401e
JP
202#define mk_pte(page, pgprot) pfn_pte(page_to_pfn((page)), (pgprot))
203
204#define pte_index(address) (((address) >> PAGE_SHIFT) & (PTRS_PER_PTE - 1))
46a82b2d 205#define pte_offset_kernel(dir, address) ((pte_t *) pmd_page_vaddr(*(dir)) + \
7f94401e 206 pte_index((address)))
1da177e4
LT
207
208/* x86-64 always has all page tables mapped. */
7f94401e
JP
209#define pte_offset_map(dir, address) pte_offset_kernel((dir), (address))
210#define pte_offset_map_nested(dir, address) pte_offset_kernel((dir), (address))
1da177e4 211#define pte_unmap(pte) /* NOP */
7f94401e 212#define pte_unmap_nested(pte) /* NOP */
1da177e4 213
7f94401e 214#define update_mmu_cache(vma, address, pte) do { } while (0)
1da177e4 215
00d1c5e0
IM
216extern int direct_gbpages;
217
1da177e4 218/* Encode and de-code a swap entry */
1796316a
JB
219#if _PAGE_BIT_FILE < _PAGE_BIT_PROTNONE
220#define SWP_TYPE_BITS (_PAGE_BIT_FILE - _PAGE_BIT_PRESENT - 1)
221#define SWP_OFFSET_SHIFT (_PAGE_BIT_PROTNONE + 1)
222#else
223#define SWP_TYPE_BITS (_PAGE_BIT_PROTNONE - _PAGE_BIT_PRESENT - 1)
224#define SWP_OFFSET_SHIFT (_PAGE_BIT_FILE + 1)
225#endif
226
227#define MAX_SWAPFILES_CHECK() BUILD_BUG_ON(MAX_SWAPFILES_SHIFT > SWP_TYPE_BITS)
228
229#define __swp_type(x) (((x).val >> (_PAGE_BIT_PRESENT + 1)) \
230 & ((1U << SWP_TYPE_BITS) - 1))
231#define __swp_offset(x) ((x).val >> SWP_OFFSET_SHIFT)
232#define __swp_entry(type, offset) ((swp_entry_t) { \
233 ((type) << (_PAGE_BIT_PRESENT + 1)) \
234 | ((offset) << SWP_OFFSET_SHIFT) })
7f94401e 235#define __pte_to_swp_entry(pte) ((swp_entry_t) { pte_val((pte)) })
c8e5393a 236#define __swp_entry_to_pte(x) ((pte_t) { .pte = (x).val })
1da177e4 237
7f94401e 238extern int kern_addr_valid(unsigned long addr);
31eedd82 239extern void cleanup_highmap(void);
1da177e4 240
7f94401e
JP
241#define io_remap_pfn_range(vma, vaddr, pfn, size, prot) \
242 remap_pfn_range(vma, vaddr, pfn, size, prot)
1da177e4 243
1da177e4 244#define HAVE_ARCH_UNMAPPED_AREA
cc503c1b 245#define HAVE_ARCH_UNMAPPED_AREA_TOPDOWN
1da177e4
LT
246
247#define pgtable_cache_init() do { } while (0)
da8f153e 248#define check_pgt_cache() do { } while (0)
1da177e4
LT
249
250#define PAGE_AGP PAGE_KERNEL_NOCACHE
251#define HAVE_PAGE_AGP 1
252
253/* fs/proc/kcore.c */
254#define kc_vaddr_to_offset(v) ((v) & __VIRTUAL_MASK)
7f94401e
JP
255#define kc_offset_to_vaddr(o) \
256 (((o) & (1UL << (__VIRTUAL_MASK_SHIFT - 1))) \
257 ? ((o) | ~__VIRTUAL_MASK) \
258 : (o))
1da177e4 259
1da177e4 260#define __HAVE_ARCH_PTE_SAME
9d291e78 261#endif /* !__ASSEMBLY__ */
1da177e4 262
1965aae3 263#endif /* _ASM_X86_PGTABLE_64_H */
This page took 0.596707 seconds and 5 git commands to generate.